Commit | Line | Data |
---|---|---|
1da177e4 LT |
1 | #ifndef _ASM_M32R_PTRACE_H |
2 | #define _ASM_M32R_PTRACE_H | |
3 | ||
4 | /* | |
5 | * linux/include/asm-m32r/ptrace.h | |
6 | * | |
7 | * This file is subject to the terms and conditions of the GNU General Public | |
8 | * License. See the file "COPYING" in the main directory of this archive | |
9 | * for more details. | |
10 | * | |
11 | * M32R version: | |
12 | * Copyright (C) 2001-2002, 2004 Hirokazu Takata <takata at linux-m32r.org> | |
13 | */ | |
14 | ||
1da177e4 LT |
15 | /* 0 - 13 are integer registers (general purpose registers). */ |
16 | #define PT_R4 0 | |
17 | #define PT_R5 1 | |
18 | #define PT_R6 2 | |
19 | #define PT_REGS 3 | |
20 | #define PT_R0 4 | |
21 | #define PT_R1 5 | |
22 | #define PT_R2 6 | |
23 | #define PT_R3 7 | |
24 | #define PT_R7 8 | |
25 | #define PT_R8 9 | |
26 | #define PT_R9 10 | |
27 | #define PT_R10 11 | |
28 | #define PT_R11 12 | |
29 | #define PT_R12 13 | |
30 | #define PT_SYSCNR 14 | |
31 | #define PT_R13 PT_FP | |
32 | #define PT_R14 PT_LR | |
33 | #define PT_R15 PT_SP | |
34 | ||
35 | /* processor status and miscellaneous context registers. */ | |
36 | #if defined(CONFIG_ISA_M32R2) && defined(CONFIG_ISA_DSP_LEVEL2) | |
37 | #define PT_ACC0H 15 | |
38 | #define PT_ACC0L 16 | |
39 | #define PT_ACC1H 17 | |
40 | #define PT_ACC1L 18 | |
41 | #define PT_ACCH PT_ACC0H | |
42 | #define PT_ACCL PT_ACC0L | |
8e8ff02c HT |
43 | #elif defined(CONFIG_ISA_M32R2) || defined(CONFIG_ISA_M32R) |
44 | #define PT_ACCH 15 | |
45 | #define PT_ACCL 16 | |
46 | #define PT_DUMMY_ACC1H 17 | |
47 | #define PT_DUMMY_ACC1L 18 | |
48 | #else | |
49 | #error unknown isa conifiguration | |
50 | #endif | |
1da177e4 LT |
51 | #define PT_PSW 19 |
52 | #define PT_BPC 20 | |
53 | #define PT_BBPSW 21 | |
54 | #define PT_BBPC 22 | |
55 | #define PT_SPU 23 | |
56 | #define PT_FP 24 | |
57 | #define PT_LR 25 | |
58 | #define PT_SPI 26 | |
59 | #define PT_ORIGR0 27 | |
1da177e4 LT |
60 | |
61 | /* virtual pt_reg entry for gdb */ | |
62 | #define PT_PC 30 | |
63 | #define PT_CBR 31 | |
64 | #define PT_EVB 32 | |
65 | ||
66 | ||
67 | /* Control registers. */ | |
68 | #define SPR_CR0 PT_PSW | |
69 | #define SPR_CR1 PT_CBR /* read only */ | |
70 | #define SPR_CR2 PT_SPI | |
71 | #define SPR_CR3 PT_SPU | |
72 | #define SPR_CR4 | |
73 | #define SPR_CR5 PT_EVB /* part of M32R/E, M32R/I core only */ | |
74 | #define SPR_CR6 PT_BPC | |
75 | #define SPR_CR7 | |
76 | #define SPR_CR8 PT_BBPSW | |
77 | #define SPR_CR9 | |
78 | #define SPR_CR10 | |
79 | #define SPR_CR11 | |
80 | #define SPR_CR12 | |
81 | #define SPR_CR13 PT_WR | |
82 | #define SPR_CR14 PT_BBPC | |
83 | #define SPR_CR15 | |
84 | ||
85 | /* this struct defines the way the registers are stored on the | |
86 | stack during a system call. */ | |
87 | struct pt_regs { | |
88 | /* Saved main processor registers. */ | |
89 | unsigned long r4; | |
90 | unsigned long r5; | |
91 | unsigned long r6; | |
92 | struct pt_regs *pt_regs; | |
93 | unsigned long r0; | |
94 | unsigned long r1; | |
95 | unsigned long r2; | |
96 | unsigned long r3; | |
97 | unsigned long r7; | |
98 | unsigned long r8; | |
99 | unsigned long r9; | |
100 | unsigned long r10; | |
101 | unsigned long r11; | |
102 | unsigned long r12; | |
103 | long syscall_nr; | |
104 | ||
105 | /* Saved main processor status and miscellaneous context registers. */ | |
106 | #if defined(CONFIG_ISA_M32R2) && defined(CONFIG_ISA_DSP_LEVEL2) | |
107 | unsigned long acc0h; | |
108 | unsigned long acc0l; | |
109 | unsigned long acc1h; | |
110 | unsigned long acc1l; | |
111 | #elif defined(CONFIG_ISA_M32R2) || defined(CONFIG_ISA_M32R) | |
112 | unsigned long acch; | |
113 | unsigned long accl; | |
8e8ff02c HT |
114 | unsigned long dummy_acc1h; |
115 | unsigned long dummy_acc1l; | |
1da177e4 LT |
116 | #else |
117 | #error unknown isa configuration | |
118 | #endif | |
119 | unsigned long psw; | |
120 | unsigned long bpc; /* saved PC for TRAP syscalls */ | |
121 | unsigned long bbpsw; | |
122 | unsigned long bbpc; | |
123 | unsigned long spu; /* saved user stack */ | |
124 | unsigned long fp; | |
125 | unsigned long lr; /* saved PC for JL syscalls */ | |
126 | unsigned long spi; /* saved kernel stack */ | |
127 | unsigned long orig_r0; | |
128 | }; | |
129 | ||
130 | /* Arbitrarily choose the same ptrace numbers as used by the Sparc code. */ | |
131 | #define PTRACE_GETREGS 12 | |
132 | #define PTRACE_SETREGS 13 | |
133 | ||
134 | #define PTRACE_OLDSETOPTIONS 21 | |
135 | ||
136 | /* options set using PTRACE_SETOPTIONS */ | |
137 | #define PTRACE_O_TRACESYSGOOD 0x00000001 | |
138 | ||
139 | #ifdef __KERNEL__ | |
481bed45 | 140 | |
47dbec79 DW |
141 | #include <asm/m32r.h> /* M32R_PSW_BSM, M32R_PSW_BPM */ |
142 | ||
481bed45 CH |
143 | #define __ARCH_SYS_PTRACE 1 |
144 | ||
1da177e4 LT |
145 | #if defined(CONFIG_ISA_M32R2) || defined(CONFIG_CHIP_VDEC2) |
146 | #define user_mode(regs) ((M32R_PSW_BPM & (regs)->psw) != 0) | |
147 | #elif defined(CONFIG_ISA_M32R) | |
148 | #define user_mode(regs) ((M32R_PSW_BSM & (regs)->psw) != 0) | |
149 | #else | |
150 | #error unknown isa configuration | |
151 | #endif | |
152 | ||
153 | #define instruction_pointer(regs) ((regs)->bpc) | |
154 | #define profile_pc(regs) instruction_pointer(regs) | |
155 | ||
156 | extern void show_regs(struct pt_regs *); | |
157 | ||
158 | extern void withdraw_debug_trap(struct pt_regs *regs); | |
159 | ||
6c3559fc AV |
160 | #define task_pt_regs(task) \ |
161 | ((struct pt_regs *)(task_stack_page(task) + THREAD_SIZE) - 1) | |
162 | ||
1da177e4 LT |
163 | #endif /* __KERNEL */ |
164 | ||
165 | #endif /* _ASM_M32R_PTRACE_H */ |