2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
6 * Copyright (C) 1994, 1995 Waldorf Electronics
7 * Written by Ralf Baechle and Andreas Busse
8 * Copyright (C) 1994 - 99, 2003, 06 Ralf Baechle
9 * Copyright (C) 1996 Paul M. Antoine
10 * Modified for DECStation and hence R3000 support by Paul M. Antoine
11 * Further modifications by David S. Miller and Harald Koerfgen
12 * Copyright (C) 1999 Silicon Graphics, Inc.
13 * Kevin Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
14 * Copyright (C) 2000 MIPS Technologies, Inc. All rights reserved.
16 #include <linux/init.h>
17 #include <linux/threads.h>
20 #include <asm/asmmacro.h>
21 #include <asm/irqflags.h>
22 #include <asm/regdef.h>
24 #include <asm/mipsregs.h>
25 #include <asm/stackframe.h>
27 #include <kernel-entry-init.h>
29 .macro ARC64_TWIDDLE_PC
30 #if defined(CONFIG_ARC64) || defined(CONFIG_MAPPED_KERNEL)
31 /* We get launched at a XKPHYS address but the kernel is linked to
32 run at a KSEG0 address, so jump there. */
40 * inputs are the text nasid in t1, data nasid in t2.
42 .macro MAPPED_KERNEL_SETUP_TLB
43 #ifdef CONFIG_MAPPED_KERNEL
45 * This needs to read the nasid - assume 0 for now.
46 * Drop in 0xffffffffc0000000 in tlbhi, 0+VG in tlblo_0,
49 dli t0, 0xffffffffc0000000
51 li t0, 0x1c000 # Offset of text into node memory
52 dsll t1, NASID_SHFT # Shift text nasid into place
53 dsll t2, NASID_SHFT # Same for data nasid
54 or t1, t1, t0 # Physical load address of kernel text
55 or t2, t2, t0 # Physical load address of kernel data
58 dsll t1, 6 # Get pfn into place
59 dsll t2, 6 # Get pfn into place
60 li t0, ((_PAGE_GLOBAL|_PAGE_VALID| _CACHE_CACHABLE_COW) >> 6)
62 mtc0 t0, CP0_ENTRYLO0 # physaddr, VG, cach exlwr
63 li t0, ((_PAGE_GLOBAL|_PAGE_VALID| _PAGE_DIRTY|_CACHE_CACHABLE_COW) >> 6)
65 mtc0 t0, CP0_ENTRYLO1 # physaddr, DVG, cach exlwr
66 li t0, 0x1ffe000 # MAPPED_KERN_TLBMASK, TLBPGMASK_16M
79 * For the moment disable interrupts, mark the kernel mode and
80 * set ST0_KX so that the CPU does not spit fire when using
81 * 64-bit addresses. A full initialization of the CPU's status
82 * register is done later in per_cpu_trap_init().
84 .macro setup_c0_status set clr
86 #ifdef CONFIG_MIPS_MT_SMTC
88 * For SMTC, we need to set privilege and disable interrupts only for
89 * the current TC, using the TCStatus register.
92 /* Fortunately CU 0 is in the same place in both registers */
93 /* Set TCU0, TMX, TKSU (for later inversion) and IXMT */
94 li t1, ST0_CU0 | 0x08001c00
96 /* Clear TKSU, leave IXMT */
100 /* We need to leave the global IE bit set, but clear EXL...*/
102 or t0, ST0_CU0 | ST0_EXL | ST0_ERL | \set | \clr
103 xor t0, ST0_EXL | ST0_ERL | \clr
107 or t0, ST0_CU0|\set|0x1f|\clr
116 .macro setup_c0_status_pri
118 setup_c0_status ST0_KX 0
124 .macro setup_c0_status_sec
126 setup_c0_status ST0_KX ST0_BEV
128 setup_c0_status 0 ST0_BEV
133 * Reserved space for exception handlers.
134 * Necessary for machines which link their kernels at KSEG0.
138 EXPORT(stext) # used for profiling
141 #if defined(CONFIG_QEMU) || defined(CONFIG_MIPS_SIM)
143 * Give us a fighting chance of running if execution beings at the
144 * kernel load address. This is needed because this platform does
145 * not have a ELF loader yet.
151 NESTED(kernel_entry, 16, sp) # kernel entry point
153 kernel_entry_setup # cpu specific setup
159 #ifdef CONFIG_MIPS_MT_SMTC
161 * In SMTC kernel, "CLI" is thread-specific, in TCStatus.
162 * We still need to enable interrupts globally in Status,
165 * TCContext is used to track interrupt levels under
166 * service in SMTC kernel. Clear for boot TC before
167 * allowing any interrupts.
169 mtc0 zero, CP0_TCCONTEXT
175 #endif /* CONFIG_MIPS_MT_SMTC */
177 PTR_LA t0, __bss_start # clear .bss
179 PTR_LA t1, __bss_stop - LONGSIZE
181 PTR_ADDIU t0, LONGSIZE
185 LONG_S a0, fw_arg0 # firmware arguments
190 MTC0 zero, CP0_CONTEXT # clear context register
191 PTR_LA $28, init_thread_union
192 PTR_ADDIU sp, $28, _THREAD_SIZE - 32
193 set_saved_sp sp, t0, t1
194 PTR_SUBU sp, 4 * SZREG # init stack pointer
205 * SMP slave cpus entry point. Board specific code for bootstrap calls this
206 * function after setting up the stack and gp registers.
208 NESTED(smp_bootstrap, 16, sp)
209 #ifdef CONFIG_MIPS_MT_SMTC
211 * Read-modify-writes of Status must be atomic, and this
212 * is one case where CLI is invoked without EXL being
213 * necessarily set. The CLI and setup_c0_status will
214 * in fact be redundant for all but the first TC of
215 * each VPE being booted.
217 DMT 10 # dmt t2 /* t0, t1 are used by CLI and setup_c0_status() */
219 #endif /* CONFIG_MIPS_MT_SMTC */
222 #ifdef CONFIG_MIPS_MT_SMTC
223 andi t2, t2, VPECONTROL_TE
227 #endif /* CONFIG_MIPS_MT_SMTC */
230 #endif /* CONFIG_SMP */
234 .comm kernelsp, NR_CPUS * 8, 8
235 .comm pgd_current, NR_CPUS * 8, 8
237 .comm fw_arg0, SZREG, SZREG # firmware arguments
238 .comm fw_arg1, SZREG, SZREG
239 .comm fw_arg2, SZREG, SZREG
240 .comm fw_arg3, SZREG, SZREG
242 .macro page name, order
243 .comm \name, (_PAGE_SIZE << \order), (_PAGE_SIZE << \order)
247 * On 64-bit we've got three-level pagetables with a slightly
248 * different layout ...
250 page swapper_pg_dir, _PGD_ORDER
252 page invalid_pmd_table, _PMD_ORDER
254 page invalid_pte_table, _PTE_ORDER