2 * arch/sparc/kernel/sun4c_irq.c:
4 * djhr: Hacked out of irq.c into a CPU dependent version.
6 * Copyright (C) 1995 David S. Miller (davem@caip.rutgers.edu)
7 * Copyright (C) 1995 Miguel de Icaza (miguel@nuclecu.unam.mx)
8 * Copyright (C) 1995 Pete A. Zaitcev (zaitcev@yahoo.com)
9 * Copyright (C) 1996 Dave Redman (djhr@tadpole.co.uk)
12 #include <linux/errno.h>
13 #include <linux/linkage.h>
14 #include <linux/kernel_stat.h>
15 #include <linux/signal.h>
16 #include <linux/sched.h>
17 #include <linux/ptrace.h>
18 #include <linux/interrupt.h>
19 #include <linux/slab.h>
20 #include <linux/init.h>
22 #include <linux/of_device.h>
25 #include <asm/ptrace.h>
26 #include <asm/processor.h>
27 #include <asm/system.h>
29 #include <asm/vaddrs.h>
30 #include <asm/timer.h>
31 #include <asm/openprom.h>
32 #include <asm/oplib.h>
33 #include <asm/traps.h>
36 #include <asm/idprom.h>
37 #include <asm/machines.h>
40 * Bit field defines for the interrupt registers on various
44 /* The sun4c interrupt register. */
45 #define SUN4C_INT_ENABLE 0x01 /* Allow interrupts. */
46 #define SUN4C_INT_E14 0x80 /* Enable level 14 IRQ. */
47 #define SUN4C_INT_E10 0x20 /* Enable level 10 IRQ. */
48 #define SUN4C_INT_E8 0x10 /* Enable level 8 IRQ. */
49 #define SUN4C_INT_E6 0x08 /* Enable level 6 IRQ. */
50 #define SUN4C_INT_E4 0x04 /* Enable level 4 IRQ. */
51 #define SUN4C_INT_E1 0x02 /* Enable level 1 IRQ. */
53 /* Pointer to the interrupt enable byte
55 * Dave Redman (djhr@tadpole.co.uk)
56 * What you may not be aware of is that entry.S requires this variable.
58 * --- linux_trap_nmi_sun4c --
60 * so don't go making it static, like I tried. sigh.
62 unsigned char __iomem *interrupt_enable = NULL;
64 static void sun4c_disable_irq(unsigned int irq_nr)
67 unsigned char current_mask, new_mask;
69 local_irq_save(flags);
70 irq_nr &= (NR_IRQS - 1);
71 current_mask = sbus_readb(interrupt_enable);
74 new_mask = ((current_mask) & (~(SUN4C_INT_E1)));
77 new_mask = ((current_mask) & (~(SUN4C_INT_E8)));
80 new_mask = ((current_mask) & (~(SUN4C_INT_E10)));
83 new_mask = ((current_mask) & (~(SUN4C_INT_E14)));
86 local_irq_restore(flags);
89 sbus_writeb(new_mask, interrupt_enable);
90 local_irq_restore(flags);
93 static void sun4c_enable_irq(unsigned int irq_nr)
96 unsigned char current_mask, new_mask;
98 local_irq_save(flags);
99 irq_nr &= (NR_IRQS - 1);
100 current_mask = sbus_readb(interrupt_enable);
103 new_mask = ((current_mask) | SUN4C_INT_E1);
106 new_mask = ((current_mask) | SUN4C_INT_E8);
109 new_mask = ((current_mask) | SUN4C_INT_E10);
112 new_mask = ((current_mask) | SUN4C_INT_E14);
115 local_irq_restore(flags);
118 sbus_writeb(new_mask, interrupt_enable);
119 local_irq_restore(flags);
122 struct sun4c_timer_info {
129 static struct sun4c_timer_info __iomem *sun4c_timers;
131 static void sun4c_clear_clock_irq(void)
133 sbus_readl(&sun4c_timers->l10_limit);
136 static void sun4c_load_profile_irq(int cpu, unsigned int limit)
138 /* Errm.. not sure how to do this.. */
141 static void __init sun4c_init_timers(irq_handler_t counter_fn)
143 const struct linux_prom_irqs *irq;
144 struct device_node *dp;
148 dp = of_find_node_by_name(NULL, "counter-timer");
150 prom_printf("sun4c_init_timers: Unable to find counter-timer\n");
154 addr = of_get_property(dp, "address", NULL);
156 prom_printf("sun4c_init_timers: No address property\n");
160 sun4c_timers = (void __iomem *) (unsigned long) addr[0];
162 irq = of_get_property(dp, "intr", NULL);
165 prom_printf("sun4c_init_timers: No intr property\n");
169 /* Have the level 10 timer tick at 100HZ. We don't touch the
170 * level 14 timer limit since we are letting the prom handle
171 * them until we have a real console driver so L1-A works.
173 sbus_writel((((1000000/HZ) + 1) << 10), &sun4c_timers->l10_limit);
175 master_l10_counter = &sun4c_timers->l10_count;
177 err = request_irq(irq[0].pri, counter_fn,
178 (IRQF_DISABLED | SA_STATIC_ALLOC),
181 prom_printf("sun4c_init_timers: request_irq() fails with %d\n", err);
185 sun4c_disable_irq(irq[1].pri);
189 static void sun4c_nop(void) {}
192 void __init sun4c_init_IRQ(void)
194 struct device_node *dp;
197 dp = of_find_node_by_name(NULL, "interrupt-enable");
199 prom_printf("sun4c_init_IRQ: Unable to find interrupt-enable\n");
203 addr = of_get_property(dp, "address", NULL);
206 prom_printf("sun4c_init_IRQ: No address property\n");
210 interrupt_enable = (void __iomem *) (unsigned long) addr[0];
212 BTFIXUPSET_CALL(enable_irq, sun4c_enable_irq, BTFIXUPCALL_NORM);
213 BTFIXUPSET_CALL(disable_irq, sun4c_disable_irq, BTFIXUPCALL_NORM);
214 BTFIXUPSET_CALL(enable_pil_irq, sun4c_enable_irq, BTFIXUPCALL_NORM);
215 BTFIXUPSET_CALL(disable_pil_irq, sun4c_disable_irq, BTFIXUPCALL_NORM);
216 BTFIXUPSET_CALL(clear_clock_irq, sun4c_clear_clock_irq, BTFIXUPCALL_NORM);
217 BTFIXUPSET_CALL(load_profile_irq, sun4c_load_profile_irq, BTFIXUPCALL_NOP);
218 sparc_init_timers = sun4c_init_timers;
220 BTFIXUPSET_CALL(set_cpu_int, sun4c_nop, BTFIXUPCALL_NOP);
221 BTFIXUPSET_CALL(clear_cpu_int, sun4c_nop, BTFIXUPCALL_NOP);
222 BTFIXUPSET_CALL(set_irq_udt, sun4c_nop, BTFIXUPCALL_NOP);
224 sbus_writeb(SUN4C_INT_ENABLE, interrupt_enable);
225 /* Cannot enable interrupts until OBP ticker is disabled. */