2 * QLogic QLA3xxx NIC HBA Driver
3 * Copyright (c) 2003-2006 QLogic Corporation
5 * See LICENSE.qla3xxx for copyright and licensing details.
8 #include <linux/kernel.h>
9 #include <linux/init.h>
10 #include <linux/types.h>
11 #include <linux/module.h>
12 #include <linux/list.h>
13 #include <linux/pci.h>
14 #include <linux/dma-mapping.h>
15 #include <linux/sched.h>
16 #include <linux/slab.h>
17 #include <linux/dmapool.h>
18 #include <linux/mempool.h>
19 #include <linux/spinlock.h>
20 #include <linux/kthread.h>
21 #include <linux/interrupt.h>
22 #include <linux/errno.h>
23 #include <linux/ioport.h>
26 #include <linux/if_arp.h>
27 #include <linux/if_ether.h>
28 #include <linux/netdevice.h>
29 #include <linux/etherdevice.h>
30 #include <linux/ethtool.h>
31 #include <linux/skbuff.h>
32 #include <linux/rtnetlink.h>
33 #include <linux/if_vlan.h>
34 #include <linux/init.h>
35 #include <linux/delay.h>
40 #define DRV_NAME "qla3xxx"
41 #define DRV_STRING "QLogic ISP3XXX Network Driver"
42 #define DRV_VERSION "v2.03.00-k3"
43 #define PFX DRV_NAME " "
45 static const char ql3xxx_driver_name[] = DRV_NAME;
46 static const char ql3xxx_driver_version[] = DRV_VERSION;
48 MODULE_AUTHOR("QLogic Corporation");
49 MODULE_DESCRIPTION("QLogic ISP3XXX Network Driver " DRV_VERSION " ");
50 MODULE_LICENSE("GPL");
51 MODULE_VERSION(DRV_VERSION);
53 static const u32 default_msg
54 = NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
55 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
57 static int debug = -1; /* defaults above */
58 module_param(debug, int, 0);
59 MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
62 module_param(msi, int, 0);
63 MODULE_PARM_DESC(msi, "Turn on Message Signaled Interrupts.");
65 static struct pci_device_id ql3xxx_pci_tbl[] __devinitdata = {
66 {PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, QL3022_DEVICE_ID)},
67 {PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, QL3032_DEVICE_ID)},
68 /* required last entry */
72 MODULE_DEVICE_TABLE(pci, ql3xxx_pci_tbl);
75 * Caller must take hw_lock.
77 static int ql_sem_spinlock(struct ql3_adapter *qdev,
78 u32 sem_mask, u32 sem_bits)
80 struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
82 unsigned int seconds = 3;
85 writel((sem_mask | sem_bits),
86 &port_regs->CommonRegs.semaphoreReg);
87 value = readl(&port_regs->CommonRegs.semaphoreReg);
88 if ((value & (sem_mask >> 16)) == sem_bits)
95 static void ql_sem_unlock(struct ql3_adapter *qdev, u32 sem_mask)
97 struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
98 writel(sem_mask, &port_regs->CommonRegs.semaphoreReg);
99 readl(&port_regs->CommonRegs.semaphoreReg);
102 static int ql_sem_lock(struct ql3_adapter *qdev, u32 sem_mask, u32 sem_bits)
104 struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
107 writel((sem_mask | sem_bits), &port_regs->CommonRegs.semaphoreReg);
108 value = readl(&port_regs->CommonRegs.semaphoreReg);
109 return ((value & (sem_mask >> 16)) == sem_bits);
113 * Caller holds hw_lock.
115 static int ql_wait_for_drvr_lock(struct ql3_adapter *qdev)
120 if (!ql_sem_lock(qdev,
122 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index)
128 printk(KERN_ERR PFX "%s: Timed out waiting for "
134 printk(KERN_DEBUG PFX
135 "%s: driver lock acquired.\n",
142 static void ql_set_register_page(struct ql3_adapter *qdev, u32 page)
144 struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
146 writel(((ISP_CONTROL_NP_MASK << 16) | page),
147 &port_regs->CommonRegs.ispControlStatus);
148 readl(&port_regs->CommonRegs.ispControlStatus);
149 qdev->current_page = page;
152 static u32 ql_read_common_reg_l(struct ql3_adapter *qdev,
156 unsigned long hw_flags;
158 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
160 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
165 static u32 ql_read_common_reg(struct ql3_adapter *qdev,
171 static u32 ql_read_page0_reg_l(struct ql3_adapter *qdev, u32 __iomem *reg)
174 unsigned long hw_flags;
176 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
178 if (qdev->current_page != 0)
179 ql_set_register_page(qdev,0);
182 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
186 static u32 ql_read_page0_reg(struct ql3_adapter *qdev, u32 __iomem *reg)
188 if (qdev->current_page != 0)
189 ql_set_register_page(qdev,0);
193 static void ql_write_common_reg_l(struct ql3_adapter *qdev,
194 u32 __iomem *reg, u32 value)
196 unsigned long hw_flags;
198 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
201 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
205 static void ql_write_common_reg(struct ql3_adapter *qdev,
206 u32 __iomem *reg, u32 value)
213 static void ql_write_nvram_reg(struct ql3_adapter *qdev,
214 u32 __iomem *reg, u32 value)
222 static void ql_write_page0_reg(struct ql3_adapter *qdev,
223 u32 __iomem *reg, u32 value)
225 if (qdev->current_page != 0)
226 ql_set_register_page(qdev,0);
233 * Caller holds hw_lock. Only called during init.
235 static void ql_write_page1_reg(struct ql3_adapter *qdev,
236 u32 __iomem *reg, u32 value)
238 if (qdev->current_page != 1)
239 ql_set_register_page(qdev,1);
246 * Caller holds hw_lock. Only called during init.
248 static void ql_write_page2_reg(struct ql3_adapter *qdev,
249 u32 __iomem *reg, u32 value)
251 if (qdev->current_page != 2)
252 ql_set_register_page(qdev,2);
258 static void ql_disable_interrupts(struct ql3_adapter *qdev)
260 struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
262 ql_write_common_reg_l(qdev, &port_regs->CommonRegs.ispInterruptMaskReg,
263 (ISP_IMR_ENABLE_INT << 16));
267 static void ql_enable_interrupts(struct ql3_adapter *qdev)
269 struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
271 ql_write_common_reg_l(qdev, &port_regs->CommonRegs.ispInterruptMaskReg,
272 ((0xff << 16) | ISP_IMR_ENABLE_INT));
276 static void ql_release_to_lrg_buf_free_list(struct ql3_adapter *qdev,
277 struct ql_rcv_buf_cb *lrg_buf_cb)
281 lrg_buf_cb->next = NULL;
283 if (qdev->lrg_buf_free_tail == NULL) { /* The list is empty */
284 qdev->lrg_buf_free_head = qdev->lrg_buf_free_tail = lrg_buf_cb;
286 qdev->lrg_buf_free_tail->next = lrg_buf_cb;
287 qdev->lrg_buf_free_tail = lrg_buf_cb;
290 if (!lrg_buf_cb->skb) {
291 lrg_buf_cb->skb = netdev_alloc_skb(qdev->ndev,
292 qdev->lrg_buffer_len);
293 if (unlikely(!lrg_buf_cb->skb)) {
294 printk(KERN_ERR PFX "%s: failed netdev_alloc_skb().\n",
296 qdev->lrg_buf_skb_check++;
299 * We save some space to copy the ethhdr from first
302 skb_reserve(lrg_buf_cb->skb, QL_HEADER_SPACE);
303 map = pci_map_single(qdev->pdev,
304 lrg_buf_cb->skb->data,
305 qdev->lrg_buffer_len -
308 err = pci_dma_mapping_error(map);
310 printk(KERN_ERR "%s: PCI mapping failed with error: %d\n",
311 qdev->ndev->name, err);
312 dev_kfree_skb(lrg_buf_cb->skb);
313 lrg_buf_cb->skb = NULL;
315 qdev->lrg_buf_skb_check++;
319 lrg_buf_cb->buf_phy_addr_low =
320 cpu_to_le32(LS_64BITS(map));
321 lrg_buf_cb->buf_phy_addr_high =
322 cpu_to_le32(MS_64BITS(map));
323 pci_unmap_addr_set(lrg_buf_cb, mapaddr, map);
324 pci_unmap_len_set(lrg_buf_cb, maplen,
325 qdev->lrg_buffer_len -
330 qdev->lrg_buf_free_count++;
333 static struct ql_rcv_buf_cb *ql_get_from_lrg_buf_free_list(struct ql3_adapter
336 struct ql_rcv_buf_cb *lrg_buf_cb;
338 if ((lrg_buf_cb = qdev->lrg_buf_free_head) != NULL) {
339 if ((qdev->lrg_buf_free_head = lrg_buf_cb->next) == NULL)
340 qdev->lrg_buf_free_tail = NULL;
341 qdev->lrg_buf_free_count--;
347 static u32 addrBits = EEPROM_NO_ADDR_BITS;
348 static u32 dataBits = EEPROM_NO_DATA_BITS;
350 static void fm93c56a_deselect(struct ql3_adapter *qdev);
351 static void eeprom_readword(struct ql3_adapter *qdev, u32 eepromAddr,
352 unsigned short *value);
355 * Caller holds hw_lock.
357 static void fm93c56a_select(struct ql3_adapter *qdev)
359 struct ql3xxx_port_registers __iomem *port_regs =
360 qdev->mem_map_registers;
362 qdev->eeprom_cmd_data = AUBURN_EEPROM_CS_1;
363 ql_write_nvram_reg(qdev, &port_regs->CommonRegs.serialPortInterfaceReg,
364 ISP_NVRAM_MASK | qdev->eeprom_cmd_data);
365 ql_write_nvram_reg(qdev, &port_regs->CommonRegs.serialPortInterfaceReg,
366 ((ISP_NVRAM_MASK << 16) | qdev->eeprom_cmd_data));
370 * Caller holds hw_lock.
372 static void fm93c56a_cmd(struct ql3_adapter *qdev, u32 cmd, u32 eepromAddr)
378 struct ql3xxx_port_registers __iomem *port_regs =
379 qdev->mem_map_registers;
381 /* Clock in a zero, then do the start bit */
382 ql_write_nvram_reg(qdev, &port_regs->CommonRegs.serialPortInterfaceReg,
383 ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
385 ql_write_nvram_reg(qdev, &port_regs->CommonRegs.serialPortInterfaceReg,
386 ISP_NVRAM_MASK | qdev->
387 eeprom_cmd_data | AUBURN_EEPROM_DO_1 |
388 AUBURN_EEPROM_CLK_RISE);
389 ql_write_nvram_reg(qdev, &port_regs->CommonRegs.serialPortInterfaceReg,
390 ISP_NVRAM_MASK | qdev->
391 eeprom_cmd_data | AUBURN_EEPROM_DO_1 |
392 AUBURN_EEPROM_CLK_FALL);
394 mask = 1 << (FM93C56A_CMD_BITS - 1);
395 /* Force the previous data bit to be different */
396 previousBit = 0xffff;
397 for (i = 0; i < FM93C56A_CMD_BITS; i++) {
399 (cmd & mask) ? AUBURN_EEPROM_DO_1 : AUBURN_EEPROM_DO_0;
400 if (previousBit != dataBit) {
402 * If the bit changed, then change the DO state to
405 ql_write_nvram_reg(qdev,
406 &port_regs->CommonRegs.
407 serialPortInterfaceReg,
408 ISP_NVRAM_MASK | qdev->
409 eeprom_cmd_data | dataBit);
410 previousBit = dataBit;
412 ql_write_nvram_reg(qdev,
413 &port_regs->CommonRegs.
414 serialPortInterfaceReg,
415 ISP_NVRAM_MASK | qdev->
416 eeprom_cmd_data | dataBit |
417 AUBURN_EEPROM_CLK_RISE);
418 ql_write_nvram_reg(qdev,
419 &port_regs->CommonRegs.
420 serialPortInterfaceReg,
421 ISP_NVRAM_MASK | qdev->
422 eeprom_cmd_data | dataBit |
423 AUBURN_EEPROM_CLK_FALL);
427 mask = 1 << (addrBits - 1);
428 /* Force the previous data bit to be different */
429 previousBit = 0xffff;
430 for (i = 0; i < addrBits; i++) {
432 (eepromAddr & mask) ? AUBURN_EEPROM_DO_1 :
434 if (previousBit != dataBit) {
436 * If the bit changed, then change the DO state to
439 ql_write_nvram_reg(qdev,
440 &port_regs->CommonRegs.
441 serialPortInterfaceReg,
442 ISP_NVRAM_MASK | qdev->
443 eeprom_cmd_data | dataBit);
444 previousBit = dataBit;
446 ql_write_nvram_reg(qdev,
447 &port_regs->CommonRegs.
448 serialPortInterfaceReg,
449 ISP_NVRAM_MASK | qdev->
450 eeprom_cmd_data | dataBit |
451 AUBURN_EEPROM_CLK_RISE);
452 ql_write_nvram_reg(qdev,
453 &port_regs->CommonRegs.
454 serialPortInterfaceReg,
455 ISP_NVRAM_MASK | qdev->
456 eeprom_cmd_data | dataBit |
457 AUBURN_EEPROM_CLK_FALL);
458 eepromAddr = eepromAddr << 1;
463 * Caller holds hw_lock.
465 static void fm93c56a_deselect(struct ql3_adapter *qdev)
467 struct ql3xxx_port_registers __iomem *port_regs =
468 qdev->mem_map_registers;
469 qdev->eeprom_cmd_data = AUBURN_EEPROM_CS_0;
470 ql_write_nvram_reg(qdev, &port_regs->CommonRegs.serialPortInterfaceReg,
471 ISP_NVRAM_MASK | qdev->eeprom_cmd_data);
475 * Caller holds hw_lock.
477 static void fm93c56a_datain(struct ql3_adapter *qdev, unsigned short *value)
482 struct ql3xxx_port_registers __iomem *port_regs =
483 qdev->mem_map_registers;
485 /* Read the data bits */
486 /* The first bit is a dummy. Clock right over it. */
487 for (i = 0; i < dataBits; i++) {
488 ql_write_nvram_reg(qdev,
489 &port_regs->CommonRegs.
490 serialPortInterfaceReg,
491 ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
492 AUBURN_EEPROM_CLK_RISE);
493 ql_write_nvram_reg(qdev,
494 &port_regs->CommonRegs.
495 serialPortInterfaceReg,
496 ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
497 AUBURN_EEPROM_CLK_FALL);
501 &port_regs->CommonRegs.
502 serialPortInterfaceReg) & AUBURN_EEPROM_DI_1) ? 1 : 0;
503 data = (data << 1) | dataBit;
509 * Caller holds hw_lock.
511 static void eeprom_readword(struct ql3_adapter *qdev,
512 u32 eepromAddr, unsigned short *value)
514 fm93c56a_select(qdev);
515 fm93c56a_cmd(qdev, (int)FM93C56A_READ, eepromAddr);
516 fm93c56a_datain(qdev, value);
517 fm93c56a_deselect(qdev);
520 static void ql_swap_mac_addr(u8 * macAddress)
524 temp = macAddress[0];
525 macAddress[0] = macAddress[1];
526 macAddress[1] = temp;
527 temp = macAddress[2];
528 macAddress[2] = macAddress[3];
529 macAddress[3] = temp;
530 temp = macAddress[4];
531 macAddress[4] = macAddress[5];
532 macAddress[5] = temp;
536 static int ql_get_nvram_params(struct ql3_adapter *qdev)
541 unsigned long hw_flags;
543 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
545 pEEPROMData = (u16 *) & qdev->nvram_data;
546 qdev->eeprom_cmd_data = 0;
547 if(ql_sem_spinlock(qdev, QL_NVRAM_SEM_MASK,
548 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
550 printk(KERN_ERR PFX"%s: Failed ql_sem_spinlock().\n",
552 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
556 for (index = 0; index < EEPROM_SIZE; index++) {
557 eeprom_readword(qdev, index, pEEPROMData);
558 checksum += *pEEPROMData;
561 ql_sem_unlock(qdev, QL_NVRAM_SEM_MASK);
564 printk(KERN_ERR PFX "%s: checksum should be zero, is %x!!\n",
565 qdev->ndev->name, checksum);
566 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
571 * We have a problem with endianness for the MAC addresses
572 * and the two 8-bit values version, and numPorts. We
573 * have to swap them on big endian systems.
575 ql_swap_mac_addr(qdev->nvram_data.funcCfg_fn0.macAddress);
576 ql_swap_mac_addr(qdev->nvram_data.funcCfg_fn1.macAddress);
577 ql_swap_mac_addr(qdev->nvram_data.funcCfg_fn2.macAddress);
578 ql_swap_mac_addr(qdev->nvram_data.funcCfg_fn3.macAddress);
579 pEEPROMData = (u16 *) & qdev->nvram_data.version;
580 *pEEPROMData = le16_to_cpu(*pEEPROMData);
582 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
586 static const u32 PHYAddr[2] = {
587 PORT0_PHY_ADDRESS, PORT1_PHY_ADDRESS
590 static int ql_wait_for_mii_ready(struct ql3_adapter *qdev)
592 struct ql3xxx_port_registers __iomem *port_regs =
593 qdev->mem_map_registers;
598 temp = ql_read_page0_reg(qdev, &port_regs->macMIIStatusReg);
599 if (!(temp & MAC_MII_STATUS_BSY))
607 static void ql_mii_enable_scan_mode(struct ql3_adapter *qdev)
609 struct ql3xxx_port_registers __iomem *port_regs =
610 qdev->mem_map_registers;
613 if (qdev->numPorts > 1) {
614 /* Auto scan will cycle through multiple ports */
615 scanControl = MAC_MII_CONTROL_AS | MAC_MII_CONTROL_SC;
617 scanControl = MAC_MII_CONTROL_SC;
621 * Scan register 1 of PHY/PETBI,
622 * Set up to scan both devices
623 * The autoscan starts from the first register, completes
624 * the last one before rolling over to the first
626 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
627 PHYAddr[0] | MII_SCAN_REGISTER);
629 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
631 ((MAC_MII_CONTROL_SC | MAC_MII_CONTROL_AS) << 16));
634 static u8 ql_mii_disable_scan_mode(struct ql3_adapter *qdev)
637 struct ql3xxx_port_registers __iomem *port_regs =
638 qdev->mem_map_registers;
640 /* See if scan mode is enabled before we turn it off */
641 if (ql_read_page0_reg(qdev, &port_regs->macMIIMgmtControlReg) &
642 (MAC_MII_CONTROL_AS | MAC_MII_CONTROL_SC)) {
643 /* Scan is enabled */
646 /* Scan is disabled */
651 * When disabling scan mode you must first change the MII register
654 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
655 PHYAddr[0] | MII_SCAN_REGISTER);
657 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
658 ((MAC_MII_CONTROL_SC | MAC_MII_CONTROL_AS |
659 MAC_MII_CONTROL_RC) << 16));
664 static int ql_mii_write_reg_ex(struct ql3_adapter *qdev,
665 u16 regAddr, u16 value, u32 mac_index)
667 struct ql3xxx_port_registers __iomem *port_regs =
668 qdev->mem_map_registers;
671 scanWasEnabled = ql_mii_disable_scan_mode(qdev);
673 if (ql_wait_for_mii_ready(qdev)) {
674 if (netif_msg_link(qdev))
675 printk(KERN_WARNING PFX
676 "%s Timed out waiting for management port to "
677 "get free before issuing command.\n",
682 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
683 PHYAddr[mac_index] | regAddr);
685 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtDataReg, value);
687 /* Wait for write to complete 9/10/04 SJP */
688 if (ql_wait_for_mii_ready(qdev)) {
689 if (netif_msg_link(qdev))
690 printk(KERN_WARNING PFX
691 "%s: Timed out waiting for management port to"
692 "get free before issuing command.\n",
698 ql_mii_enable_scan_mode(qdev);
703 static int ql_mii_read_reg_ex(struct ql3_adapter *qdev, u16 regAddr,
704 u16 * value, u32 mac_index)
706 struct ql3xxx_port_registers __iomem *port_regs =
707 qdev->mem_map_registers;
711 scanWasEnabled = ql_mii_disable_scan_mode(qdev);
713 if (ql_wait_for_mii_ready(qdev)) {
714 if (netif_msg_link(qdev))
715 printk(KERN_WARNING PFX
716 "%s: Timed out waiting for management port to "
717 "get free before issuing command.\n",
722 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
723 PHYAddr[mac_index] | regAddr);
725 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
726 (MAC_MII_CONTROL_RC << 16));
728 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
729 (MAC_MII_CONTROL_RC << 16) | MAC_MII_CONTROL_RC);
731 /* Wait for the read to complete */
732 if (ql_wait_for_mii_ready(qdev)) {
733 if (netif_msg_link(qdev))
734 printk(KERN_WARNING PFX
735 "%s: Timed out waiting for management port to "
736 "get free after issuing command.\n",
741 temp = ql_read_page0_reg(qdev, &port_regs->macMIIMgmtDataReg);
745 ql_mii_enable_scan_mode(qdev);
750 static int ql_mii_write_reg(struct ql3_adapter *qdev, u16 regAddr, u16 value)
752 struct ql3xxx_port_registers __iomem *port_regs =
753 qdev->mem_map_registers;
755 ql_mii_disable_scan_mode(qdev);
757 if (ql_wait_for_mii_ready(qdev)) {
758 if (netif_msg_link(qdev))
759 printk(KERN_WARNING PFX
760 "%s: Timed out waiting for management port to "
761 "get free before issuing command.\n",
766 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
767 qdev->PHYAddr | regAddr);
769 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtDataReg, value);
771 /* Wait for write to complete. */
772 if (ql_wait_for_mii_ready(qdev)) {
773 if (netif_msg_link(qdev))
774 printk(KERN_WARNING PFX
775 "%s: Timed out waiting for management port to "
776 "get free before issuing command.\n",
781 ql_mii_enable_scan_mode(qdev);
786 static int ql_mii_read_reg(struct ql3_adapter *qdev, u16 regAddr, u16 *value)
789 struct ql3xxx_port_registers __iomem *port_regs =
790 qdev->mem_map_registers;
792 ql_mii_disable_scan_mode(qdev);
794 if (ql_wait_for_mii_ready(qdev)) {
795 if (netif_msg_link(qdev))
796 printk(KERN_WARNING PFX
797 "%s: Timed out waiting for management port to "
798 "get free before issuing command.\n",
803 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
804 qdev->PHYAddr | regAddr);
806 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
807 (MAC_MII_CONTROL_RC << 16));
809 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
810 (MAC_MII_CONTROL_RC << 16) | MAC_MII_CONTROL_RC);
812 /* Wait for the read to complete */
813 if (ql_wait_for_mii_ready(qdev)) {
814 if (netif_msg_link(qdev))
815 printk(KERN_WARNING PFX
816 "%s: Timed out waiting for management port to "
817 "get free before issuing command.\n",
822 temp = ql_read_page0_reg(qdev, &port_regs->macMIIMgmtDataReg);
825 ql_mii_enable_scan_mode(qdev);
830 static void ql_petbi_reset(struct ql3_adapter *qdev)
832 ql_mii_write_reg(qdev, PETBI_CONTROL_REG, PETBI_CTRL_SOFT_RESET);
835 static void ql_petbi_start_neg(struct ql3_adapter *qdev)
839 /* Enable Auto-negotiation sense */
840 ql_mii_read_reg(qdev, PETBI_TBI_CTRL, ®);
841 reg |= PETBI_TBI_AUTO_SENSE;
842 ql_mii_write_reg(qdev, PETBI_TBI_CTRL, reg);
844 ql_mii_write_reg(qdev, PETBI_NEG_ADVER,
845 PETBI_NEG_PAUSE | PETBI_NEG_DUPLEX);
847 ql_mii_write_reg(qdev, PETBI_CONTROL_REG,
848 PETBI_CTRL_AUTO_NEG | PETBI_CTRL_RESTART_NEG |
849 PETBI_CTRL_FULL_DUPLEX | PETBI_CTRL_SPEED_1000);
853 static void ql_petbi_reset_ex(struct ql3_adapter *qdev, u32 mac_index)
855 ql_mii_write_reg_ex(qdev, PETBI_CONTROL_REG, PETBI_CTRL_SOFT_RESET,
859 static void ql_petbi_start_neg_ex(struct ql3_adapter *qdev, u32 mac_index)
863 /* Enable Auto-negotiation sense */
864 ql_mii_read_reg_ex(qdev, PETBI_TBI_CTRL, ®, mac_index);
865 reg |= PETBI_TBI_AUTO_SENSE;
866 ql_mii_write_reg_ex(qdev, PETBI_TBI_CTRL, reg, mac_index);
868 ql_mii_write_reg_ex(qdev, PETBI_NEG_ADVER,
869 PETBI_NEG_PAUSE | PETBI_NEG_DUPLEX, mac_index);
871 ql_mii_write_reg_ex(qdev, PETBI_CONTROL_REG,
872 PETBI_CTRL_AUTO_NEG | PETBI_CTRL_RESTART_NEG |
873 PETBI_CTRL_FULL_DUPLEX | PETBI_CTRL_SPEED_1000,
877 static void ql_petbi_init(struct ql3_adapter *qdev)
879 ql_petbi_reset(qdev);
880 ql_petbi_start_neg(qdev);
883 static void ql_petbi_init_ex(struct ql3_adapter *qdev, u32 mac_index)
885 ql_petbi_reset_ex(qdev, mac_index);
886 ql_petbi_start_neg_ex(qdev, mac_index);
889 static int ql_is_petbi_neg_pause(struct ql3_adapter *qdev)
893 if (ql_mii_read_reg(qdev, PETBI_NEG_PARTNER, ®) < 0)
896 return (reg & PETBI_NEG_PAUSE_MASK) == PETBI_NEG_PAUSE;
899 static int ql_phy_get_speed(struct ql3_adapter *qdev)
903 if (ql_mii_read_reg(qdev, AUX_CONTROL_STATUS, ®) < 0)
906 reg = (((reg & 0x18) >> 3) & 3);
918 static int ql_is_full_dup(struct ql3_adapter *qdev)
922 if (ql_mii_read_reg(qdev, AUX_CONTROL_STATUS, ®) < 0)
925 return (reg & PHY_AUX_DUPLEX_STAT) != 0;
928 static int ql_is_phy_neg_pause(struct ql3_adapter *qdev)
932 if (ql_mii_read_reg(qdev, PHY_NEG_PARTNER, ®) < 0)
935 return (reg & PHY_NEG_PAUSE) != 0;
939 * Caller holds hw_lock.
941 static void ql_mac_enable(struct ql3_adapter *qdev, u32 enable)
943 struct ql3xxx_port_registers __iomem *port_regs =
944 qdev->mem_map_registers;
948 value = (MAC_CONFIG_REG_PE | (MAC_CONFIG_REG_PE << 16));
950 value = (MAC_CONFIG_REG_PE << 16);
953 ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
955 ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
959 * Caller holds hw_lock.
961 static void ql_mac_cfg_soft_reset(struct ql3_adapter *qdev, u32 enable)
963 struct ql3xxx_port_registers __iomem *port_regs =
964 qdev->mem_map_registers;
968 value = (MAC_CONFIG_REG_SR | (MAC_CONFIG_REG_SR << 16));
970 value = (MAC_CONFIG_REG_SR << 16);
973 ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
975 ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
979 * Caller holds hw_lock.
981 static void ql_mac_cfg_gig(struct ql3_adapter *qdev, u32 enable)
983 struct ql3xxx_port_registers __iomem *port_regs =
984 qdev->mem_map_registers;
988 value = (MAC_CONFIG_REG_GM | (MAC_CONFIG_REG_GM << 16));
990 value = (MAC_CONFIG_REG_GM << 16);
993 ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
995 ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
999 * Caller holds hw_lock.
1001 static void ql_mac_cfg_full_dup(struct ql3_adapter *qdev, u32 enable)
1003 struct ql3xxx_port_registers __iomem *port_regs =
1004 qdev->mem_map_registers;
1008 value = (MAC_CONFIG_REG_FD | (MAC_CONFIG_REG_FD << 16));
1010 value = (MAC_CONFIG_REG_FD << 16);
1012 if (qdev->mac_index)
1013 ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
1015 ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
1019 * Caller holds hw_lock.
1021 static void ql_mac_cfg_pause(struct ql3_adapter *qdev, u32 enable)
1023 struct ql3xxx_port_registers __iomem *port_regs =
1024 qdev->mem_map_registers;
1029 ((MAC_CONFIG_REG_TF | MAC_CONFIG_REG_RF) |
1030 ((MAC_CONFIG_REG_TF | MAC_CONFIG_REG_RF) << 16));
1032 value = ((MAC_CONFIG_REG_TF | MAC_CONFIG_REG_RF) << 16);
1034 if (qdev->mac_index)
1035 ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
1037 ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
1041 * Caller holds hw_lock.
1043 static int ql_is_fiber(struct ql3_adapter *qdev)
1045 struct ql3xxx_port_registers __iomem *port_regs =
1046 qdev->mem_map_registers;
1050 switch (qdev->mac_index) {
1052 bitToCheck = PORT_STATUS_SM0;
1055 bitToCheck = PORT_STATUS_SM1;
1059 temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
1060 return (temp & bitToCheck) != 0;
1063 static int ql_is_auto_cfg(struct ql3_adapter *qdev)
1066 ql_mii_read_reg(qdev, 0x00, ®);
1067 return (reg & 0x1000) != 0;
1071 * Caller holds hw_lock.
1073 static int ql_is_auto_neg_complete(struct ql3_adapter *qdev)
1075 struct ql3xxx_port_registers __iomem *port_regs =
1076 qdev->mem_map_registers;
1080 switch (qdev->mac_index) {
1082 bitToCheck = PORT_STATUS_AC0;
1085 bitToCheck = PORT_STATUS_AC1;
1089 temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
1090 if (temp & bitToCheck) {
1091 if (netif_msg_link(qdev))
1092 printk(KERN_INFO PFX
1093 "%s: Auto-Negotiate complete.\n",
1097 if (netif_msg_link(qdev))
1098 printk(KERN_WARNING PFX
1099 "%s: Auto-Negotiate incomplete.\n",
1106 * ql_is_neg_pause() returns 1 if pause was negotiated to be on
1108 static int ql_is_neg_pause(struct ql3_adapter *qdev)
1110 if (ql_is_fiber(qdev))
1111 return ql_is_petbi_neg_pause(qdev);
1113 return ql_is_phy_neg_pause(qdev);
1116 static int ql_auto_neg_error(struct ql3_adapter *qdev)
1118 struct ql3xxx_port_registers __iomem *port_regs =
1119 qdev->mem_map_registers;
1123 switch (qdev->mac_index) {
1125 bitToCheck = PORT_STATUS_AE0;
1128 bitToCheck = PORT_STATUS_AE1;
1131 temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
1132 return (temp & bitToCheck) != 0;
1135 static u32 ql_get_link_speed(struct ql3_adapter *qdev)
1137 if (ql_is_fiber(qdev))
1140 return ql_phy_get_speed(qdev);
1143 static int ql_is_link_full_dup(struct ql3_adapter *qdev)
1145 if (ql_is_fiber(qdev))
1148 return ql_is_full_dup(qdev);
1152 * Caller holds hw_lock.
1154 static int ql_link_down_detect(struct ql3_adapter *qdev)
1156 struct ql3xxx_port_registers __iomem *port_regs =
1157 qdev->mem_map_registers;
1161 switch (qdev->mac_index) {
1163 bitToCheck = ISP_CONTROL_LINK_DN_0;
1166 bitToCheck = ISP_CONTROL_LINK_DN_1;
1171 ql_read_common_reg(qdev, &port_regs->CommonRegs.ispControlStatus);
1172 return (temp & bitToCheck) != 0;
1176 * Caller holds hw_lock.
1178 static int ql_link_down_detect_clear(struct ql3_adapter *qdev)
1180 struct ql3xxx_port_registers __iomem *port_regs =
1181 qdev->mem_map_registers;
1183 switch (qdev->mac_index) {
1185 ql_write_common_reg(qdev,
1186 &port_regs->CommonRegs.ispControlStatus,
1187 (ISP_CONTROL_LINK_DN_0) |
1188 (ISP_CONTROL_LINK_DN_0 << 16));
1192 ql_write_common_reg(qdev,
1193 &port_regs->CommonRegs.ispControlStatus,
1194 (ISP_CONTROL_LINK_DN_1) |
1195 (ISP_CONTROL_LINK_DN_1 << 16));
1206 * Caller holds hw_lock.
1208 static int ql_this_adapter_controls_port(struct ql3_adapter *qdev,
1211 struct ql3xxx_port_registers __iomem *port_regs =
1212 qdev->mem_map_registers;
1216 switch (mac_index) {
1218 bitToCheck = PORT_STATUS_F1_ENABLED;
1221 bitToCheck = PORT_STATUS_F3_ENABLED;
1227 temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
1228 if (temp & bitToCheck) {
1229 if (netif_msg_link(qdev))
1230 printk(KERN_DEBUG PFX
1231 "%s: is not link master.\n", qdev->ndev->name);
1234 if (netif_msg_link(qdev))
1235 printk(KERN_DEBUG PFX
1236 "%s: is link master.\n", qdev->ndev->name);
1241 static void ql_phy_reset_ex(struct ql3_adapter *qdev, u32 mac_index)
1243 ql_mii_write_reg_ex(qdev, CONTROL_REG, PHY_CTRL_SOFT_RESET, mac_index);
1246 static void ql_phy_start_neg_ex(struct ql3_adapter *qdev, u32 mac_index)
1250 ql_mii_write_reg_ex(qdev, PHY_NEG_ADVER,
1251 PHY_NEG_PAUSE | PHY_NEG_ADV_SPEED | 1, mac_index);
1253 ql_mii_read_reg_ex(qdev, CONTROL_REG, ®, mac_index);
1254 ql_mii_write_reg_ex(qdev, CONTROL_REG, reg | PHY_CTRL_RESTART_NEG,
1258 static void ql_phy_init_ex(struct ql3_adapter *qdev, u32 mac_index)
1260 ql_phy_reset_ex(qdev, mac_index);
1261 ql_phy_start_neg_ex(qdev, mac_index);
1265 * Caller holds hw_lock.
1267 static u32 ql_get_link_state(struct ql3_adapter *qdev)
1269 struct ql3xxx_port_registers __iomem *port_regs =
1270 qdev->mem_map_registers;
1272 u32 temp, linkState;
1274 switch (qdev->mac_index) {
1276 bitToCheck = PORT_STATUS_UP0;
1279 bitToCheck = PORT_STATUS_UP1;
1282 temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
1283 if (temp & bitToCheck) {
1286 linkState = LS_DOWN;
1287 if (netif_msg_link(qdev))
1288 printk(KERN_WARNING PFX
1289 "%s: Link is down.\n", qdev->ndev->name);
1294 static int ql_port_start(struct ql3_adapter *qdev)
1296 if(ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
1297 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
1301 if (ql_is_fiber(qdev)) {
1302 ql_petbi_init(qdev);
1305 ql_phy_init_ex(qdev, qdev->mac_index);
1308 ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
1312 static int ql_finish_auto_neg(struct ql3_adapter *qdev)
1315 if(ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
1316 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
1320 if (!ql_auto_neg_error(qdev)) {
1321 if (test_bit(QL_LINK_MASTER,&qdev->flags)) {
1322 /* configure the MAC */
1323 if (netif_msg_link(qdev))
1324 printk(KERN_DEBUG PFX
1325 "%s: Configuring link.\n",
1328 ql_mac_cfg_soft_reset(qdev, 1);
1329 ql_mac_cfg_gig(qdev,
1333 ql_mac_cfg_full_dup(qdev,
1336 ql_mac_cfg_pause(qdev,
1339 ql_mac_cfg_soft_reset(qdev, 0);
1341 /* enable the MAC */
1342 if (netif_msg_link(qdev))
1343 printk(KERN_DEBUG PFX
1344 "%s: Enabling mac.\n",
1347 ql_mac_enable(qdev, 1);
1350 if (netif_msg_link(qdev))
1351 printk(KERN_DEBUG PFX
1352 "%s: Change port_link_state LS_DOWN to LS_UP.\n",
1354 qdev->port_link_state = LS_UP;
1355 netif_start_queue(qdev->ndev);
1356 netif_carrier_on(qdev->ndev);
1357 if (netif_msg_link(qdev))
1358 printk(KERN_INFO PFX
1359 "%s: Link is up at %d Mbps, %s duplex.\n",
1361 ql_get_link_speed(qdev),
1362 ql_is_link_full_dup(qdev)
1365 } else { /* Remote error detected */
1367 if (test_bit(QL_LINK_MASTER,&qdev->flags)) {
1368 if (netif_msg_link(qdev))
1369 printk(KERN_DEBUG PFX
1370 "%s: Remote error detected. "
1371 "Calling ql_port_start().\n",
1375 * ql_port_start() is shared code and needs
1376 * to lock the PHY on it's own.
1378 ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
1379 if(ql_port_start(qdev)) {/* Restart port */
1385 ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
1389 static void ql_link_state_machine(struct ql3_adapter *qdev)
1391 u32 curr_link_state;
1392 unsigned long hw_flags;
1394 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
1396 curr_link_state = ql_get_link_state(qdev);
1398 if (test_bit(QL_RESET_ACTIVE,&qdev->flags)) {
1399 if (netif_msg_link(qdev))
1400 printk(KERN_INFO PFX
1401 "%s: Reset in progress, skip processing link "
1402 "state.\n", qdev->ndev->name);
1404 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
1408 switch (qdev->port_link_state) {
1410 if (test_bit(QL_LINK_MASTER,&qdev->flags)) {
1411 ql_port_start(qdev);
1413 qdev->port_link_state = LS_DOWN;
1417 if (netif_msg_link(qdev))
1418 printk(KERN_DEBUG PFX
1419 "%s: port_link_state = LS_DOWN.\n",
1421 if (curr_link_state == LS_UP) {
1422 if (netif_msg_link(qdev))
1423 printk(KERN_DEBUG PFX
1424 "%s: curr_link_state = LS_UP.\n",
1426 if (ql_is_auto_neg_complete(qdev))
1427 ql_finish_auto_neg(qdev);
1429 if (qdev->port_link_state == LS_UP)
1430 ql_link_down_detect_clear(qdev);
1437 * See if the link is currently down or went down and came
1440 if ((curr_link_state == LS_DOWN) || ql_link_down_detect(qdev)) {
1441 if (netif_msg_link(qdev))
1442 printk(KERN_INFO PFX "%s: Link is down.\n",
1444 qdev->port_link_state = LS_DOWN;
1448 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
1452 * Caller must take hw_lock and QL_PHY_GIO_SEM.
1454 static void ql_get_phy_owner(struct ql3_adapter *qdev)
1456 if (ql_this_adapter_controls_port(qdev, qdev->mac_index))
1457 set_bit(QL_LINK_MASTER,&qdev->flags);
1459 clear_bit(QL_LINK_MASTER,&qdev->flags);
1463 * Caller must take hw_lock and QL_PHY_GIO_SEM.
1465 static void ql_init_scan_mode(struct ql3_adapter *qdev)
1467 ql_mii_enable_scan_mode(qdev);
1469 if (test_bit(QL_LINK_OPTICAL,&qdev->flags)) {
1470 if (ql_this_adapter_controls_port(qdev, qdev->mac_index))
1471 ql_petbi_init_ex(qdev, qdev->mac_index);
1473 if (ql_this_adapter_controls_port(qdev, qdev->mac_index))
1474 ql_phy_init_ex(qdev, qdev->mac_index);
1479 * MII_Setup needs to be called before taking the PHY out of reset so that the
1480 * management interface clock speed can be set properly. It would be better if
1481 * we had a way to disable MDC until after the PHY is out of reset, but we
1482 * don't have that capability.
1484 static int ql_mii_setup(struct ql3_adapter *qdev)
1487 struct ql3xxx_port_registers __iomem *port_regs =
1488 qdev->mem_map_registers;
1490 if(ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
1491 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
1495 if (qdev->device_id == QL3032_DEVICE_ID)
1496 ql_write_page0_reg(qdev,
1497 &port_regs->macMIIMgmtControlReg, 0x0f00000);
1499 /* Divide 125MHz clock by 28 to meet PHY timing requirements */
1500 reg = MAC_MII_CONTROL_CLK_SEL_DIV28;
1502 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
1503 reg | ((MAC_MII_CONTROL_CLK_SEL_MASK) << 16));
1505 ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
1509 static u32 ql_supported_modes(struct ql3_adapter *qdev)
1513 if (test_bit(QL_LINK_OPTICAL,&qdev->flags)) {
1514 supported = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
1515 | SUPPORTED_Autoneg;
1517 supported = SUPPORTED_10baseT_Half
1518 | SUPPORTED_10baseT_Full
1519 | SUPPORTED_100baseT_Half
1520 | SUPPORTED_100baseT_Full
1521 | SUPPORTED_1000baseT_Half
1522 | SUPPORTED_1000baseT_Full
1523 | SUPPORTED_Autoneg | SUPPORTED_TP;
1529 static int ql_get_auto_cfg_status(struct ql3_adapter *qdev)
1532 unsigned long hw_flags;
1533 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
1534 if(ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
1535 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
1537 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
1540 status = ql_is_auto_cfg(qdev);
1541 ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
1542 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
1546 static u32 ql_get_speed(struct ql3_adapter *qdev)
1549 unsigned long hw_flags;
1550 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
1551 if(ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
1552 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
1554 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
1557 status = ql_get_link_speed(qdev);
1558 ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
1559 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
1563 static int ql_get_full_dup(struct ql3_adapter *qdev)
1566 unsigned long hw_flags;
1567 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
1568 if(ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
1569 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
1571 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
1574 status = ql_is_link_full_dup(qdev);
1575 ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
1576 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
1581 static int ql_get_settings(struct net_device *ndev, struct ethtool_cmd *ecmd)
1583 struct ql3_adapter *qdev = netdev_priv(ndev);
1585 ecmd->transceiver = XCVR_INTERNAL;
1586 ecmd->supported = ql_supported_modes(qdev);
1588 if (test_bit(QL_LINK_OPTICAL,&qdev->flags)) {
1589 ecmd->port = PORT_FIBRE;
1591 ecmd->port = PORT_TP;
1592 ecmd->phy_address = qdev->PHYAddr;
1594 ecmd->advertising = ql_supported_modes(qdev);
1595 ecmd->autoneg = ql_get_auto_cfg_status(qdev);
1596 ecmd->speed = ql_get_speed(qdev);
1597 ecmd->duplex = ql_get_full_dup(qdev);
1601 static void ql_get_drvinfo(struct net_device *ndev,
1602 struct ethtool_drvinfo *drvinfo)
1604 struct ql3_adapter *qdev = netdev_priv(ndev);
1605 strncpy(drvinfo->driver, ql3xxx_driver_name, 32);
1606 strncpy(drvinfo->version, ql3xxx_driver_version, 32);
1607 strncpy(drvinfo->fw_version, "N/A", 32);
1608 strncpy(drvinfo->bus_info, pci_name(qdev->pdev), 32);
1609 drvinfo->n_stats = 0;
1610 drvinfo->testinfo_len = 0;
1611 drvinfo->regdump_len = 0;
1612 drvinfo->eedump_len = 0;
1615 static u32 ql_get_msglevel(struct net_device *ndev)
1617 struct ql3_adapter *qdev = netdev_priv(ndev);
1618 return qdev->msg_enable;
1621 static void ql_set_msglevel(struct net_device *ndev, u32 value)
1623 struct ql3_adapter *qdev = netdev_priv(ndev);
1624 qdev->msg_enable = value;
1627 static const struct ethtool_ops ql3xxx_ethtool_ops = {
1628 .get_settings = ql_get_settings,
1629 .get_drvinfo = ql_get_drvinfo,
1630 .get_perm_addr = ethtool_op_get_perm_addr,
1631 .get_link = ethtool_op_get_link,
1632 .get_msglevel = ql_get_msglevel,
1633 .set_msglevel = ql_set_msglevel,
1636 static int ql_populate_free_queue(struct ql3_adapter *qdev)
1638 struct ql_rcv_buf_cb *lrg_buf_cb = qdev->lrg_buf_free_head;
1642 while (lrg_buf_cb) {
1643 if (!lrg_buf_cb->skb) {
1644 lrg_buf_cb->skb = netdev_alloc_skb(qdev->ndev,
1645 qdev->lrg_buffer_len);
1646 if (unlikely(!lrg_buf_cb->skb)) {
1647 printk(KERN_DEBUG PFX
1648 "%s: Failed netdev_alloc_skb().\n",
1653 * We save some space to copy the ethhdr from
1656 skb_reserve(lrg_buf_cb->skb, QL_HEADER_SPACE);
1657 map = pci_map_single(qdev->pdev,
1658 lrg_buf_cb->skb->data,
1659 qdev->lrg_buffer_len -
1661 PCI_DMA_FROMDEVICE);
1663 err = pci_dma_mapping_error(map);
1665 printk(KERN_ERR "%s: PCI mapping failed with error: %d\n",
1666 qdev->ndev->name, err);
1667 dev_kfree_skb(lrg_buf_cb->skb);
1668 lrg_buf_cb->skb = NULL;
1673 lrg_buf_cb->buf_phy_addr_low =
1674 cpu_to_le32(LS_64BITS(map));
1675 lrg_buf_cb->buf_phy_addr_high =
1676 cpu_to_le32(MS_64BITS(map));
1677 pci_unmap_addr_set(lrg_buf_cb, mapaddr, map);
1678 pci_unmap_len_set(lrg_buf_cb, maplen,
1679 qdev->lrg_buffer_len -
1681 --qdev->lrg_buf_skb_check;
1682 if (!qdev->lrg_buf_skb_check)
1686 lrg_buf_cb = lrg_buf_cb->next;
1692 * Caller holds hw_lock.
1694 static void ql_update_small_bufq_prod_index(struct ql3_adapter *qdev)
1696 struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
1697 if (qdev->small_buf_release_cnt >= 16) {
1698 while (qdev->small_buf_release_cnt >= 16) {
1699 qdev->small_buf_q_producer_index++;
1701 if (qdev->small_buf_q_producer_index ==
1703 qdev->small_buf_q_producer_index = 0;
1704 qdev->small_buf_release_cnt -= 8;
1707 writel(qdev->small_buf_q_producer_index,
1708 &port_regs->CommonRegs.rxSmallQProducerIndex);
1713 * Caller holds hw_lock.
1715 static void ql_update_lrg_bufq_prod_index(struct ql3_adapter *qdev)
1717 struct bufq_addr_element *lrg_buf_q_ele;
1719 struct ql_rcv_buf_cb *lrg_buf_cb;
1720 struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
1722 if ((qdev->lrg_buf_free_count >= 8)
1723 && (qdev->lrg_buf_release_cnt >= 16)) {
1725 if (qdev->lrg_buf_skb_check)
1726 if (!ql_populate_free_queue(qdev))
1729 lrg_buf_q_ele = qdev->lrg_buf_next_free;
1731 while ((qdev->lrg_buf_release_cnt >= 16)
1732 && (qdev->lrg_buf_free_count >= 8)) {
1734 for (i = 0; i < 8; i++) {
1736 ql_get_from_lrg_buf_free_list(qdev);
1737 lrg_buf_q_ele->addr_high =
1738 lrg_buf_cb->buf_phy_addr_high;
1739 lrg_buf_q_ele->addr_low =
1740 lrg_buf_cb->buf_phy_addr_low;
1743 qdev->lrg_buf_release_cnt--;
1746 qdev->lrg_buf_q_producer_index++;
1748 if (qdev->lrg_buf_q_producer_index == qdev->num_lbufq_entries)
1749 qdev->lrg_buf_q_producer_index = 0;
1751 if (qdev->lrg_buf_q_producer_index ==
1752 (qdev->num_lbufq_entries - 1)) {
1753 lrg_buf_q_ele = qdev->lrg_buf_q_virt_addr;
1757 qdev->lrg_buf_next_free = lrg_buf_q_ele;
1758 writel(qdev->lrg_buf_q_producer_index,
1759 &port_regs->CommonRegs.rxLargeQProducerIndex);
1763 static void ql_process_mac_tx_intr(struct ql3_adapter *qdev,
1764 struct ob_mac_iocb_rsp *mac_rsp)
1766 struct ql_tx_buf_cb *tx_cb;
1770 if(mac_rsp->flags & OB_MAC_IOCB_RSP_S) {
1771 printk(KERN_WARNING "Frame short but, frame was padded and sent.\n");
1774 tx_cb = &qdev->tx_buf[mac_rsp->transaction_id];
1776 /* Check the transmit response flags for any errors */
1777 if(mac_rsp->flags & OB_MAC_IOCB_RSP_S) {
1778 printk(KERN_ERR "Frame too short to be legal, frame not sent.\n");
1780 qdev->stats.tx_errors++;
1782 goto frame_not_sent;
1785 if(tx_cb->seg_count == 0) {
1786 printk(KERN_ERR "tx_cb->seg_count == 0: %d\n", mac_rsp->transaction_id);
1788 qdev->stats.tx_errors++;
1790 goto invalid_seg_count;
1793 pci_unmap_single(qdev->pdev,
1794 pci_unmap_addr(&tx_cb->map[0], mapaddr),
1795 pci_unmap_len(&tx_cb->map[0], maplen),
1798 if (tx_cb->seg_count) {
1799 for (i = 1; i < tx_cb->seg_count; i++) {
1800 pci_unmap_page(qdev->pdev,
1801 pci_unmap_addr(&tx_cb->map[i],
1803 pci_unmap_len(&tx_cb->map[i], maplen),
1807 qdev->stats.tx_packets++;
1808 qdev->stats.tx_bytes += tx_cb->skb->len;
1811 dev_kfree_skb_irq(tx_cb->skb);
1815 atomic_inc(&qdev->tx_count);
1818 void ql_get_sbuf(struct ql3_adapter *qdev)
1820 if (++qdev->small_buf_index == NUM_SMALL_BUFFERS)
1821 qdev->small_buf_index = 0;
1822 qdev->small_buf_release_cnt++;
1825 struct ql_rcv_buf_cb *ql_get_lbuf(struct ql3_adapter *qdev)
1827 struct ql_rcv_buf_cb *lrg_buf_cb = NULL;
1828 lrg_buf_cb = &qdev->lrg_buf[qdev->lrg_buf_index];
1829 qdev->lrg_buf_release_cnt++;
1830 if (++qdev->lrg_buf_index == qdev->num_large_buffers)
1831 qdev->lrg_buf_index = 0;
1836 * The difference between 3022 and 3032 for inbound completions:
1837 * 3022 uses two buffers per completion. The first buffer contains
1838 * (some) header info, the second the remainder of the headers plus
1839 * the data. For this chip we reserve some space at the top of the
1840 * receive buffer so that the header info in buffer one can be
1841 * prepended to the buffer two. Buffer two is the sent up while
1842 * buffer one is returned to the hardware to be reused.
1843 * 3032 receives all of it's data and headers in one buffer for a
1844 * simpler process. 3032 also supports checksum verification as
1845 * can be seen in ql_process_macip_rx_intr().
1847 static void ql_process_mac_rx_intr(struct ql3_adapter *qdev,
1848 struct ib_mac_iocb_rsp *ib_mac_rsp_ptr)
1850 struct ql_rcv_buf_cb *lrg_buf_cb1 = NULL;
1851 struct ql_rcv_buf_cb *lrg_buf_cb2 = NULL;
1852 struct sk_buff *skb;
1853 u16 length = le16_to_cpu(ib_mac_rsp_ptr->length);
1856 * Get the inbound address list (small buffer).
1860 if (qdev->device_id == QL3022_DEVICE_ID)
1861 lrg_buf_cb1 = ql_get_lbuf(qdev);
1863 /* start of second buffer */
1864 lrg_buf_cb2 = ql_get_lbuf(qdev);
1865 skb = lrg_buf_cb2->skb;
1867 qdev->stats.rx_packets++;
1868 qdev->stats.rx_bytes += length;
1870 skb_put(skb, length);
1871 pci_unmap_single(qdev->pdev,
1872 pci_unmap_addr(lrg_buf_cb2, mapaddr),
1873 pci_unmap_len(lrg_buf_cb2, maplen),
1874 PCI_DMA_FROMDEVICE);
1875 prefetch(skb->data);
1876 skb->dev = qdev->ndev;
1877 skb->ip_summed = CHECKSUM_NONE;
1878 skb->protocol = eth_type_trans(skb, qdev->ndev);
1880 netif_receive_skb(skb);
1881 qdev->ndev->last_rx = jiffies;
1882 lrg_buf_cb2->skb = NULL;
1884 if (qdev->device_id == QL3022_DEVICE_ID)
1885 ql_release_to_lrg_buf_free_list(qdev, lrg_buf_cb1);
1886 ql_release_to_lrg_buf_free_list(qdev, lrg_buf_cb2);
1889 static void ql_process_macip_rx_intr(struct ql3_adapter *qdev,
1890 struct ib_ip_iocb_rsp *ib_ip_rsp_ptr)
1892 struct ql_rcv_buf_cb *lrg_buf_cb1 = NULL;
1893 struct ql_rcv_buf_cb *lrg_buf_cb2 = NULL;
1894 struct sk_buff *skb1 = NULL, *skb2;
1895 struct net_device *ndev = qdev->ndev;
1896 u16 length = le16_to_cpu(ib_ip_rsp_ptr->length);
1900 * Get the inbound address list (small buffer).
1905 if (qdev->device_id == QL3022_DEVICE_ID) {
1906 /* start of first buffer on 3022 */
1907 lrg_buf_cb1 = ql_get_lbuf(qdev);
1908 skb1 = lrg_buf_cb1->skb;
1910 if (*((u16 *) skb1->data) != 0xFFFF)
1911 size += VLAN_ETH_HLEN - ETH_HLEN;
1914 /* start of second buffer */
1915 lrg_buf_cb2 = ql_get_lbuf(qdev);
1916 skb2 = lrg_buf_cb2->skb;
1918 skb_put(skb2, length); /* Just the second buffer length here. */
1919 pci_unmap_single(qdev->pdev,
1920 pci_unmap_addr(lrg_buf_cb2, mapaddr),
1921 pci_unmap_len(lrg_buf_cb2, maplen),
1922 PCI_DMA_FROMDEVICE);
1923 prefetch(skb2->data);
1925 skb2->ip_summed = CHECKSUM_NONE;
1926 if (qdev->device_id == QL3022_DEVICE_ID) {
1928 * Copy the ethhdr from first buffer to second. This
1929 * is necessary for 3022 IP completions.
1931 memcpy(skb_push(skb2, size), skb1->data + VLAN_ID_LEN, size);
1933 u16 checksum = le16_to_cpu(ib_ip_rsp_ptr->checksum);
1935 (IB_IP_IOCB_RSP_3032_ICE |
1936 IB_IP_IOCB_RSP_3032_CE)) {
1938 "%s: Bad checksum for this %s packet, checksum = %x.\n",
1941 IB_IP_IOCB_RSP_3032_TCP) ? "TCP" :
1943 } else if ((checksum & IB_IP_IOCB_RSP_3032_TCP) ||
1944 (checksum & IB_IP_IOCB_RSP_3032_UDP &&
1945 !(checksum & IB_IP_IOCB_RSP_3032_NUC))) {
1946 skb2->ip_summed = CHECKSUM_UNNECESSARY;
1949 skb2->dev = qdev->ndev;
1950 skb2->protocol = eth_type_trans(skb2, qdev->ndev);
1952 netif_receive_skb(skb2);
1953 qdev->stats.rx_packets++;
1954 qdev->stats.rx_bytes += length;
1955 ndev->last_rx = jiffies;
1956 lrg_buf_cb2->skb = NULL;
1958 if (qdev->device_id == QL3022_DEVICE_ID)
1959 ql_release_to_lrg_buf_free_list(qdev, lrg_buf_cb1);
1960 ql_release_to_lrg_buf_free_list(qdev, lrg_buf_cb2);
1963 static int ql_tx_rx_clean(struct ql3_adapter *qdev,
1964 int *tx_cleaned, int *rx_cleaned, int work_to_do)
1966 struct net_rsp_iocb *net_rsp;
1967 struct net_device *ndev = qdev->ndev;
1970 /* While there are entries in the completion queue. */
1971 while ((le32_to_cpu(*(qdev->prsp_producer_index)) !=
1972 qdev->rsp_consumer_index) && (work_done < work_to_do)) {
1974 net_rsp = qdev->rsp_current;
1975 switch (net_rsp->opcode) {
1977 case OPCODE_OB_MAC_IOCB_FN0:
1978 case OPCODE_OB_MAC_IOCB_FN2:
1979 ql_process_mac_tx_intr(qdev, (struct ob_mac_iocb_rsp *)
1984 case OPCODE_IB_MAC_IOCB:
1985 case OPCODE_IB_3032_MAC_IOCB:
1986 ql_process_mac_rx_intr(qdev, (struct ib_mac_iocb_rsp *)
1991 case OPCODE_IB_IP_IOCB:
1992 case OPCODE_IB_3032_IP_IOCB:
1993 ql_process_macip_rx_intr(qdev, (struct ib_ip_iocb_rsp *)
1999 u32 *tmp = (u32 *) net_rsp;
2001 "%s: Hit default case, not "
2003 " dropping the packet, opcode = "
2005 ndev->name, net_rsp->opcode);
2007 "0x%08lx 0x%08lx 0x%08lx 0x%08lx \n",
2008 (unsigned long int)tmp[0],
2009 (unsigned long int)tmp[1],
2010 (unsigned long int)tmp[2],
2011 (unsigned long int)tmp[3]);
2015 qdev->rsp_consumer_index++;
2017 if (qdev->rsp_consumer_index == NUM_RSP_Q_ENTRIES) {
2018 qdev->rsp_consumer_index = 0;
2019 qdev->rsp_current = qdev->rsp_q_virt_addr;
2021 qdev->rsp_current++;
2024 work_done = *tx_cleaned + *rx_cleaned;
2030 static int ql_poll(struct net_device *ndev, int *budget)
2032 struct ql3_adapter *qdev = netdev_priv(ndev);
2033 int work_to_do = min(*budget, ndev->quota);
2034 int rx_cleaned = 0, tx_cleaned = 0;
2035 unsigned long hw_flags;
2036 struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
2038 if (!netif_carrier_ok(ndev))
2041 ql_tx_rx_clean(qdev, &tx_cleaned, &rx_cleaned, work_to_do);
2042 *budget -= rx_cleaned;
2043 ndev->quota -= rx_cleaned;
2045 if( tx_cleaned + rx_cleaned != work_to_do ||
2046 !netif_running(ndev)) {
2048 netif_rx_complete(ndev);
2050 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
2051 ql_update_small_bufq_prod_index(qdev);
2052 ql_update_lrg_bufq_prod_index(qdev);
2053 writel(qdev->rsp_consumer_index,
2054 &port_regs->CommonRegs.rspQConsumerIndex);
2055 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
2057 ql_enable_interrupts(qdev);
2063 static irqreturn_t ql3xxx_isr(int irq, void *dev_id)
2066 struct net_device *ndev = dev_id;
2067 struct ql3_adapter *qdev = netdev_priv(ndev);
2068 struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
2073 port_regs = qdev->mem_map_registers;
2076 ql_read_common_reg_l(qdev, &port_regs->CommonRegs.ispControlStatus);
2078 if (value & (ISP_CONTROL_FE | ISP_CONTROL_RI)) {
2079 spin_lock(&qdev->adapter_lock);
2080 netif_stop_queue(qdev->ndev);
2081 netif_carrier_off(qdev->ndev);
2082 ql_disable_interrupts(qdev);
2083 qdev->port_link_state = LS_DOWN;
2084 set_bit(QL_RESET_ACTIVE,&qdev->flags) ;
2086 if (value & ISP_CONTROL_FE) {
2091 ql_read_page0_reg_l(qdev,
2092 &port_regs->PortFatalErrStatus);
2093 printk(KERN_WARNING PFX
2094 "%s: Resetting chip. PortFatalErrStatus "
2095 "register = 0x%x\n", ndev->name, var);
2096 set_bit(QL_RESET_START,&qdev->flags) ;
2099 * Soft Reset Requested.
2101 set_bit(QL_RESET_PER_SCSI,&qdev->flags) ;
2103 "%s: Another function issued a reset to the "
2104 "chip. ISR value = %x.\n", ndev->name, value);
2106 queue_delayed_work(qdev->workqueue, &qdev->reset_work, 0);
2107 spin_unlock(&qdev->adapter_lock);
2108 } else if (value & ISP_IMR_DISABLE_CMPL_INT) {
2109 ql_disable_interrupts(qdev);
2110 if (likely(netif_rx_schedule_prep(ndev))) {
2111 __netif_rx_schedule(ndev);
2117 return IRQ_RETVAL(handled);
2121 * Get the total number of segments needed for the
2122 * given number of fragments. This is necessary because
2123 * outbound address lists (OAL) will be used when more than
2124 * two frags are given. Each address list has 5 addr/len
2125 * pairs. The 5th pair in each AOL is used to point to
2126 * the next AOL if more frags are coming.
2127 * That is why the frags:segment count ratio is not linear.
2129 static int ql_get_seg_count(struct ql3_adapter *qdev,
2130 unsigned short frags)
2132 if (qdev->device_id == QL3022_DEVICE_ID)
2136 case 0: return 1; /* just the skb->data seg */
2137 case 1: return 2; /* skb->data + 1 frag */
2138 case 2: return 3; /* skb->data + 2 frags */
2139 case 3: return 5; /* skb->data + 1 frag + 1 AOL containting 2 frags */
2159 static void ql_hw_csum_setup(struct sk_buff *skb,
2160 struct ob_mac_iocb_req *mac_iocb_ptr)
2163 struct iphdr *ip = NULL;
2164 u8 offset = ETH_HLEN;
2166 eth = (struct ethhdr *)(skb->data);
2168 if (eth->h_proto == __constant_htons(ETH_P_IP)) {
2169 ip = (struct iphdr *)&skb->data[ETH_HLEN];
2170 } else if (eth->h_proto == htons(ETH_P_8021Q) &&
2171 ((struct vlan_ethhdr *)skb->data)->
2172 h_vlan_encapsulated_proto == __constant_htons(ETH_P_IP)) {
2173 ip = (struct iphdr *)&skb->data[VLAN_ETH_HLEN];
2174 offset = VLAN_ETH_HLEN;
2178 if (ip->protocol == IPPROTO_TCP) {
2179 mac_iocb_ptr->flags1 |= OB_3032MAC_IOCB_REQ_TC |
2180 OB_3032MAC_IOCB_REQ_IC;
2181 mac_iocb_ptr->ip_hdr_off = offset;
2182 mac_iocb_ptr->ip_hdr_len = ip->ihl;
2183 } else if (ip->protocol == IPPROTO_UDP) {
2184 mac_iocb_ptr->flags1 |= OB_3032MAC_IOCB_REQ_UC |
2185 OB_3032MAC_IOCB_REQ_IC;
2186 mac_iocb_ptr->ip_hdr_off = offset;
2187 mac_iocb_ptr->ip_hdr_len = ip->ihl;
2193 * Map the buffers for this transmit. This will return
2194 * NETDEV_TX_BUSY or NETDEV_TX_OK based on success.
2196 static int ql_send_map(struct ql3_adapter *qdev,
2197 struct ob_mac_iocb_req *mac_iocb_ptr,
2198 struct ql_tx_buf_cb *tx_cb,
2199 struct sk_buff *skb)
2202 struct oal_entry *oal_entry;
2203 int len = skb_headlen(skb);
2206 int completed_segs, i;
2207 int seg_cnt, seg = 0;
2208 int frag_cnt = (int)skb_shinfo(skb)->nr_frags;
2210 seg_cnt = tx_cb->seg_count;
2212 * Map the skb buffer first.
2214 map = pci_map_single(qdev->pdev, skb->data, len, PCI_DMA_TODEVICE);
2216 err = pci_dma_mapping_error(map);
2218 printk(KERN_ERR "%s: PCI mapping failed with error: %d\n",
2219 qdev->ndev->name, err);
2221 return NETDEV_TX_BUSY;
2224 oal_entry = (struct oal_entry *)&mac_iocb_ptr->buf_addr0_low;
2225 oal_entry->dma_lo = cpu_to_le32(LS_64BITS(map));
2226 oal_entry->dma_hi = cpu_to_le32(MS_64BITS(map));
2227 oal_entry->len = cpu_to_le32(len);
2228 pci_unmap_addr_set(&tx_cb->map[seg], mapaddr, map);
2229 pci_unmap_len_set(&tx_cb->map[seg], maplen, len);
2233 /* Terminate the last segment. */
2235 cpu_to_le32(le32_to_cpu(oal_entry->len) | OAL_LAST_ENTRY);
2238 for (completed_segs=0; completed_segs<frag_cnt; completed_segs++,seg++) {
2239 skb_frag_t *frag = &skb_shinfo(skb)->frags[completed_segs];
2241 if ((seg == 2 && seg_cnt > 3) || /* Check for continuation */
2242 (seg == 7 && seg_cnt > 8) || /* requirements. It's strange */
2243 (seg == 12 && seg_cnt > 13) || /* but necessary. */
2244 (seg == 17 && seg_cnt > 18)) {
2245 /* Continuation entry points to outbound address list. */
2246 map = pci_map_single(qdev->pdev, oal,
2250 err = pci_dma_mapping_error(map);
2253 printk(KERN_ERR "%s: PCI mapping outbound address list with error: %d\n",
2254 qdev->ndev->name, err);
2258 oal_entry->dma_lo = cpu_to_le32(LS_64BITS(map));
2259 oal_entry->dma_hi = cpu_to_le32(MS_64BITS(map));
2261 cpu_to_le32(sizeof(struct oal) |
2263 pci_unmap_addr_set(&tx_cb->map[seg], mapaddr,
2265 pci_unmap_len_set(&tx_cb->map[seg], maplen,
2266 sizeof(struct oal));
2267 oal_entry = (struct oal_entry *)oal;
2273 pci_map_page(qdev->pdev, frag->page,
2274 frag->page_offset, frag->size,
2277 err = pci_dma_mapping_error(map);
2279 printk(KERN_ERR "%s: PCI mapping frags failed with error: %d\n",
2280 qdev->ndev->name, err);
2284 oal_entry->dma_lo = cpu_to_le32(LS_64BITS(map));
2285 oal_entry->dma_hi = cpu_to_le32(MS_64BITS(map));
2286 oal_entry->len = cpu_to_le32(frag->size);
2287 pci_unmap_addr_set(&tx_cb->map[seg], mapaddr, map);
2288 pci_unmap_len_set(&tx_cb->map[seg], maplen,
2291 /* Terminate the last segment. */
2293 cpu_to_le32(le32_to_cpu(oal_entry->len) | OAL_LAST_ENTRY);
2296 return NETDEV_TX_OK;
2299 /* A PCI mapping failed and now we will need to back out
2300 * We need to traverse through the oal's and associated pages which
2301 * have been mapped and now we must unmap them to clean up properly
2305 oal_entry = (struct oal_entry *)&mac_iocb_ptr->buf_addr0_low;
2307 for (i=0; i<completed_segs; i++,seg++) {
2310 if((seg == 2 && seg_cnt > 3) || /* Check for continuation */
2311 (seg == 7 && seg_cnt > 8) || /* requirements. It's strange */
2312 (seg == 12 && seg_cnt > 13) || /* but necessary. */
2313 (seg == 17 && seg_cnt > 18)) {
2314 pci_unmap_single(qdev->pdev,
2315 pci_unmap_addr(&tx_cb->map[seg], mapaddr),
2316 pci_unmap_len(&tx_cb->map[seg], maplen),
2322 pci_unmap_page(qdev->pdev,
2323 pci_unmap_addr(&tx_cb->map[seg], mapaddr),
2324 pci_unmap_len(&tx_cb->map[seg], maplen),
2328 pci_unmap_single(qdev->pdev,
2329 pci_unmap_addr(&tx_cb->map[0], mapaddr),
2330 pci_unmap_addr(&tx_cb->map[0], maplen),
2333 return NETDEV_TX_BUSY;
2338 * The difference between 3022 and 3032 sends:
2339 * 3022 only supports a simple single segment transmission.
2340 * 3032 supports checksumming and scatter/gather lists (fragments).
2341 * The 3032 supports sglists by using the 3 addr/len pairs (ALP)
2342 * in the IOCB plus a chain of outbound address lists (OAL) that
2343 * each contain 5 ALPs. The last ALP of the IOCB (3rd) or OAL (5th)
2344 * will used to point to an OAL when more ALP entries are required.
2345 * The IOCB is always the top of the chain followed by one or more
2346 * OALs (when necessary).
2348 static int ql3xxx_send(struct sk_buff *skb, struct net_device *ndev)
2350 struct ql3_adapter *qdev = (struct ql3_adapter *)netdev_priv(ndev);
2351 struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
2352 struct ql_tx_buf_cb *tx_cb;
2353 u32 tot_len = skb->len;
2354 struct ob_mac_iocb_req *mac_iocb_ptr;
2356 if (unlikely(atomic_read(&qdev->tx_count) < 2)) {
2357 return NETDEV_TX_BUSY;
2360 tx_cb = &qdev->tx_buf[qdev->req_producer_index] ;
2361 if((tx_cb->seg_count = ql_get_seg_count(qdev,
2362 (skb_shinfo(skb)->nr_frags))) == -1) {
2363 printk(KERN_ERR PFX"%s: invalid segment count!\n",__func__);
2364 return NETDEV_TX_OK;
2367 mac_iocb_ptr = tx_cb->queue_entry;
2368 memset((void *)mac_iocb_ptr, 0, sizeof(struct ob_mac_iocb_req));
2369 mac_iocb_ptr->opcode = qdev->mac_ob_opcode;
2370 mac_iocb_ptr->flags = OB_MAC_IOCB_REQ_X;
2371 mac_iocb_ptr->flags |= qdev->mb_bit_mask;
2372 mac_iocb_ptr->transaction_id = qdev->req_producer_index;
2373 mac_iocb_ptr->data_len = cpu_to_le16((u16) tot_len);
2375 if (qdev->device_id == QL3032_DEVICE_ID &&
2376 skb->ip_summed == CHECKSUM_PARTIAL)
2377 ql_hw_csum_setup(skb, mac_iocb_ptr);
2379 if(ql_send_map(qdev,mac_iocb_ptr,tx_cb,skb) != NETDEV_TX_OK) {
2380 printk(KERN_ERR PFX"%s: Could not map the segments!\n",__func__);
2381 return NETDEV_TX_BUSY;
2385 qdev->req_producer_index++;
2386 if (qdev->req_producer_index == NUM_REQ_Q_ENTRIES)
2387 qdev->req_producer_index = 0;
2389 ql_write_common_reg_l(qdev,
2390 &port_regs->CommonRegs.reqQProducerIndex,
2391 qdev->req_producer_index);
2393 ndev->trans_start = jiffies;
2394 if (netif_msg_tx_queued(qdev))
2395 printk(KERN_DEBUG PFX "%s: tx queued, slot %d, len %d\n",
2396 ndev->name, qdev->req_producer_index, skb->len);
2398 atomic_dec(&qdev->tx_count);
2399 return NETDEV_TX_OK;
2402 static int ql_alloc_net_req_rsp_queues(struct ql3_adapter *qdev)
2405 (u32) (NUM_REQ_Q_ENTRIES * sizeof(struct ob_mac_iocb_req));
2407 qdev->req_q_virt_addr =
2408 pci_alloc_consistent(qdev->pdev,
2409 (size_t) qdev->req_q_size,
2410 &qdev->req_q_phy_addr);
2412 if ((qdev->req_q_virt_addr == NULL) ||
2413 LS_64BITS(qdev->req_q_phy_addr) & (qdev->req_q_size - 1)) {
2414 printk(KERN_ERR PFX "%s: reqQ failed.\n",
2419 qdev->rsp_q_size = NUM_RSP_Q_ENTRIES * sizeof(struct net_rsp_iocb);
2421 qdev->rsp_q_virt_addr =
2422 pci_alloc_consistent(qdev->pdev,
2423 (size_t) qdev->rsp_q_size,
2424 &qdev->rsp_q_phy_addr);
2426 if ((qdev->rsp_q_virt_addr == NULL) ||
2427 LS_64BITS(qdev->rsp_q_phy_addr) & (qdev->rsp_q_size - 1)) {
2429 "%s: rspQ allocation failed\n",
2431 pci_free_consistent(qdev->pdev, (size_t) qdev->req_q_size,
2432 qdev->req_q_virt_addr,
2433 qdev->req_q_phy_addr);
2437 set_bit(QL_ALLOC_REQ_RSP_Q_DONE,&qdev->flags);
2442 static void ql_free_net_req_rsp_queues(struct ql3_adapter *qdev)
2444 if (!test_bit(QL_ALLOC_REQ_RSP_Q_DONE,&qdev->flags)) {
2445 printk(KERN_INFO PFX
2446 "%s: Already done.\n", qdev->ndev->name);
2450 pci_free_consistent(qdev->pdev,
2452 qdev->req_q_virt_addr, qdev->req_q_phy_addr);
2454 qdev->req_q_virt_addr = NULL;
2456 pci_free_consistent(qdev->pdev,
2458 qdev->rsp_q_virt_addr, qdev->rsp_q_phy_addr);
2460 qdev->rsp_q_virt_addr = NULL;
2462 clear_bit(QL_ALLOC_REQ_RSP_Q_DONE,&qdev->flags);
2465 static int ql_alloc_buffer_queues(struct ql3_adapter *qdev)
2467 /* Create Large Buffer Queue */
2468 qdev->lrg_buf_q_size =
2469 qdev->num_lbufq_entries * sizeof(struct lrg_buf_q_entry);
2470 if (qdev->lrg_buf_q_size < PAGE_SIZE)
2471 qdev->lrg_buf_q_alloc_size = PAGE_SIZE;
2473 qdev->lrg_buf_q_alloc_size = qdev->lrg_buf_q_size * 2;
2475 qdev->lrg_buf = kmalloc(qdev->num_large_buffers * sizeof(struct ql_rcv_buf_cb),GFP_KERNEL);
2476 if (qdev->lrg_buf == NULL) {
2478 "%s: qdev->lrg_buf alloc failed.\n", qdev->ndev->name);
2482 qdev->lrg_buf_q_alloc_virt_addr =
2483 pci_alloc_consistent(qdev->pdev,
2484 qdev->lrg_buf_q_alloc_size,
2485 &qdev->lrg_buf_q_alloc_phy_addr);
2487 if (qdev->lrg_buf_q_alloc_virt_addr == NULL) {
2489 "%s: lBufQ failed\n", qdev->ndev->name);
2492 qdev->lrg_buf_q_virt_addr = qdev->lrg_buf_q_alloc_virt_addr;
2493 qdev->lrg_buf_q_phy_addr = qdev->lrg_buf_q_alloc_phy_addr;
2495 /* Create Small Buffer Queue */
2496 qdev->small_buf_q_size =
2497 NUM_SBUFQ_ENTRIES * sizeof(struct lrg_buf_q_entry);
2498 if (qdev->small_buf_q_size < PAGE_SIZE)
2499 qdev->small_buf_q_alloc_size = PAGE_SIZE;
2501 qdev->small_buf_q_alloc_size = qdev->small_buf_q_size * 2;
2503 qdev->small_buf_q_alloc_virt_addr =
2504 pci_alloc_consistent(qdev->pdev,
2505 qdev->small_buf_q_alloc_size,
2506 &qdev->small_buf_q_alloc_phy_addr);
2508 if (qdev->small_buf_q_alloc_virt_addr == NULL) {
2510 "%s: Small Buffer Queue allocation failed.\n",
2512 pci_free_consistent(qdev->pdev, qdev->lrg_buf_q_alloc_size,
2513 qdev->lrg_buf_q_alloc_virt_addr,
2514 qdev->lrg_buf_q_alloc_phy_addr);
2518 qdev->small_buf_q_virt_addr = qdev->small_buf_q_alloc_virt_addr;
2519 qdev->small_buf_q_phy_addr = qdev->small_buf_q_alloc_phy_addr;
2520 set_bit(QL_ALLOC_BUFQS_DONE,&qdev->flags);
2524 static void ql_free_buffer_queues(struct ql3_adapter *qdev)
2526 if (!test_bit(QL_ALLOC_BUFQS_DONE,&qdev->flags)) {
2527 printk(KERN_INFO PFX
2528 "%s: Already done.\n", qdev->ndev->name);
2531 if(qdev->lrg_buf) kfree(qdev->lrg_buf);
2532 pci_free_consistent(qdev->pdev,
2533 qdev->lrg_buf_q_alloc_size,
2534 qdev->lrg_buf_q_alloc_virt_addr,
2535 qdev->lrg_buf_q_alloc_phy_addr);
2537 qdev->lrg_buf_q_virt_addr = NULL;
2539 pci_free_consistent(qdev->pdev,
2540 qdev->small_buf_q_alloc_size,
2541 qdev->small_buf_q_alloc_virt_addr,
2542 qdev->small_buf_q_alloc_phy_addr);
2544 qdev->small_buf_q_virt_addr = NULL;
2546 clear_bit(QL_ALLOC_BUFQS_DONE,&qdev->flags);
2549 static int ql_alloc_small_buffers(struct ql3_adapter *qdev)
2552 struct bufq_addr_element *small_buf_q_entry;
2554 /* Currently we allocate on one of memory and use it for smallbuffers */
2555 qdev->small_buf_total_size =
2556 (QL_ADDR_ELE_PER_BUFQ_ENTRY * NUM_SBUFQ_ENTRIES *
2557 QL_SMALL_BUFFER_SIZE);
2559 qdev->small_buf_virt_addr =
2560 pci_alloc_consistent(qdev->pdev,
2561 qdev->small_buf_total_size,
2562 &qdev->small_buf_phy_addr);
2564 if (qdev->small_buf_virt_addr == NULL) {
2566 "%s: Failed to get small buffer memory.\n",
2571 qdev->small_buf_phy_addr_low = LS_64BITS(qdev->small_buf_phy_addr);
2572 qdev->small_buf_phy_addr_high = MS_64BITS(qdev->small_buf_phy_addr);
2574 small_buf_q_entry = qdev->small_buf_q_virt_addr;
2576 /* Initialize the small buffer queue. */
2577 for (i = 0; i < (QL_ADDR_ELE_PER_BUFQ_ENTRY * NUM_SBUFQ_ENTRIES); i++) {
2578 small_buf_q_entry->addr_high =
2579 cpu_to_le32(qdev->small_buf_phy_addr_high);
2580 small_buf_q_entry->addr_low =
2581 cpu_to_le32(qdev->small_buf_phy_addr_low +
2582 (i * QL_SMALL_BUFFER_SIZE));
2583 small_buf_q_entry++;
2585 qdev->small_buf_index = 0;
2586 set_bit(QL_ALLOC_SMALL_BUF_DONE,&qdev->flags);
2590 static void ql_free_small_buffers(struct ql3_adapter *qdev)
2592 if (!test_bit(QL_ALLOC_SMALL_BUF_DONE,&qdev->flags)) {
2593 printk(KERN_INFO PFX
2594 "%s: Already done.\n", qdev->ndev->name);
2597 if (qdev->small_buf_virt_addr != NULL) {
2598 pci_free_consistent(qdev->pdev,
2599 qdev->small_buf_total_size,
2600 qdev->small_buf_virt_addr,
2601 qdev->small_buf_phy_addr);
2603 qdev->small_buf_virt_addr = NULL;
2607 static void ql_free_large_buffers(struct ql3_adapter *qdev)
2610 struct ql_rcv_buf_cb *lrg_buf_cb;
2612 for (i = 0; i < qdev->num_large_buffers; i++) {
2613 lrg_buf_cb = &qdev->lrg_buf[i];
2614 if (lrg_buf_cb->skb) {
2615 dev_kfree_skb(lrg_buf_cb->skb);
2616 pci_unmap_single(qdev->pdev,
2617 pci_unmap_addr(lrg_buf_cb, mapaddr),
2618 pci_unmap_len(lrg_buf_cb, maplen),
2619 PCI_DMA_FROMDEVICE);
2620 memset(lrg_buf_cb, 0, sizeof(struct ql_rcv_buf_cb));
2627 static void ql_init_large_buffers(struct ql3_adapter *qdev)
2630 struct ql_rcv_buf_cb *lrg_buf_cb;
2631 struct bufq_addr_element *buf_addr_ele = qdev->lrg_buf_q_virt_addr;
2633 for (i = 0; i < qdev->num_large_buffers; i++) {
2634 lrg_buf_cb = &qdev->lrg_buf[i];
2635 buf_addr_ele->addr_high = lrg_buf_cb->buf_phy_addr_high;
2636 buf_addr_ele->addr_low = lrg_buf_cb->buf_phy_addr_low;
2639 qdev->lrg_buf_index = 0;
2640 qdev->lrg_buf_skb_check = 0;
2643 static int ql_alloc_large_buffers(struct ql3_adapter *qdev)
2646 struct ql_rcv_buf_cb *lrg_buf_cb;
2647 struct sk_buff *skb;
2651 for (i = 0; i < qdev->num_large_buffers; i++) {
2652 skb = netdev_alloc_skb(qdev->ndev,
2653 qdev->lrg_buffer_len);
2654 if (unlikely(!skb)) {
2655 /* Better luck next round */
2657 "%s: large buff alloc failed, "
2658 "for %d bytes at index %d.\n",
2660 qdev->lrg_buffer_len * 2, i);
2661 ql_free_large_buffers(qdev);
2665 lrg_buf_cb = &qdev->lrg_buf[i];
2666 memset(lrg_buf_cb, 0, sizeof(struct ql_rcv_buf_cb));
2667 lrg_buf_cb->index = i;
2668 lrg_buf_cb->skb = skb;
2670 * We save some space to copy the ethhdr from first
2673 skb_reserve(skb, QL_HEADER_SPACE);
2674 map = pci_map_single(qdev->pdev,
2676 qdev->lrg_buffer_len -
2678 PCI_DMA_FROMDEVICE);
2680 err = pci_dma_mapping_error(map);
2682 printk(KERN_ERR "%s: PCI mapping failed with error: %d\n",
2683 qdev->ndev->name, err);
2684 ql_free_large_buffers(qdev);
2688 pci_unmap_addr_set(lrg_buf_cb, mapaddr, map);
2689 pci_unmap_len_set(lrg_buf_cb, maplen,
2690 qdev->lrg_buffer_len -
2692 lrg_buf_cb->buf_phy_addr_low =
2693 cpu_to_le32(LS_64BITS(map));
2694 lrg_buf_cb->buf_phy_addr_high =
2695 cpu_to_le32(MS_64BITS(map));
2701 static void ql_free_send_free_list(struct ql3_adapter *qdev)
2703 struct ql_tx_buf_cb *tx_cb;
2706 tx_cb = &qdev->tx_buf[0];
2707 for (i = 0; i < NUM_REQ_Q_ENTRIES; i++) {
2716 static int ql_create_send_free_list(struct ql3_adapter *qdev)
2718 struct ql_tx_buf_cb *tx_cb;
2720 struct ob_mac_iocb_req *req_q_curr =
2721 qdev->req_q_virt_addr;
2723 /* Create free list of transmit buffers */
2724 for (i = 0; i < NUM_REQ_Q_ENTRIES; i++) {
2726 tx_cb = &qdev->tx_buf[i];
2728 tx_cb->queue_entry = req_q_curr;
2730 tx_cb->oal = kmalloc(512, GFP_KERNEL);
2731 if (tx_cb->oal == NULL)
2737 static int ql_alloc_mem_resources(struct ql3_adapter *qdev)
2739 if (qdev->ndev->mtu == NORMAL_MTU_SIZE) {
2740 qdev->num_lbufq_entries = NUM_LBUFQ_ENTRIES;
2741 qdev->lrg_buffer_len = NORMAL_MTU_SIZE;
2743 else if (qdev->ndev->mtu == JUMBO_MTU_SIZE) {
2745 * Bigger buffers, so less of them.
2747 qdev->num_lbufq_entries = JUMBO_NUM_LBUFQ_ENTRIES;
2748 qdev->lrg_buffer_len = JUMBO_MTU_SIZE;
2751 "%s: Invalid mtu size. Only 1500 and 9000 are accepted.\n",
2755 qdev->num_large_buffers = qdev->num_lbufq_entries * QL_ADDR_ELE_PER_BUFQ_ENTRY;
2756 qdev->lrg_buffer_len += VLAN_ETH_HLEN + VLAN_ID_LEN + QL_HEADER_SPACE;
2757 qdev->max_frame_size =
2758 (qdev->lrg_buffer_len - QL_HEADER_SPACE) + ETHERNET_CRC_SIZE;
2761 * First allocate a page of shared memory and use it for shadow
2762 * locations of Network Request Queue Consumer Address Register and
2763 * Network Completion Queue Producer Index Register
2765 qdev->shadow_reg_virt_addr =
2766 pci_alloc_consistent(qdev->pdev,
2767 PAGE_SIZE, &qdev->shadow_reg_phy_addr);
2769 if (qdev->shadow_reg_virt_addr != NULL) {
2770 qdev->preq_consumer_index = (u16 *) qdev->shadow_reg_virt_addr;
2771 qdev->req_consumer_index_phy_addr_high =
2772 MS_64BITS(qdev->shadow_reg_phy_addr);
2773 qdev->req_consumer_index_phy_addr_low =
2774 LS_64BITS(qdev->shadow_reg_phy_addr);
2776 qdev->prsp_producer_index =
2777 (u32 *) (((u8 *) qdev->preq_consumer_index) + 8);
2778 qdev->rsp_producer_index_phy_addr_high =
2779 qdev->req_consumer_index_phy_addr_high;
2780 qdev->rsp_producer_index_phy_addr_low =
2781 qdev->req_consumer_index_phy_addr_low + 8;
2784 "%s: shadowReg Alloc failed.\n", qdev->ndev->name);
2788 if (ql_alloc_net_req_rsp_queues(qdev) != 0) {
2790 "%s: ql_alloc_net_req_rsp_queues failed.\n",
2795 if (ql_alloc_buffer_queues(qdev) != 0) {
2797 "%s: ql_alloc_buffer_queues failed.\n",
2799 goto err_buffer_queues;
2802 if (ql_alloc_small_buffers(qdev) != 0) {
2804 "%s: ql_alloc_small_buffers failed\n", qdev->ndev->name);
2805 goto err_small_buffers;
2808 if (ql_alloc_large_buffers(qdev) != 0) {
2810 "%s: ql_alloc_large_buffers failed\n", qdev->ndev->name);
2811 goto err_small_buffers;
2814 /* Initialize the large buffer queue. */
2815 ql_init_large_buffers(qdev);
2816 if (ql_create_send_free_list(qdev))
2819 qdev->rsp_current = qdev->rsp_q_virt_addr;
2823 ql_free_send_free_list(qdev);
2825 ql_free_buffer_queues(qdev);
2827 ql_free_net_req_rsp_queues(qdev);
2829 pci_free_consistent(qdev->pdev,
2831 qdev->shadow_reg_virt_addr,
2832 qdev->shadow_reg_phy_addr);
2837 static void ql_free_mem_resources(struct ql3_adapter *qdev)
2839 ql_free_send_free_list(qdev);
2840 ql_free_large_buffers(qdev);
2841 ql_free_small_buffers(qdev);
2842 ql_free_buffer_queues(qdev);
2843 ql_free_net_req_rsp_queues(qdev);
2844 if (qdev->shadow_reg_virt_addr != NULL) {
2845 pci_free_consistent(qdev->pdev,
2847 qdev->shadow_reg_virt_addr,
2848 qdev->shadow_reg_phy_addr);
2849 qdev->shadow_reg_virt_addr = NULL;
2853 static int ql_init_misc_registers(struct ql3_adapter *qdev)
2855 struct ql3xxx_local_ram_registers __iomem *local_ram =
2856 (void __iomem *)qdev->mem_map_registers;
2858 if(ql_sem_spinlock(qdev, QL_DDR_RAM_SEM_MASK,
2859 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
2863 ql_write_page2_reg(qdev,
2864 &local_ram->bufletSize, qdev->nvram_data.bufletSize);
2866 ql_write_page2_reg(qdev,
2867 &local_ram->maxBufletCount,
2868 qdev->nvram_data.bufletCount);
2870 ql_write_page2_reg(qdev,
2871 &local_ram->freeBufletThresholdLow,
2872 (qdev->nvram_data.tcpWindowThreshold25 << 16) |
2873 (qdev->nvram_data.tcpWindowThreshold0));
2875 ql_write_page2_reg(qdev,
2876 &local_ram->freeBufletThresholdHigh,
2877 qdev->nvram_data.tcpWindowThreshold50);
2879 ql_write_page2_reg(qdev,
2880 &local_ram->ipHashTableBase,
2881 (qdev->nvram_data.ipHashTableBaseHi << 16) |
2882 qdev->nvram_data.ipHashTableBaseLo);
2883 ql_write_page2_reg(qdev,
2884 &local_ram->ipHashTableCount,
2885 qdev->nvram_data.ipHashTableSize);
2886 ql_write_page2_reg(qdev,
2887 &local_ram->tcpHashTableBase,
2888 (qdev->nvram_data.tcpHashTableBaseHi << 16) |
2889 qdev->nvram_data.tcpHashTableBaseLo);
2890 ql_write_page2_reg(qdev,
2891 &local_ram->tcpHashTableCount,
2892 qdev->nvram_data.tcpHashTableSize);
2893 ql_write_page2_reg(qdev,
2894 &local_ram->ncbBase,
2895 (qdev->nvram_data.ncbTableBaseHi << 16) |
2896 qdev->nvram_data.ncbTableBaseLo);
2897 ql_write_page2_reg(qdev,
2898 &local_ram->maxNcbCount,
2899 qdev->nvram_data.ncbTableSize);
2900 ql_write_page2_reg(qdev,
2901 &local_ram->drbBase,
2902 (qdev->nvram_data.drbTableBaseHi << 16) |
2903 qdev->nvram_data.drbTableBaseLo);
2904 ql_write_page2_reg(qdev,
2905 &local_ram->maxDrbCount,
2906 qdev->nvram_data.drbTableSize);
2907 ql_sem_unlock(qdev, QL_DDR_RAM_SEM_MASK);
2911 static int ql_adapter_initialize(struct ql3_adapter *qdev)
2914 struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
2915 struct ql3xxx_host_memory_registers __iomem *hmem_regs =
2916 (void __iomem *)port_regs;
2920 if(ql_mii_setup(qdev))
2923 /* Bring out PHY out of reset */
2924 ql_write_common_reg(qdev, &port_regs->CommonRegs.serialPortInterfaceReg,
2925 (ISP_SERIAL_PORT_IF_WE |
2926 (ISP_SERIAL_PORT_IF_WE << 16)));
2928 qdev->port_link_state = LS_DOWN;
2929 netif_carrier_off(qdev->ndev);
2931 /* V2 chip fix for ARS-39168. */
2932 ql_write_common_reg(qdev, &port_regs->CommonRegs.serialPortInterfaceReg,
2933 (ISP_SERIAL_PORT_IF_SDE |
2934 (ISP_SERIAL_PORT_IF_SDE << 16)));
2936 /* Request Queue Registers */
2937 *((u32 *) (qdev->preq_consumer_index)) = 0;
2938 atomic_set(&qdev->tx_count,NUM_REQ_Q_ENTRIES);
2939 qdev->req_producer_index = 0;
2941 ql_write_page1_reg(qdev,
2942 &hmem_regs->reqConsumerIndexAddrHigh,
2943 qdev->req_consumer_index_phy_addr_high);
2944 ql_write_page1_reg(qdev,
2945 &hmem_regs->reqConsumerIndexAddrLow,
2946 qdev->req_consumer_index_phy_addr_low);
2948 ql_write_page1_reg(qdev,
2949 &hmem_regs->reqBaseAddrHigh,
2950 MS_64BITS(qdev->req_q_phy_addr));
2951 ql_write_page1_reg(qdev,
2952 &hmem_regs->reqBaseAddrLow,
2953 LS_64BITS(qdev->req_q_phy_addr));
2954 ql_write_page1_reg(qdev, &hmem_regs->reqLength, NUM_REQ_Q_ENTRIES);
2956 /* Response Queue Registers */
2957 *((u16 *) (qdev->prsp_producer_index)) = 0;
2958 qdev->rsp_consumer_index = 0;
2959 qdev->rsp_current = qdev->rsp_q_virt_addr;
2961 ql_write_page1_reg(qdev,
2962 &hmem_regs->rspProducerIndexAddrHigh,
2963 qdev->rsp_producer_index_phy_addr_high);
2965 ql_write_page1_reg(qdev,
2966 &hmem_regs->rspProducerIndexAddrLow,
2967 qdev->rsp_producer_index_phy_addr_low);
2969 ql_write_page1_reg(qdev,
2970 &hmem_regs->rspBaseAddrHigh,
2971 MS_64BITS(qdev->rsp_q_phy_addr));
2973 ql_write_page1_reg(qdev,
2974 &hmem_regs->rspBaseAddrLow,
2975 LS_64BITS(qdev->rsp_q_phy_addr));
2977 ql_write_page1_reg(qdev, &hmem_regs->rspLength, NUM_RSP_Q_ENTRIES);
2979 /* Large Buffer Queue */
2980 ql_write_page1_reg(qdev,
2981 &hmem_regs->rxLargeQBaseAddrHigh,
2982 MS_64BITS(qdev->lrg_buf_q_phy_addr));
2984 ql_write_page1_reg(qdev,
2985 &hmem_regs->rxLargeQBaseAddrLow,
2986 LS_64BITS(qdev->lrg_buf_q_phy_addr));
2988 ql_write_page1_reg(qdev, &hmem_regs->rxLargeQLength, qdev->num_lbufq_entries);
2990 ql_write_page1_reg(qdev,
2991 &hmem_regs->rxLargeBufferLength,
2992 qdev->lrg_buffer_len);
2994 /* Small Buffer Queue */
2995 ql_write_page1_reg(qdev,
2996 &hmem_regs->rxSmallQBaseAddrHigh,
2997 MS_64BITS(qdev->small_buf_q_phy_addr));
2999 ql_write_page1_reg(qdev,
3000 &hmem_regs->rxSmallQBaseAddrLow,
3001 LS_64BITS(qdev->small_buf_q_phy_addr));
3003 ql_write_page1_reg(qdev, &hmem_regs->rxSmallQLength, NUM_SBUFQ_ENTRIES);
3004 ql_write_page1_reg(qdev,
3005 &hmem_regs->rxSmallBufferLength,
3006 QL_SMALL_BUFFER_SIZE);
3008 qdev->small_buf_q_producer_index = NUM_SBUFQ_ENTRIES - 1;
3009 qdev->small_buf_release_cnt = 8;
3010 qdev->lrg_buf_q_producer_index = qdev->num_lbufq_entries - 1;
3011 qdev->lrg_buf_release_cnt = 8;
3012 qdev->lrg_buf_next_free =
3013 (struct bufq_addr_element *)qdev->lrg_buf_q_virt_addr;
3014 qdev->small_buf_index = 0;
3015 qdev->lrg_buf_index = 0;
3016 qdev->lrg_buf_free_count = 0;
3017 qdev->lrg_buf_free_head = NULL;
3018 qdev->lrg_buf_free_tail = NULL;
3020 ql_write_common_reg(qdev,
3021 &port_regs->CommonRegs.
3022 rxSmallQProducerIndex,
3023 qdev->small_buf_q_producer_index);
3024 ql_write_common_reg(qdev,
3025 &port_regs->CommonRegs.
3026 rxLargeQProducerIndex,
3027 qdev->lrg_buf_q_producer_index);
3030 * Find out if the chip has already been initialized. If it has, then
3031 * we skip some of the initialization.
3033 clear_bit(QL_LINK_MASTER, &qdev->flags);
3034 value = ql_read_page0_reg(qdev, &port_regs->portStatus);
3035 if ((value & PORT_STATUS_IC) == 0) {
3037 /* Chip has not been configured yet, so let it rip. */
3038 if(ql_init_misc_registers(qdev)) {
3043 value = qdev->nvram_data.tcpMaxWindowSize;
3044 ql_write_page0_reg(qdev, &port_regs->tcpMaxWindow, value);
3046 value = (0xFFFF << 16) | qdev->nvram_data.extHwConfig;
3048 if(ql_sem_spinlock(qdev, QL_FLASH_SEM_MASK,
3049 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index)
3054 ql_write_page0_reg(qdev, &port_regs->ExternalHWConfig, value);
3055 ql_write_page0_reg(qdev, &port_regs->InternalChipConfig,
3056 (((INTERNAL_CHIP_SD | INTERNAL_CHIP_WE) <<
3057 16) | (INTERNAL_CHIP_SD |
3058 INTERNAL_CHIP_WE)));
3059 ql_sem_unlock(qdev, QL_FLASH_SEM_MASK);
3062 if (qdev->mac_index)
3063 ql_write_page0_reg(qdev,
3064 &port_regs->mac1MaxFrameLengthReg,
3065 qdev->max_frame_size);
3067 ql_write_page0_reg(qdev,
3068 &port_regs->mac0MaxFrameLengthReg,
3069 qdev->max_frame_size);
3071 if(ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
3072 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
3078 ql_init_scan_mode(qdev);
3079 ql_get_phy_owner(qdev);
3081 /* Load the MAC Configuration */
3083 /* Program lower 32 bits of the MAC address */
3084 ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
3085 (MAC_ADDR_INDIRECT_PTR_REG_RP_MASK << 16));
3086 ql_write_page0_reg(qdev, &port_regs->macAddrDataReg,
3087 ((qdev->ndev->dev_addr[2] << 24)
3088 | (qdev->ndev->dev_addr[3] << 16)
3089 | (qdev->ndev->dev_addr[4] << 8)
3090 | qdev->ndev->dev_addr[5]));
3092 /* Program top 16 bits of the MAC address */
3093 ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
3094 ((MAC_ADDR_INDIRECT_PTR_REG_RP_MASK << 16) | 1));
3095 ql_write_page0_reg(qdev, &port_regs->macAddrDataReg,
3096 ((qdev->ndev->dev_addr[0] << 8)
3097 | qdev->ndev->dev_addr[1]));
3099 /* Enable Primary MAC */
3100 ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
3101 ((MAC_ADDR_INDIRECT_PTR_REG_PE << 16) |
3102 MAC_ADDR_INDIRECT_PTR_REG_PE));
3104 /* Clear Primary and Secondary IP addresses */
3105 ql_write_page0_reg(qdev, &port_regs->ipAddrIndexReg,
3106 ((IP_ADDR_INDEX_REG_MASK << 16) |
3107 (qdev->mac_index << 2)));
3108 ql_write_page0_reg(qdev, &port_regs->ipAddrDataReg, 0);
3110 ql_write_page0_reg(qdev, &port_regs->ipAddrIndexReg,
3111 ((IP_ADDR_INDEX_REG_MASK << 16) |
3112 ((qdev->mac_index << 2) + 1)));
3113 ql_write_page0_reg(qdev, &port_regs->ipAddrDataReg, 0);
3115 ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
3117 /* Indicate Configuration Complete */
3118 ql_write_page0_reg(qdev,
3119 &port_regs->portControl,
3120 ((PORT_CONTROL_CC << 16) | PORT_CONTROL_CC));
3123 value = ql_read_page0_reg(qdev, &port_regs->portStatus);
3124 if (value & PORT_STATUS_IC)
3131 "%s: Hw Initialization timeout.\n", qdev->ndev->name);
3136 /* Enable Ethernet Function */
3137 if (qdev->device_id == QL3032_DEVICE_ID) {
3139 (QL3032_PORT_CONTROL_EF | QL3032_PORT_CONTROL_KIE |
3140 QL3032_PORT_CONTROL_EIv6 | QL3032_PORT_CONTROL_EIv4 |
3141 QL3032_PORT_CONTROL_ET);
3142 ql_write_page0_reg(qdev, &port_regs->functionControl,
3143 ((value << 16) | value));
3146 (PORT_CONTROL_EF | PORT_CONTROL_ET | PORT_CONTROL_EI |
3148 ql_write_page0_reg(qdev, &port_regs->portControl,
3149 ((value << 16) | value));
3158 * Caller holds hw_lock.
3160 static int ql_adapter_reset(struct ql3_adapter *qdev)
3162 struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
3167 set_bit(QL_RESET_ACTIVE, &qdev->flags);
3168 clear_bit(QL_RESET_DONE, &qdev->flags);
3171 * Issue soft reset to chip.
3173 printk(KERN_DEBUG PFX
3174 "%s: Issue soft reset to chip.\n",
3176 ql_write_common_reg(qdev,
3177 &port_regs->CommonRegs.ispControlStatus,
3178 ((ISP_CONTROL_SR << 16) | ISP_CONTROL_SR));
3180 /* Wait 3 seconds for reset to complete. */
3181 printk(KERN_DEBUG PFX
3182 "%s: Wait 10 milliseconds for reset to complete.\n",
3185 /* Wait until the firmware tells us the Soft Reset is done */
3189 ql_read_common_reg(qdev,
3190 &port_regs->CommonRegs.ispControlStatus);
3191 if ((value & ISP_CONTROL_SR) == 0)
3195 } while ((--max_wait_time));
3198 * Also, make sure that the Network Reset Interrupt bit has been
3199 * cleared after the soft reset has taken place.
3202 ql_read_common_reg(qdev, &port_regs->CommonRegs.ispControlStatus);
3203 if (value & ISP_CONTROL_RI) {
3204 printk(KERN_DEBUG PFX
3205 "ql_adapter_reset: clearing RI after reset.\n");
3206 ql_write_common_reg(qdev,
3207 &port_regs->CommonRegs.
3209 ((ISP_CONTROL_RI << 16) | ISP_CONTROL_RI));
3212 if (max_wait_time == 0) {
3213 /* Issue Force Soft Reset */
3214 ql_write_common_reg(qdev,
3215 &port_regs->CommonRegs.
3217 ((ISP_CONTROL_FSR << 16) |
3220 * Wait until the firmware tells us the Force Soft Reset is
3226 ql_read_common_reg(qdev,
3227 &port_regs->CommonRegs.
3229 if ((value & ISP_CONTROL_FSR) == 0) {
3233 } while ((--max_wait_time));
3235 if (max_wait_time == 0)
3238 clear_bit(QL_RESET_ACTIVE, &qdev->flags);
3239 set_bit(QL_RESET_DONE, &qdev->flags);
3243 static void ql_set_mac_info(struct ql3_adapter *qdev)
3245 struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
3246 u32 value, port_status;
3249 /* Get the function number */
3251 ql_read_common_reg_l(qdev, &port_regs->CommonRegs.ispControlStatus);
3252 func_number = (u8) ((value >> 4) & OPCODE_FUNC_ID_MASK);
3253 port_status = ql_read_page0_reg(qdev, &port_regs->portStatus);
3254 switch (value & ISP_CONTROL_FN_MASK) {
3255 case ISP_CONTROL_FN0_NET:
3256 qdev->mac_index = 0;
3257 qdev->mac_ob_opcode = OUTBOUND_MAC_IOCB | func_number;
3258 qdev->tcp_ob_opcode = OUTBOUND_TCP_IOCB | func_number;
3259 qdev->update_ob_opcode = UPDATE_NCB_IOCB | func_number;
3260 qdev->mb_bit_mask = FN0_MA_BITS_MASK;
3261 qdev->PHYAddr = PORT0_PHY_ADDRESS;
3262 if (port_status & PORT_STATUS_SM0)
3263 set_bit(QL_LINK_OPTICAL,&qdev->flags);
3265 clear_bit(QL_LINK_OPTICAL,&qdev->flags);
3268 case ISP_CONTROL_FN1_NET:
3269 qdev->mac_index = 1;
3270 qdev->mac_ob_opcode = OUTBOUND_MAC_IOCB | func_number;
3271 qdev->tcp_ob_opcode = OUTBOUND_TCP_IOCB | func_number;
3272 qdev->update_ob_opcode = UPDATE_NCB_IOCB | func_number;
3273 qdev->mb_bit_mask = FN1_MA_BITS_MASK;
3274 qdev->PHYAddr = PORT1_PHY_ADDRESS;
3275 if (port_status & PORT_STATUS_SM1)
3276 set_bit(QL_LINK_OPTICAL,&qdev->flags);
3278 clear_bit(QL_LINK_OPTICAL,&qdev->flags);
3281 case ISP_CONTROL_FN0_SCSI:
3282 case ISP_CONTROL_FN1_SCSI:
3284 printk(KERN_DEBUG PFX
3285 "%s: Invalid function number, ispControlStatus = 0x%x\n",
3286 qdev->ndev->name,value);
3289 qdev->numPorts = qdev->nvram_data.numPorts;
3292 static void ql_display_dev_info(struct net_device *ndev)
3294 struct ql3_adapter *qdev = (struct ql3_adapter *)netdev_priv(ndev);
3295 struct pci_dev *pdev = qdev->pdev;
3297 printk(KERN_INFO PFX
3298 "\n%s Adapter %d RevisionID %d found %s on PCI slot %d.\n",
3299 DRV_NAME, qdev->index, qdev->chip_rev_id,
3300 (qdev->device_id == QL3032_DEVICE_ID) ? "QLA3032" : "QLA3022",
3302 printk(KERN_INFO PFX
3304 test_bit(QL_LINK_OPTICAL,&qdev->flags) ? "OPTICAL" : "COPPER");
3307 * Print PCI bus width/type.
3309 printk(KERN_INFO PFX
3310 "Bus interface is %s %s.\n",
3311 ((qdev->pci_width == 64) ? "64-bit" : "32-bit"),
3312 ((qdev->pci_x) ? "PCI-X" : "PCI"));
3314 printk(KERN_INFO PFX
3315 "mem IO base address adjusted = 0x%p\n",
3316 qdev->mem_map_registers);
3317 printk(KERN_INFO PFX "Interrupt number = %d\n", pdev->irq);
3319 if (netif_msg_probe(qdev))
3320 printk(KERN_INFO PFX
3321 "%s: MAC address %02x:%02x:%02x:%02x:%02x:%02x\n",
3322 ndev->name, ndev->dev_addr[0], ndev->dev_addr[1],
3323 ndev->dev_addr[2], ndev->dev_addr[3], ndev->dev_addr[4],
3327 static int ql_adapter_down(struct ql3_adapter *qdev, int do_reset)
3329 struct net_device *ndev = qdev->ndev;
3332 netif_stop_queue(ndev);
3333 netif_carrier_off(ndev);
3335 clear_bit(QL_ADAPTER_UP,&qdev->flags);
3336 clear_bit(QL_LINK_MASTER,&qdev->flags);
3338 ql_disable_interrupts(qdev);
3340 free_irq(qdev->pdev->irq, ndev);
3342 if (qdev->msi && test_bit(QL_MSI_ENABLED,&qdev->flags)) {
3343 printk(KERN_INFO PFX
3344 "%s: calling pci_disable_msi().\n", qdev->ndev->name);
3345 clear_bit(QL_MSI_ENABLED,&qdev->flags);
3346 pci_disable_msi(qdev->pdev);
3349 del_timer_sync(&qdev->adapter_timer);
3351 netif_poll_disable(ndev);
3355 unsigned long hw_flags;
3357 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
3358 if (ql_wait_for_drvr_lock(qdev)) {
3359 if ((soft_reset = ql_adapter_reset(qdev))) {
3361 "%s: ql_adapter_reset(%d) FAILED!\n",
3362 ndev->name, qdev->index);
3365 "%s: Releaseing driver lock via chip reset.\n",ndev->name);
3368 "%s: Could not acquire driver lock to do "
3369 "reset!\n", ndev->name);
3372 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
3374 ql_free_mem_resources(qdev);
3378 static int ql_adapter_up(struct ql3_adapter *qdev)
3380 struct net_device *ndev = qdev->ndev;
3382 unsigned long irq_flags = IRQF_SAMPLE_RANDOM | IRQF_SHARED;
3383 unsigned long hw_flags;
3385 if (ql_alloc_mem_resources(qdev)) {
3387 "%s Unable to allocate buffers.\n", ndev->name);
3392 if (pci_enable_msi(qdev->pdev)) {
3394 "%s: User requested MSI, but MSI failed to "
3395 "initialize. Continuing without MSI.\n",
3399 printk(KERN_INFO PFX "%s: MSI Enabled...\n", qdev->ndev->name);
3400 set_bit(QL_MSI_ENABLED,&qdev->flags);
3401 irq_flags &= ~IRQF_SHARED;
3405 if ((err = request_irq(qdev->pdev->irq,
3407 irq_flags, ndev->name, ndev))) {
3409 "%s: Failed to reserve interrupt %d already in use.\n",
3410 ndev->name, qdev->pdev->irq);
3414 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
3416 if ((err = ql_wait_for_drvr_lock(qdev))) {
3417 if ((err = ql_adapter_initialize(qdev))) {
3419 "%s: Unable to initialize adapter.\n",
3424 "%s: Releaseing driver lock.\n",ndev->name);
3425 ql_sem_unlock(qdev, QL_DRVR_SEM_MASK);
3428 "%s: Could not aquire driver lock.\n",
3433 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
3435 set_bit(QL_ADAPTER_UP,&qdev->flags);
3437 mod_timer(&qdev->adapter_timer, jiffies + HZ * 1);
3439 netif_poll_enable(ndev);
3440 ql_enable_interrupts(qdev);
3444 ql_sem_unlock(qdev, QL_DRVR_SEM_MASK);
3446 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
3447 free_irq(qdev->pdev->irq, ndev);
3449 if (qdev->msi && test_bit(QL_MSI_ENABLED,&qdev->flags)) {
3450 printk(KERN_INFO PFX
3451 "%s: calling pci_disable_msi().\n",
3453 clear_bit(QL_MSI_ENABLED,&qdev->flags);
3454 pci_disable_msi(qdev->pdev);
3459 static int ql_cycle_adapter(struct ql3_adapter *qdev, int reset)
3461 if( ql_adapter_down(qdev,reset) || ql_adapter_up(qdev)) {
3463 "%s: Driver up/down cycle failed, "
3464 "closing device\n",qdev->ndev->name);
3465 dev_close(qdev->ndev);
3471 static int ql3xxx_close(struct net_device *ndev)
3473 struct ql3_adapter *qdev = netdev_priv(ndev);
3476 * Wait for device to recover from a reset.
3477 * (Rarely happens, but possible.)
3479 while (!test_bit(QL_ADAPTER_UP,&qdev->flags))
3482 ql_adapter_down(qdev,QL_DO_RESET);
3486 static int ql3xxx_open(struct net_device *ndev)
3488 struct ql3_adapter *qdev = netdev_priv(ndev);
3489 return (ql_adapter_up(qdev));
3492 static struct net_device_stats *ql3xxx_get_stats(struct net_device *dev)
3494 struct ql3_adapter *qdev = (struct ql3_adapter *)dev->priv;
3495 return &qdev->stats;
3498 static void ql3xxx_set_multicast_list(struct net_device *ndev)
3501 * We are manually parsing the list in the net_device structure.
3506 static int ql3xxx_set_mac_address(struct net_device *ndev, void *p)
3508 struct ql3_adapter *qdev = (struct ql3_adapter *)netdev_priv(ndev);
3509 struct ql3xxx_port_registers __iomem *port_regs =
3510 qdev->mem_map_registers;
3511 struct sockaddr *addr = p;
3512 unsigned long hw_flags;
3514 if (netif_running(ndev))
3517 if (!is_valid_ether_addr(addr->sa_data))
3518 return -EADDRNOTAVAIL;
3520 memcpy(ndev->dev_addr, addr->sa_data, ndev->addr_len);
3522 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
3523 /* Program lower 32 bits of the MAC address */
3524 ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
3525 (MAC_ADDR_INDIRECT_PTR_REG_RP_MASK << 16));
3526 ql_write_page0_reg(qdev, &port_regs->macAddrDataReg,
3527 ((ndev->dev_addr[2] << 24) | (ndev->
3528 dev_addr[3] << 16) |
3529 (ndev->dev_addr[4] << 8) | ndev->dev_addr[5]));
3531 /* Program top 16 bits of the MAC address */
3532 ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
3533 ((MAC_ADDR_INDIRECT_PTR_REG_RP_MASK << 16) | 1));
3534 ql_write_page0_reg(qdev, &port_regs->macAddrDataReg,
3535 ((ndev->dev_addr[0] << 8) | ndev->dev_addr[1]));
3536 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
3541 static void ql3xxx_tx_timeout(struct net_device *ndev)
3543 struct ql3_adapter *qdev = (struct ql3_adapter *)netdev_priv(ndev);
3545 printk(KERN_ERR PFX "%s: Resetting...\n", ndev->name);
3547 * Stop the queues, we've got a problem.
3549 netif_stop_queue(ndev);
3552 * Wake up the worker to process this event.
3554 queue_delayed_work(qdev->workqueue, &qdev->tx_timeout_work, 0);
3557 static void ql_reset_work(struct work_struct *work)
3559 struct ql3_adapter *qdev =
3560 container_of(work, struct ql3_adapter, reset_work.work);
3561 struct net_device *ndev = qdev->ndev;
3563 struct ql_tx_buf_cb *tx_cb;
3564 int max_wait_time, i;
3565 struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
3566 unsigned long hw_flags;
3568 if (test_bit((QL_RESET_PER_SCSI | QL_RESET_START),&qdev->flags)) {
3569 clear_bit(QL_LINK_MASTER,&qdev->flags);
3572 * Loop through the active list and return the skb.
3574 for (i = 0; i < NUM_REQ_Q_ENTRIES; i++) {
3576 tx_cb = &qdev->tx_buf[i];
3578 printk(KERN_DEBUG PFX
3579 "%s: Freeing lost SKB.\n",
3581 pci_unmap_single(qdev->pdev,
3582 pci_unmap_addr(&tx_cb->map[0], mapaddr),
3583 pci_unmap_len(&tx_cb->map[0], maplen),
3585 for(j=1;j<tx_cb->seg_count;j++) {
3586 pci_unmap_page(qdev->pdev,
3587 pci_unmap_addr(&tx_cb->map[j],mapaddr),
3588 pci_unmap_len(&tx_cb->map[j],maplen),
3591 dev_kfree_skb(tx_cb->skb);
3597 "%s: Clearing NRI after reset.\n", qdev->ndev->name);
3598 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
3599 ql_write_common_reg(qdev,
3600 &port_regs->CommonRegs.
3602 ((ISP_CONTROL_RI << 16) | ISP_CONTROL_RI));
3604 * Wait the for Soft Reset to Complete.
3608 value = ql_read_common_reg(qdev,
3609 &port_regs->CommonRegs.
3612 if ((value & ISP_CONTROL_SR) == 0) {
3613 printk(KERN_DEBUG PFX
3614 "%s: reset completed.\n",
3619 if (value & ISP_CONTROL_RI) {
3620 printk(KERN_DEBUG PFX
3621 "%s: clearing NRI after reset.\n",
3623 ql_write_common_reg(qdev,
3628 16) | ISP_CONTROL_RI));
3632 } while (--max_wait_time);
3633 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
3635 if (value & ISP_CONTROL_SR) {
3638 * Set the reset flags and clear the board again.
3639 * Nothing else to do...
3642 "%s: Timed out waiting for reset to "
3643 "complete.\n", ndev->name);
3645 "%s: Do a reset.\n", ndev->name);
3646 clear_bit(QL_RESET_PER_SCSI,&qdev->flags);
3647 clear_bit(QL_RESET_START,&qdev->flags);
3648 ql_cycle_adapter(qdev,QL_DO_RESET);
3652 clear_bit(QL_RESET_ACTIVE,&qdev->flags);
3653 clear_bit(QL_RESET_PER_SCSI,&qdev->flags);
3654 clear_bit(QL_RESET_START,&qdev->flags);
3655 ql_cycle_adapter(qdev,QL_NO_RESET);
3659 static void ql_tx_timeout_work(struct work_struct *work)
3661 struct ql3_adapter *qdev =
3662 container_of(work, struct ql3_adapter, tx_timeout_work.work);
3664 ql_cycle_adapter(qdev, QL_DO_RESET);
3667 static void ql_get_board_info(struct ql3_adapter *qdev)
3669 struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
3672 value = ql_read_page0_reg_l(qdev, &port_regs->portStatus);
3674 qdev->chip_rev_id = ((value & PORT_STATUS_REV_ID_MASK) >> 12);
3675 if (value & PORT_STATUS_64)
3676 qdev->pci_width = 64;
3678 qdev->pci_width = 32;
3679 if (value & PORT_STATUS_X)
3683 qdev->pci_slot = (u8) PCI_SLOT(qdev->pdev->devfn);
3686 static void ql3xxx_timer(unsigned long ptr)
3688 struct ql3_adapter *qdev = (struct ql3_adapter *)ptr;
3690 if (test_bit(QL_RESET_ACTIVE,&qdev->flags)) {
3691 printk(KERN_DEBUG PFX
3692 "%s: Reset in progress.\n",
3697 ql_link_state_machine(qdev);
3699 /* Restart timer on 2 second interval. */
3701 mod_timer(&qdev->adapter_timer, jiffies + HZ * 1);
3704 static int __devinit ql3xxx_probe(struct pci_dev *pdev,
3705 const struct pci_device_id *pci_entry)
3707 struct net_device *ndev = NULL;
3708 struct ql3_adapter *qdev = NULL;
3709 static int cards_found = 0;
3710 int pci_using_dac, err;
3712 err = pci_enable_device(pdev);
3714 printk(KERN_ERR PFX "%s cannot enable PCI device\n",
3719 err = pci_request_regions(pdev, DRV_NAME);
3721 printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
3723 goto err_out_disable_pdev;
3726 pci_set_master(pdev);
3728 if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
3730 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
3731 } else if (!(err = pci_set_dma_mask(pdev, DMA_32BIT_MASK))) {
3733 err = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
3737 printk(KERN_ERR PFX "%s no usable DMA configuration\n",
3739 goto err_out_free_regions;
3742 ndev = alloc_etherdev(sizeof(struct ql3_adapter));
3744 printk(KERN_ERR PFX "%s could not alloc etherdev\n",
3747 goto err_out_free_regions;
3750 SET_MODULE_OWNER(ndev);
3751 SET_NETDEV_DEV(ndev, &pdev->dev);
3753 pci_set_drvdata(pdev, ndev);
3755 qdev = netdev_priv(ndev);
3756 qdev->index = cards_found;
3759 qdev->device_id = pci_entry->device;
3760 qdev->port_link_state = LS_DOWN;
3764 qdev->msg_enable = netif_msg_init(debug, default_msg);
3767 ndev->features |= NETIF_F_HIGHDMA;
3768 if (qdev->device_id == QL3032_DEVICE_ID)
3769 ndev->features |= (NETIF_F_HW_CSUM | NETIF_F_SG);
3771 qdev->mem_map_registers =
3772 ioremap_nocache(pci_resource_start(pdev, 1),
3773 pci_resource_len(qdev->pdev, 1));
3774 if (!qdev->mem_map_registers) {
3775 printk(KERN_ERR PFX "%s: cannot map device registers\n",
3778 goto err_out_free_ndev;
3781 spin_lock_init(&qdev->adapter_lock);
3782 spin_lock_init(&qdev->hw_lock);
3784 /* Set driver entry points */
3785 ndev->open = ql3xxx_open;
3786 ndev->hard_start_xmit = ql3xxx_send;
3787 ndev->stop = ql3xxx_close;
3788 ndev->get_stats = ql3xxx_get_stats;
3789 ndev->set_multicast_list = ql3xxx_set_multicast_list;
3790 SET_ETHTOOL_OPS(ndev, &ql3xxx_ethtool_ops);
3791 ndev->set_mac_address = ql3xxx_set_mac_address;
3792 ndev->tx_timeout = ql3xxx_tx_timeout;
3793 ndev->watchdog_timeo = 5 * HZ;
3795 ndev->poll = &ql_poll;
3798 ndev->irq = pdev->irq;
3800 /* make sure the EEPROM is good */
3801 if (ql_get_nvram_params(qdev)) {
3802 printk(KERN_ALERT PFX
3803 "ql3xxx_probe: Adapter #%d, Invalid NVRAM parameters.\n",
3806 goto err_out_iounmap;
3809 ql_set_mac_info(qdev);
3811 /* Validate and set parameters */
3812 if (qdev->mac_index) {
3813 ndev->mtu = qdev->nvram_data.macCfg_port1.etherMtu_mac ;
3814 memcpy(ndev->dev_addr, &qdev->nvram_data.funcCfg_fn2.macAddress,
3817 ndev->mtu = qdev->nvram_data.macCfg_port0.etherMtu_mac ;
3818 memcpy(ndev->dev_addr, &qdev->nvram_data.funcCfg_fn0.macAddress,
3821 memcpy(ndev->perm_addr, ndev->dev_addr, ndev->addr_len);
3823 ndev->tx_queue_len = NUM_REQ_Q_ENTRIES;
3825 /* Turn off support for multicasting */
3826 ndev->flags &= ~IFF_MULTICAST;
3828 /* Record PCI bus information. */
3829 ql_get_board_info(qdev);
3832 * Set the Maximum Memory Read Byte Count value. We do this to handle
3836 pci_write_config_word(pdev, (int)0x4e, (u16) 0x0036);
3839 err = register_netdev(ndev);
3841 printk(KERN_ERR PFX "%s: cannot register net device\n",
3843 goto err_out_iounmap;
3846 /* we're going to reset, so assume we have no link for now */
3848 netif_carrier_off(ndev);
3849 netif_stop_queue(ndev);
3851 qdev->workqueue = create_singlethread_workqueue(ndev->name);
3852 INIT_DELAYED_WORK(&qdev->reset_work, ql_reset_work);
3853 INIT_DELAYED_WORK(&qdev->tx_timeout_work, ql_tx_timeout_work);
3855 init_timer(&qdev->adapter_timer);
3856 qdev->adapter_timer.function = ql3xxx_timer;
3857 qdev->adapter_timer.expires = jiffies + HZ * 2; /* two second delay */
3858 qdev->adapter_timer.data = (unsigned long)qdev;
3861 printk(KERN_ALERT PFX "%s\n", DRV_STRING);
3862 printk(KERN_ALERT PFX "Driver name: %s, Version: %s.\n",
3863 DRV_NAME, DRV_VERSION);
3865 ql_display_dev_info(ndev);
3871 iounmap(qdev->mem_map_registers);
3874 err_out_free_regions:
3875 pci_release_regions(pdev);
3876 err_out_disable_pdev:
3877 pci_disable_device(pdev);
3878 pci_set_drvdata(pdev, NULL);
3883 static void __devexit ql3xxx_remove(struct pci_dev *pdev)
3885 struct net_device *ndev = pci_get_drvdata(pdev);
3886 struct ql3_adapter *qdev = netdev_priv(ndev);
3888 unregister_netdev(ndev);
3889 qdev = netdev_priv(ndev);
3891 ql_disable_interrupts(qdev);
3893 if (qdev->workqueue) {
3894 cancel_delayed_work(&qdev->reset_work);
3895 cancel_delayed_work(&qdev->tx_timeout_work);
3896 destroy_workqueue(qdev->workqueue);
3897 qdev->workqueue = NULL;
3900 iounmap(qdev->mem_map_registers);
3901 pci_release_regions(pdev);
3902 pci_set_drvdata(pdev, NULL);
3906 static struct pci_driver ql3xxx_driver = {
3909 .id_table = ql3xxx_pci_tbl,
3910 .probe = ql3xxx_probe,
3911 .remove = __devexit_p(ql3xxx_remove),
3914 static int __init ql3xxx_init_module(void)
3916 return pci_register_driver(&ql3xxx_driver);
3919 static void __exit ql3xxx_exit(void)
3921 pci_unregister_driver(&ql3xxx_driver);
3924 module_init(ql3xxx_init_module);
3925 module_exit(ql3xxx_exit);