2 * sata_inic162x.c - Driver for Initio 162x SATA controllers
4 * Copyright 2006 SUSE Linux Products GmbH
5 * Copyright 2006 Tejun Heo <teheo@novell.com>
7 * This file is released under GPL v2.
9 * This controller is eccentric and easily locks up if something isn't
10 * right. Documentation is available at initio's website but it only
11 * documents registers (not programming model).
15 * - ATAPI read works but burning doesn't. This thing is really
16 * peculiar about ATAPI and I couldn't figure out how ATAPI PIO and
17 * ATAPI DMA WRITE should be programmed. If you've got a clue, be
19 * - Both STR and STD work.
22 #include <linux/kernel.h>
23 #include <linux/module.h>
24 #include <linux/pci.h>
25 #include <scsi/scsi_host.h>
26 #include <linux/libata.h>
27 #include <linux/blkdev.h>
28 #include <scsi/scsi_device.h>
30 #define DRV_NAME "sata_inic162x"
31 #define DRV_VERSION "0.3"
38 IDMA_CPB_TBL_SIZE = 4 * 32,
40 INIC_DMA_BOUNDARY = 0xffffff,
50 /* registers for ATA TF operation */
52 PORT_TF_FEATURE = 0x01,
57 PORT_TF_DEVICE = 0x06,
58 PORT_TF_COMMAND = 0x07,
59 PORT_TF_ALT_STAT = 0x08,
64 PORT_PRD_XFERLEN = 0x10,
65 PORT_CPB_CPBLAR = 0x18,
66 PORT_CPB_PTQFIFO = 0x1c,
70 PORT_IDMA_STAT = 0x16,
78 HCTL_IRQOFF = (1 << 8), /* global IRQ off */
79 HCTL_FTHD0 = (1 << 10), /* fifo threshold 0 */
80 HCTL_FTHD1 = (1 << 11), /* fifo threshold 1*/
81 HCTL_PWRDWN = (1 << 12), /* power down PHYs */
82 HCTL_SOFTRST = (1 << 13), /* global reset (no phy reset) */
83 HCTL_RPGSEL = (1 << 15), /* register page select */
85 HCTL_KNOWN_BITS = HCTL_IRQOFF | HCTL_PWRDWN | HCTL_SOFTRST |
88 /* HOST_IRQ_(STAT|MASK) bits */
89 HIRQ_PORT0 = (1 << 0),
90 HIRQ_PORT1 = (1 << 1),
91 HIRQ_SOFT = (1 << 14),
92 HIRQ_GLOBAL = (1 << 15), /* STAT only */
94 /* PORT_IRQ_(STAT|MASK) bits */
95 PIRQ_OFFLINE = (1 << 0), /* device unplugged */
96 PIRQ_ONLINE = (1 << 1), /* device plugged */
97 PIRQ_COMPLETE = (1 << 2), /* completion interrupt */
98 PIRQ_FATAL = (1 << 3), /* fatal error */
99 PIRQ_ATA = (1 << 4), /* ATA interrupt */
100 PIRQ_REPLY = (1 << 5), /* reply FIFO not empty */
101 PIRQ_PENDING = (1 << 7), /* port IRQ pending (STAT only) */
103 PIRQ_ERR = PIRQ_OFFLINE | PIRQ_ONLINE | PIRQ_FATAL,
104 PIRQ_MASK_DEFAULT = PIRQ_REPLY,
105 PIRQ_MASK_FREEZE = 0xff,
107 /* PORT_PRD_CTL bits */
108 PRD_CTL_START = (1 << 0),
109 PRD_CTL_WR = (1 << 3),
110 PRD_CTL_DMAEN = (1 << 7), /* DMA enable */
112 /* PORT_IDMA_CTL bits */
113 IDMA_CTL_RST_ATA = (1 << 2), /* hardreset ATA bus */
114 IDMA_CTL_RST_IDMA = (1 << 5), /* reset IDMA machinary */
115 IDMA_CTL_GO = (1 << 7), /* IDMA mode go */
116 IDMA_CTL_ATA_NIEN = (1 << 8), /* ATA IRQ disable */
118 /* PORT_IDMA_STAT bits */
119 IDMA_STAT_PERR = (1 << 0), /* PCI ERROR MODE */
120 IDMA_STAT_CPBERR = (1 << 1), /* ADMA CPB error */
121 IDMA_STAT_LGCY = (1 << 3), /* ADMA legacy */
122 IDMA_STAT_UIRQ = (1 << 4), /* ADMA unsolicited irq */
123 IDMA_STAT_STPD = (1 << 5), /* ADMA stopped */
124 IDMA_STAT_PSD = (1 << 6), /* ADMA pause */
125 IDMA_STAT_DONE = (1 << 7), /* ADMA done */
127 IDMA_STAT_ERR = IDMA_STAT_PERR | IDMA_STAT_CPBERR,
129 /* CPB Control Flags*/
130 CPB_CTL_VALID = (1 << 0), /* CPB valid */
131 CPB_CTL_QUEUED = (1 << 1), /* queued command */
132 CPB_CTL_DATA = (1 << 2), /* data, rsvd in datasheet */
133 CPB_CTL_IEN = (1 << 3), /* PCI interrupt enable */
134 CPB_CTL_DEVDIR = (1 << 4), /* device direction control */
136 /* CPB Response Flags */
137 CPB_RESP_DONE = (1 << 0), /* ATA command complete */
138 CPB_RESP_REL = (1 << 1), /* ATA release */
139 CPB_RESP_IGNORED = (1 << 2), /* CPB ignored */
140 CPB_RESP_ATA_ERR = (1 << 3), /* ATA command error */
141 CPB_RESP_SPURIOUS = (1 << 4), /* ATA spurious interrupt error */
142 CPB_RESP_UNDERFLOW = (1 << 5), /* APRD deficiency length error */
143 CPB_RESP_OVERFLOW = (1 << 6), /* APRD exccess length error */
144 CPB_RESP_CPB_ERR = (1 << 7), /* CPB error flag */
146 /* PRD Control Flags */
147 PRD_DRAIN = (1 << 1), /* ignore data excess */
148 PRD_CDB = (1 << 2), /* atapi packet command pointer */
149 PRD_DIRECT_INTR = (1 << 3), /* direct interrupt */
150 PRD_DMA = (1 << 4), /* data transfer method */
151 PRD_WRITE = (1 << 5), /* data dir, rsvd in datasheet */
152 PRD_IOM = (1 << 6), /* io/memory transfer */
153 PRD_END = (1 << 7), /* APRD chain end */
156 /* Comman Parameter Block */
158 u8 resp_flags; /* Response Flags */
159 u8 error; /* ATA Error */
160 u8 status; /* ATA Status */
161 u8 ctl_flags; /* Control Flags */
162 __le32 len; /* Total Transfer Length */
163 __le32 prd; /* First PRD pointer */
166 u8 feature; /* ATA Feature */
167 u8 hob_feature; /* ATA Ex. Feature */
168 u8 device; /* ATA Device/Head */
169 u8 mirctl; /* Mirror Control */
170 u8 nsect; /* ATA Sector Count */
171 u8 hob_nsect; /* ATA Ex. Sector Count */
172 u8 lbal; /* ATA Sector Number */
173 u8 hob_lbal; /* ATA Ex. Sector Number */
174 u8 lbam; /* ATA Cylinder Low */
175 u8 hob_lbam; /* ATA Ex. Cylinder Low */
176 u8 lbah; /* ATA Cylinder High */
177 u8 hob_lbah; /* ATA Ex. Cylinder High */
178 u8 command; /* ATA Command */
179 u8 ctl; /* ATA Control */
180 u8 slave_error; /* Slave ATA Error */
181 u8 slave_status; /* Slave ATA Status */
185 /* Physical Region Descriptor */
187 __le32 mad; /* Physical Memory Address */
188 __le16 len; /* Transfer Length */
190 u8 flags; /* Control Flags */
195 struct inic_prd prd[LIBATA_MAX_PRD];
198 struct inic_host_priv {
202 struct inic_port_priv {
203 struct inic_pkt *pkt;
206 dma_addr_t cpb_tbl_dma;
209 static struct scsi_host_template inic_sht = {
210 ATA_BASE_SHT(DRV_NAME),
211 .sg_tablesize = LIBATA_MAX_PRD, /* maybe it can be larger? */
212 .dma_boundary = INIC_DMA_BOUNDARY,
215 static const int scr_map[] = {
221 static void __iomem *inic_port_base(struct ata_port *ap)
223 return ap->host->iomap[MMIO_BAR] + ap->port_no * PORT_SIZE;
226 static void inic_reset_port(void __iomem *port_base)
228 void __iomem *idma_ctl = port_base + PORT_IDMA_CTL;
231 ctl = readw(idma_ctl);
232 ctl &= ~(IDMA_CTL_RST_IDMA | IDMA_CTL_ATA_NIEN | IDMA_CTL_GO);
234 /* mask IRQ and assert reset */
235 writew(ctl | IDMA_CTL_RST_IDMA | IDMA_CTL_ATA_NIEN, idma_ctl);
236 readw(idma_ctl); /* flush */
238 /* give it some time */
242 writew(ctl | IDMA_CTL_ATA_NIEN, idma_ctl);
245 writeb(0xff, port_base + PORT_IRQ_STAT);
247 /* reenable ATA IRQ, turn off IDMA mode */
248 writew(ctl, idma_ctl);
251 static int inic_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val)
253 void __iomem *scr_addr = ap->ioaddr.scr_addr;
256 if (unlikely(sc_reg >= ARRAY_SIZE(scr_map)))
259 addr = scr_addr + scr_map[sc_reg] * 4;
260 *val = readl(scr_addr + scr_map[sc_reg] * 4);
262 /* this controller has stuck DIAG.N, ignore it */
263 if (sc_reg == SCR_ERROR)
264 *val &= ~SERR_PHYRDY_CHG;
268 static int inic_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
270 void __iomem *scr_addr = ap->ioaddr.scr_addr;
272 if (unlikely(sc_reg >= ARRAY_SIZE(scr_map)))
275 writel(val, scr_addr + scr_map[sc_reg] * 4);
279 static void inic_stop_idma(struct ata_port *ap)
281 void __iomem *port_base = inic_port_base(ap);
283 readb(port_base + PORT_RPQ_FIFO);
284 readb(port_base + PORT_RPQ_CNT);
285 writew(0, port_base + PORT_IDMA_CTL);
288 static void inic_host_err_intr(struct ata_port *ap, u8 irq_stat, u16 idma_stat)
290 struct ata_eh_info *ehi = &ap->link.eh_info;
291 struct inic_port_priv *pp = ap->private_data;
292 struct inic_cpb *cpb = &pp->pkt->cpb;
295 ata_ehi_clear_desc(ehi);
296 ata_ehi_push_desc(ehi, "irq_stat=0x%x idma_stat=0x%x",
297 irq_stat, idma_stat);
301 if (irq_stat & (PIRQ_OFFLINE | PIRQ_ONLINE)) {
302 ata_ehi_push_desc(ehi, "hotplug");
303 ata_ehi_hotplugged(ehi);
307 if (idma_stat & IDMA_STAT_PERR) {
308 ata_ehi_push_desc(ehi, "PCI error");
312 if (idma_stat & IDMA_STAT_CPBERR) {
313 ata_ehi_push_desc(ehi, "CPB error");
315 if (cpb->resp_flags & CPB_RESP_IGNORED) {
316 __ata_ehi_push_desc(ehi, " ignored");
317 ehi->err_mask |= AC_ERR_INVALID;
321 if (cpb->resp_flags & CPB_RESP_ATA_ERR)
322 ehi->err_mask |= AC_ERR_DEV;
324 if (cpb->resp_flags & CPB_RESP_SPURIOUS) {
325 __ata_ehi_push_desc(ehi, " spurious-intr");
326 ehi->err_mask |= AC_ERR_HSM;
330 if (cpb->resp_flags &
331 (CPB_RESP_UNDERFLOW | CPB_RESP_OVERFLOW)) {
332 __ata_ehi_push_desc(ehi, " data-over/underflow");
333 ehi->err_mask |= AC_ERR_HSM;
344 static void inic_host_intr(struct ata_port *ap)
346 void __iomem *port_base = inic_port_base(ap);
347 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
351 /* read and clear IRQ status */
352 irq_stat = readb(port_base + PORT_IRQ_STAT);
353 writeb(irq_stat, port_base + PORT_IRQ_STAT);
354 idma_stat = readw(port_base + PORT_IDMA_STAT);
356 if (unlikely((irq_stat & PIRQ_ERR) || (idma_stat & IDMA_STAT_ERR)))
357 inic_host_err_intr(ap, irq_stat, idma_stat);
360 ap->ops->sff_check_status(ap); /* clear ATA interrupt */
364 if (!ata_is_atapi(qc->tf.protocol)) {
365 if (likely(idma_stat & IDMA_STAT_DONE)) {
368 /* Depending on circumstances, device error
369 * isn't reported by IDMA, check it explicitly.
371 if (unlikely(readb(port_base + PORT_TF_COMMAND) &
373 qc->err_mask |= AC_ERR_DEV;
379 if (likely(ata_sff_host_intr(ap, qc)))
384 ap->ops->sff_check_status(ap); /* clear ATA interrupt */
387 static irqreturn_t inic_interrupt(int irq, void *dev_instance)
389 struct ata_host *host = dev_instance;
390 void __iomem *mmio_base = host->iomap[MMIO_BAR];
394 host_irq_stat = readw(mmio_base + HOST_IRQ_STAT);
396 if (unlikely(!(host_irq_stat & HIRQ_GLOBAL)))
399 spin_lock(&host->lock);
401 for (i = 0; i < NR_PORTS; i++) {
402 struct ata_port *ap = host->ports[i];
404 if (!(host_irq_stat & (HIRQ_PORT0 << i)))
407 if (likely(ap && !(ap->flags & ATA_FLAG_DISABLED))) {
412 dev_printk(KERN_ERR, host->dev, "interrupt "
413 "from disabled port %d (0x%x)\n",
418 spin_unlock(&host->lock);
421 return IRQ_RETVAL(handled);
424 static void inic_fill_sg(struct inic_prd *prd, struct ata_queued_cmd *qc)
426 struct scatterlist *sg;
430 if (qc->tf.flags & ATA_TFLAG_WRITE)
433 if (ata_is_dma(qc->tf.protocol))
436 for_each_sg(qc->sg, sg, qc->n_elem, si) {
437 prd->mad = cpu_to_le32(sg_dma_address(sg));
438 prd->len = cpu_to_le16(sg_dma_len(sg));
444 prd[-1].flags |= PRD_END;
447 static void inic_qc_prep(struct ata_queued_cmd *qc)
449 struct inic_port_priv *pp = qc->ap->private_data;
450 struct inic_pkt *pkt = pp->pkt;
451 struct inic_cpb *cpb = &pkt->cpb;
452 struct inic_prd *prd = pkt->prd;
453 bool is_atapi = ata_is_atapi(qc->tf.protocol);
454 bool is_data = ata_is_data(qc->tf.protocol);
461 /* prepare packet, based on initio driver */
462 memset(pkt, 0, sizeof(struct inic_pkt));
464 cpb->ctl_flags = CPB_CTL_VALID | CPB_CTL_IEN;
466 cpb->ctl_flags |= CPB_CTL_DATA;
468 cpb->len = cpu_to_le32(qc->nbytes);
469 cpb->prd = cpu_to_le32(pp->pkt_dma + offsetof(struct inic_pkt, prd));
471 cpb->device = qc->tf.device;
472 cpb->feature = qc->tf.feature;
473 cpb->nsect = qc->tf.nsect;
474 cpb->lbal = qc->tf.lbal;
475 cpb->lbam = qc->tf.lbam;
476 cpb->lbah = qc->tf.lbah;
478 if (qc->tf.flags & ATA_TFLAG_LBA48) {
479 cpb->hob_feature = qc->tf.hob_feature;
480 cpb->hob_nsect = qc->tf.hob_nsect;
481 cpb->hob_lbal = qc->tf.hob_lbal;
482 cpb->hob_lbam = qc->tf.hob_lbam;
483 cpb->hob_lbah = qc->tf.hob_lbah;
486 cpb->command = qc->tf.command;
487 /* don't load ctl - dunno why. it's like that in the initio driver */
491 inic_fill_sg(prd, qc);
493 pp->cpb_tbl[0] = pp->pkt_dma;
496 static unsigned int inic_qc_issue(struct ata_queued_cmd *qc)
498 struct ata_port *ap = qc->ap;
499 void __iomem *port_base = inic_port_base(ap);
501 if (!ata_is_atapi(qc->tf.protocol)) {
502 /* fire up the ADMA engine */
503 writew(HCTL_FTHD0, port_base + HOST_CTL);
504 writew(IDMA_CTL_GO, port_base + PORT_IDMA_CTL);
505 writeb(0, port_base + PORT_CPB_PTQFIFO);
510 return ata_sff_qc_issue(qc);
513 static void inic_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
515 void __iomem *port_base = inic_port_base(ap);
517 tf->feature = readb(port_base + PORT_TF_FEATURE);
518 tf->nsect = readb(port_base + PORT_TF_NSECT);
519 tf->lbal = readb(port_base + PORT_TF_LBAL);
520 tf->lbam = readb(port_base + PORT_TF_LBAM);
521 tf->lbah = readb(port_base + PORT_TF_LBAH);
522 tf->device = readb(port_base + PORT_TF_DEVICE);
523 tf->command = readb(port_base + PORT_TF_COMMAND);
526 static bool inic_qc_fill_rtf(struct ata_queued_cmd *qc)
528 struct ata_taskfile *rtf = &qc->result_tf;
529 struct ata_taskfile tf;
531 /* FIXME: Except for status and error, result TF access
532 * doesn't work. I tried reading from BAR0/2, CPB and BAR5.
533 * None works regardless of which command interface is used.
534 * For now return true iff status indicates device error.
535 * This means that we're reporting bogus sector for RW
536 * failures. Eeekk....
538 inic_tf_read(qc->ap, &tf);
540 if (!(tf.command & ATA_ERR))
543 rtf->command = tf.command;
544 rtf->feature = tf.feature;
548 static void inic_freeze(struct ata_port *ap)
550 void __iomem *port_base = inic_port_base(ap);
552 writeb(PIRQ_MASK_FREEZE, port_base + PORT_IRQ_MASK);
553 ap->ops->sff_check_status(ap);
554 writeb(0xff, port_base + PORT_IRQ_STAT);
557 static void inic_thaw(struct ata_port *ap)
559 void __iomem *port_base = inic_port_base(ap);
561 ap->ops->sff_check_status(ap);
562 writeb(0xff, port_base + PORT_IRQ_STAT);
563 writeb(PIRQ_MASK_DEFAULT, port_base + PORT_IRQ_MASK);
566 static int inic_check_ready(struct ata_link *link)
568 void __iomem *port_base = inic_port_base(link->ap);
570 return ata_check_ready(readb(port_base + PORT_TF_COMMAND));
574 * SRST and SControl hardreset don't give valid signature on this
575 * controller. Only controller specific hardreset mechanism works.
577 static int inic_hardreset(struct ata_link *link, unsigned int *class,
578 unsigned long deadline)
580 struct ata_port *ap = link->ap;
581 void __iomem *port_base = inic_port_base(ap);
582 void __iomem *idma_ctl = port_base + PORT_IDMA_CTL;
583 const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
587 /* hammer it into sane state */
588 inic_reset_port(port_base);
590 val = readw(idma_ctl);
591 writew(val | IDMA_CTL_RST_ATA, idma_ctl);
592 readw(idma_ctl); /* flush */
594 writew(val & ~IDMA_CTL_RST_ATA, idma_ctl);
596 rc = sata_link_resume(link, timing, deadline);
598 ata_link_printk(link, KERN_WARNING, "failed to resume "
599 "link after reset (errno=%d)\n", rc);
603 *class = ATA_DEV_NONE;
604 if (ata_link_online(link)) {
605 struct ata_taskfile tf;
607 /* wait for link to become ready */
608 rc = ata_wait_after_reset(link, deadline, inic_check_ready);
609 /* link occupied, -ENODEV too is an error */
611 ata_link_printk(link, KERN_WARNING, "device not ready "
612 "after hardreset (errno=%d)\n", rc);
616 inic_tf_read(ap, &tf);
617 *class = ata_dev_classify(&tf);
623 static void inic_error_handler(struct ata_port *ap)
625 void __iomem *port_base = inic_port_base(ap);
628 /* reset PIO HSM and stop DMA engine */
629 inic_reset_port(port_base);
631 spin_lock_irqsave(ap->lock, flags);
632 ap->hsm_task_state = HSM_ST_IDLE;
633 spin_unlock_irqrestore(ap->lock, flags);
635 /* PIO and DMA engines have been stopped, perform recovery */
636 ata_std_error_handler(ap);
639 static void inic_post_internal_cmd(struct ata_queued_cmd *qc)
641 /* make DMA engine forget about the failed command */
642 if (qc->flags & ATA_QCFLAG_FAILED)
643 inic_reset_port(inic_port_base(qc->ap));
646 static void init_port(struct ata_port *ap)
648 void __iomem *port_base = inic_port_base(ap);
649 struct inic_port_priv *pp = ap->private_data;
651 /* clear packet and CPB table */
652 memset(pp->pkt, 0, sizeof(struct inic_pkt));
653 memset(pp->cpb_tbl, 0, IDMA_CPB_TBL_SIZE);
655 /* setup PRD and CPB lookup table addresses */
656 writel(ap->prd_dma, port_base + PORT_PRD_ADDR);
657 writel(pp->cpb_tbl_dma, port_base + PORT_CPB_CPBLAR);
660 static int inic_port_resume(struct ata_port *ap)
666 static int inic_port_start(struct ata_port *ap)
668 struct device *dev = ap->host->dev;
669 struct inic_port_priv *pp;
672 /* alloc and initialize private data */
673 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
676 ap->private_data = pp;
678 /* Alloc resources */
679 rc = ata_port_start(ap);
683 pp->pkt = dmam_alloc_coherent(dev, sizeof(struct inic_pkt),
684 &pp->pkt_dma, GFP_KERNEL);
688 pp->cpb_tbl = dmam_alloc_coherent(dev, IDMA_CPB_TBL_SIZE,
689 &pp->cpb_tbl_dma, GFP_KERNEL);
698 static struct ata_port_operations inic_port_ops = {
699 .inherits = &ata_sff_port_ops,
701 .qc_prep = inic_qc_prep,
702 .qc_issue = inic_qc_issue,
703 .qc_fill_rtf = inic_qc_fill_rtf,
705 .freeze = inic_freeze,
707 .softreset = ATA_OP_NULL, /* softreset is broken */
708 .hardreset = inic_hardreset,
709 .error_handler = inic_error_handler,
710 .post_internal_cmd = inic_post_internal_cmd,
712 .scr_read = inic_scr_read,
713 .scr_write = inic_scr_write,
715 .port_resume = inic_port_resume,
716 .port_start = inic_port_start,
719 static struct ata_port_info inic_port_info = {
720 /* For some reason, ATAPI_PROT_PIO is broken on this
721 * controller, and no, PIO_POLLING does't fix it. It somehow
722 * manages to report the wrong ireason and ignoring ireason
723 * results in machine lock up. Tell libata to always prefer
726 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
727 .pio_mask = 0x1f, /* pio0-4 */
728 .mwdma_mask = 0x07, /* mwdma0-2 */
729 .udma_mask = ATA_UDMA6,
730 .port_ops = &inic_port_ops
733 static int init_controller(void __iomem *mmio_base, u16 hctl)
738 hctl &= ~HCTL_KNOWN_BITS;
740 /* Soft reset whole controller. Spec says reset duration is 3
741 * PCI clocks, be generous and give it 10ms.
743 writew(hctl | HCTL_SOFTRST, mmio_base + HOST_CTL);
744 readw(mmio_base + HOST_CTL); /* flush */
746 for (i = 0; i < 10; i++) {
748 val = readw(mmio_base + HOST_CTL);
749 if (!(val & HCTL_SOFTRST))
753 if (val & HCTL_SOFTRST)
756 /* mask all interrupts and reset ports */
757 for (i = 0; i < NR_PORTS; i++) {
758 void __iomem *port_base = mmio_base + i * PORT_SIZE;
760 writeb(0xff, port_base + PORT_IRQ_MASK);
761 inic_reset_port(port_base);
764 /* port IRQ is masked now, unmask global IRQ */
765 writew(hctl & ~HCTL_IRQOFF, mmio_base + HOST_CTL);
766 val = readw(mmio_base + HOST_IRQ_MASK);
767 val &= ~(HIRQ_PORT0 | HIRQ_PORT1);
768 writew(val, mmio_base + HOST_IRQ_MASK);
774 static int inic_pci_device_resume(struct pci_dev *pdev)
776 struct ata_host *host = dev_get_drvdata(&pdev->dev);
777 struct inic_host_priv *hpriv = host->private_data;
778 void __iomem *mmio_base = host->iomap[MMIO_BAR];
781 rc = ata_pci_device_do_resume(pdev);
785 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
786 rc = init_controller(mmio_base, hpriv->cached_hctl);
791 ata_host_resume(host);
797 static int inic_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
799 static int printed_version;
800 const struct ata_port_info *ppi[] = { &inic_port_info, NULL };
801 struct ata_host *host;
802 struct inic_host_priv *hpriv;
803 void __iomem * const *iomap;
806 if (!printed_version++)
807 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
810 host = ata_host_alloc_pinfo(&pdev->dev, ppi, NR_PORTS);
811 hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
815 host->private_data = hpriv;
817 /* acquire resources and fill host */
818 rc = pcim_enable_device(pdev);
822 rc = pcim_iomap_regions(pdev, 0x3f, DRV_NAME);
825 host->iomap = iomap = pcim_iomap_table(pdev);
827 for (i = 0; i < NR_PORTS; i++) {
828 struct ata_port *ap = host->ports[i];
829 struct ata_ioports *port = &ap->ioaddr;
830 unsigned int offset = i * PORT_SIZE;
832 port->cmd_addr = iomap[2 * i];
833 port->altstatus_addr =
834 port->ctl_addr = (void __iomem *)
835 ((unsigned long)iomap[2 * i + 1] | ATA_PCI_CTL_OFS);
836 port->scr_addr = iomap[MMIO_BAR] + offset + PORT_SCR;
838 ata_sff_std_ports(port);
840 ata_port_pbar_desc(ap, MMIO_BAR, -1, "mmio");
841 ata_port_pbar_desc(ap, MMIO_BAR, offset, "port");
842 ata_port_desc(ap, "cmd 0x%llx ctl 0x%llx",
843 (unsigned long long)pci_resource_start(pdev, 2 * i),
844 (unsigned long long)pci_resource_start(pdev, (2 * i + 1)) |
848 hpriv->cached_hctl = readw(iomap[MMIO_BAR] + HOST_CTL);
850 /* Set dma_mask. This devices doesn't support 64bit addressing. */
851 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
853 dev_printk(KERN_ERR, &pdev->dev,
854 "32-bit DMA enable failed\n");
858 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
860 dev_printk(KERN_ERR, &pdev->dev,
861 "32-bit consistent DMA enable failed\n");
866 * This controller is braindamaged. dma_boundary is 0xffff
867 * like others but it will lock up the whole machine HARD if
868 * 65536 byte PRD entry is fed. Reduce maximum segment size.
870 rc = pci_set_dma_max_seg_size(pdev, 65536 - 512);
872 dev_printk(KERN_ERR, &pdev->dev,
873 "failed to set the maximum segment size.\n");
877 rc = init_controller(iomap[MMIO_BAR], hpriv->cached_hctl);
879 dev_printk(KERN_ERR, &pdev->dev,
880 "failed to initialize controller\n");
884 pci_set_master(pdev);
885 return ata_host_activate(host, pdev->irq, inic_interrupt, IRQF_SHARED,
889 static const struct pci_device_id inic_pci_tbl[] = {
890 { PCI_VDEVICE(INIT, 0x1622), },
894 static struct pci_driver inic_pci_driver = {
896 .id_table = inic_pci_tbl,
898 .suspend = ata_pci_device_suspend,
899 .resume = inic_pci_device_resume,
901 .probe = inic_init_one,
902 .remove = ata_pci_remove_one,
905 static int __init inic_init(void)
907 return pci_register_driver(&inic_pci_driver);
910 static void __exit inic_exit(void)
912 pci_unregister_driver(&inic_pci_driver);
915 MODULE_AUTHOR("Tejun Heo");
916 MODULE_DESCRIPTION("low-level driver for Initio 162x SATA");
917 MODULE_LICENSE("GPL v2");
918 MODULE_DEVICE_TABLE(pci, inic_pci_tbl);
919 MODULE_VERSION(DRV_VERSION);
921 module_init(inic_init);
922 module_exit(inic_exit);