2 * MPC8378E MDS Device Tree Source
4 * Copyright 2007 Freescale Semiconductor Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
15 model = "fsl,mpc8378emds";
16 compatible = "fsl,mpc8378emds","fsl,mpc837xmds";
35 d-cache-line-size = <32>;
36 i-cache-line-size = <32>;
37 d-cache-size = <32768>;
38 i-cache-size = <32768>;
39 timebase-frequency = <0>;
41 clock-frequency = <0>;
46 device_type = "memory";
47 reg = <0x00000000 0x20000000>; // 512MB at 0
53 compatible = "fsl,mpc8378-elbc", "fsl,elbc", "simple-bus";
54 reg = <0xe0005000 0x1000>;
55 interrupts = <77 0x8>;
56 interrupt-parent = <&ipic>;
58 // booting from NOR flash
59 ranges = <0 0x0 0xfe000000 0x02000000
60 1 0x0 0xf8000000 0x00008000
61 3 0x0 0xe0600000 0x00008000>;
66 compatible = "cfi-flash";
67 reg = <0 0x0 0x2000000>;
77 reg = <0x100000 0x800000>;
81 reg = <0x1d00000 0x200000>;
85 reg = <0x1f00000 0x100000>;
91 compatible = "fsl,mpc837xmds-bcsr";
97 compatible = "fsl,mpc8378-fcm-nand",
102 reg = <0x0 0x100000>;
107 reg = <0x100000 0x300000>;
111 reg = <0x400000 0x1c00000>;
117 #address-cells = <1>;
120 ranges = <0x0 0xe0000000 0x00100000>;
121 reg = <0xe0000000 0x00000200>;
125 compatible = "mpc83xx_wdt";
130 #address-cells = <1>;
133 compatible = "fsl-i2c";
134 reg = <0x3000 0x100>;
135 interrupts = <14 0x8>;
136 interrupt-parent = <&ipic>;
141 #address-cells = <1>;
144 compatible = "fsl-i2c";
145 reg = <0x3100 0x100>;
146 interrupts = <15 0x8>;
147 interrupt-parent = <&ipic>;
153 compatible = "fsl,spi";
154 reg = <0x7000 0x1000>;
155 interrupts = <16 0x8>;
156 interrupt-parent = <&ipic>;
161 #address-cells = <1>;
163 compatible = "fsl,mpc8378-dma", "fsl,elo-dma";
165 ranges = <0 0x8100 0x1a8>;
166 interrupt-parent = <&ipic>;
170 compatible = "fsl,mpc8378-dma-channel", "fsl,elo-dma-channel";
172 interrupt-parent = <&ipic>;
176 compatible = "fsl,mpc8378-dma-channel", "fsl,elo-dma-channel";
178 interrupt-parent = <&ipic>;
182 compatible = "fsl,mpc8378-dma-channel", "fsl,elo-dma-channel";
184 interrupt-parent = <&ipic>;
188 compatible = "fsl,mpc8378-dma-channel", "fsl,elo-dma-channel";
190 interrupt-parent = <&ipic>;
196 compatible = "fsl-usb2-dr";
197 reg = <0x23000 0x1000>;
198 #address-cells = <1>;
200 interrupt-parent = <&ipic>;
201 interrupts = <38 0x8>;
207 #address-cells = <1>;
209 compatible = "fsl,gianfar-mdio";
210 reg = <0x24520 0x20>;
211 phy2: ethernet-phy@2 {
212 interrupt-parent = <&ipic>;
213 interrupts = <17 0x8>;
215 device_type = "ethernet-phy";
217 phy3: ethernet-phy@3 {
218 interrupt-parent = <&ipic>;
219 interrupts = <18 0x8>;
221 device_type = "ethernet-phy";
225 enet0: ethernet@24000 {
227 device_type = "network";
229 compatible = "gianfar";
230 reg = <0x24000 0x1000>;
231 local-mac-address = [ 00 00 00 00 00 00 ];
232 interrupts = <32 0x8 33 0x8 34 0x8>;
233 phy-connection-type = "mii";
234 interrupt-parent = <&ipic>;
235 phy-handle = <&phy2>;
238 enet1: ethernet@25000 {
240 device_type = "network";
242 compatible = "gianfar";
243 reg = <0x25000 0x1000>;
244 local-mac-address = [ 00 00 00 00 00 00 ];
245 interrupts = <35 0x8 36 0x8 37 0x8>;
246 phy-connection-type = "mii";
247 interrupt-parent = <&ipic>;
248 phy-handle = <&phy3>;
251 serial0: serial@4500 {
253 device_type = "serial";
254 compatible = "ns16550";
255 reg = <0x4500 0x100>;
256 clock-frequency = <0>;
257 interrupts = <9 0x8>;
258 interrupt-parent = <&ipic>;
261 serial1: serial@4600 {
263 device_type = "serial";
264 compatible = "ns16550";
265 reg = <0x4600 0x100>;
266 clock-frequency = <0>;
267 interrupts = <10 0x8>;
268 interrupt-parent = <&ipic>;
272 compatible = "fsl,sec3.0", "fsl,sec2.4", "fsl,sec2.2",
273 "fsl,sec2.1", "fsl,sec2.0";
274 reg = <0x30000 0x10000>;
275 interrupts = <11 0x8>;
276 interrupt-parent = <&ipic>;
277 fsl,num-channels = <4>;
278 fsl,channel-fifo-len = <24>;
279 fsl,exec-units-mask = <0x9fe>;
280 fsl,descriptor-types-mask = <0x3ab0ebf>;
285 compatible = "fsl,esdhc";
286 reg = <0x2e000 0x1000>;
287 interrupts = <42 0x8>;
288 interrupt-parent = <&ipic>;
292 * interrupts cell = <intr #, sense>
293 * sense values match linux IORESOURCE_IRQ_* defines:
294 * sense == 8: Level, low assertion
295 * sense == 2: Edge, high-to-low change
298 compatible = "fsl,ipic";
299 interrupt-controller;
300 #address-cells = <0>;
301 #interrupt-cells = <2>;
308 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
312 0x8800 0x0 0x0 0x1 &ipic 20 0x8
313 0x8800 0x0 0x0 0x2 &ipic 21 0x8
314 0x8800 0x0 0x0 0x3 &ipic 22 0x8
315 0x8800 0x0 0x0 0x4 &ipic 23 0x8
318 0x9000 0x0 0x0 0x1 &ipic 22 0x8
319 0x9000 0x0 0x0 0x2 &ipic 23 0x8
320 0x9000 0x0 0x0 0x3 &ipic 20 0x8
321 0x9000 0x0 0x0 0x4 &ipic 21 0x8
324 0x9800 0x0 0x0 0x1 &ipic 23 0x8
325 0x9800 0x0 0x0 0x2 &ipic 20 0x8
326 0x9800 0x0 0x0 0x3 &ipic 21 0x8
327 0x9800 0x0 0x0 0x4 &ipic 22 0x8
330 0xa800 0x0 0x0 0x1 &ipic 20 0x8
331 0xa800 0x0 0x0 0x2 &ipic 21 0x8
332 0xa800 0x0 0x0 0x3 &ipic 22 0x8
333 0xa800 0x0 0x0 0x4 &ipic 23 0x8
336 0xb000 0x0 0x0 0x1 &ipic 23 0x8
337 0xb000 0x0 0x0 0x2 &ipic 20 0x8
338 0xb000 0x0 0x0 0x3 &ipic 21 0x8
339 0xb000 0x0 0x0 0x4 &ipic 22 0x8
342 0xb800 0x0 0x0 0x1 &ipic 22 0x8
343 0xb800 0x0 0x0 0x2 &ipic 23 0x8
344 0xb800 0x0 0x0 0x3 &ipic 20 0x8
345 0xb800 0x0 0x0 0x4 &ipic 21 0x8
348 0xc000 0x0 0x0 0x1 &ipic 21 0x8
349 0xc000 0x0 0x0 0x2 &ipic 22 0x8
350 0xc000 0x0 0x0 0x3 &ipic 23 0x8
351 0xc000 0x0 0x0 0x4 &ipic 20 0x8>;
352 interrupt-parent = <&ipic>;
353 interrupts = <66 0x8>;
354 bus-range = <0x0 0x0>;
355 ranges = <0x02000000 0x0 0x90000000 0x90000000 0x0 0x10000000
356 0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000
357 0x01000000 0x0 0x00000000 0xe0300000 0x0 0x00100000>;
358 clock-frequency = <0>;
359 #interrupt-cells = <1>;
361 #address-cells = <3>;
362 reg = <0xe0008500 0x100>;
363 compatible = "fsl,mpc8349-pci";