2 * x86 SMP booting functions
4 * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
5 * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
6 * Copyright 2001 Andi Kleen, SuSE Labs.
8 * Much of the core SMP work is based on previous work by Thomas Radke, to
9 * whom a great many thanks are extended.
11 * Thanks to Intel for making available several different Pentium,
12 * Pentium Pro and Pentium-II/Xeon MP machines.
13 * Original development of Linux SMP code supported by Caldera.
15 * This code is released under the GNU General Public License version 2 or
19 * Felix Koop : NR_CPUS used properly
20 * Jose Renau : Handle single CPU case.
21 * Alan Cox : By repeated request 8) - Total BogoMIPS report.
22 * Greg Wright : Fix for kernel stacks panic.
23 * Erich Boleyn : MP v1.4 and additional changes.
24 * Matthias Sattler : Changes for 2.1 kernel map.
25 * Michel Lespinasse : Changes for 2.1 kernel map.
26 * Michael Chastain : Change trampoline.S to gnu as.
27 * Alan Cox : Dumb bug: 'B' step PPro's are fine
28 * Ingo Molnar : Added APIC timers, based on code
30 * Ingo Molnar : various cleanups and rewrites
31 * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
32 * Maciej W. Rozycki : Bits for genuine 82489DX APICs
33 * Andi Kleen : Changed for SMP boot into long mode.
34 * Martin J. Bligh : Added support for multi-quad systems
35 * Dave Jones : Report invalid combinations of Athlon CPUs.
36 * Rusty Russell : Hacked into shape for new "hotplug" boot process.
37 * Andi Kleen : Converted to new state machine.
38 * Ashok Raj : CPU hotplug support
39 * Glauber Costa : i386 and x86_64 integration
42 #include <linux/init.h>
43 #include <linux/smp.h>
44 #include <linux/module.h>
45 #include <linux/sched.h>
46 #include <linux/percpu.h>
47 #include <linux/bootmem.h>
48 #include <linux/err.h>
49 #include <linux/nmi.h>
57 #include <asm/trampoline.h>
60 #include <asm/pgtable.h>
61 #include <asm/tlbflush.h>
64 #include <asm/genapic.h>
65 #include <linux/mc146818rtc.h>
67 #include <mach_apic.h>
68 #include <mach_wakecpu.h>
69 #include <smpboot_hooks.h>
72 u8 apicid_2_node[MAX_APICID];
73 static int low_mappings;
76 /* State of each CPU */
77 DEFINE_PER_CPU(int, cpu_state) = { 0 };
79 /* Store all idle threads, this can be reused instead of creating
80 * a new thread. Also avoids complicated thread destroy functionality
83 #ifdef CONFIG_HOTPLUG_CPU
85 * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
86 * removed after init for !CONFIG_HOTPLUG_CPU.
88 static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
89 #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
90 #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
92 struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
93 #define get_idle_for_cpu(x) (idle_thread_array[(x)])
94 #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
97 /* Number of siblings per CPU package */
98 int smp_num_siblings = 1;
99 EXPORT_SYMBOL(smp_num_siblings);
101 /* Last level cache ID of each logical CPU */
102 DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
104 /* bitmap of online cpus */
105 cpumask_t cpu_online_map __read_mostly;
106 EXPORT_SYMBOL(cpu_online_map);
108 cpumask_t cpu_callin_map;
109 cpumask_t cpu_callout_map;
110 cpumask_t cpu_possible_map;
111 EXPORT_SYMBOL(cpu_possible_map);
113 /* representing HT siblings of each logical CPU */
114 DEFINE_PER_CPU(cpumask_t, cpu_sibling_map);
115 EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
117 /* representing HT and core siblings of each logical CPU */
118 DEFINE_PER_CPU(cpumask_t, cpu_core_map);
119 EXPORT_PER_CPU_SYMBOL(cpu_core_map);
121 /* Per CPU bogomips and other parameters */
122 DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
123 EXPORT_PER_CPU_SYMBOL(cpu_info);
125 static atomic_t init_deasserted;
127 static int boot_cpu_logical_apicid;
129 /* representing cpus for which sibling maps can be computed */
130 static cpumask_t cpu_sibling_setup_map;
132 /* Set if we find a B stepping CPU */
133 int __cpuinitdata smp_b_stepping;
135 #if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
137 /* which logical CPUs are on which nodes */
138 cpumask_t node_to_cpumask_map[MAX_NUMNODES] __read_mostly =
139 { [0 ... MAX_NUMNODES-1] = CPU_MASK_NONE };
140 EXPORT_SYMBOL(node_to_cpumask_map);
141 /* which node each logical CPU is on */
142 int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
143 EXPORT_SYMBOL(cpu_to_node_map);
145 /* set up a mapping between cpu and node. */
146 static void map_cpu_to_node(int cpu, int node)
148 printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
149 cpu_set(cpu, node_to_cpumask_map[node]);
150 cpu_to_node_map[cpu] = node;
153 /* undo a mapping between cpu and node. */
154 static void unmap_cpu_to_node(int cpu)
158 printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
159 for (node = 0; node < MAX_NUMNODES; node++)
160 cpu_clear(cpu, node_to_cpumask_map[node]);
161 cpu_to_node_map[cpu] = 0;
163 #else /* !(CONFIG_NUMA && CONFIG_X86_32) */
164 #define map_cpu_to_node(cpu, node) ({})
165 #define unmap_cpu_to_node(cpu) ({})
169 u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly =
170 { [0 ... NR_CPUS-1] = BAD_APICID };
172 static void map_cpu_to_logical_apicid(void)
174 int cpu = smp_processor_id();
175 int apicid = logical_smp_processor_id();
176 int node = apicid_to_node(apicid);
178 if (!node_online(node))
179 node = first_online_node;
181 cpu_2_logical_apicid[cpu] = apicid;
182 map_cpu_to_node(cpu, node);
185 void numa_remove_cpu(int cpu)
187 cpu_2_logical_apicid[cpu] = BAD_APICID;
188 unmap_cpu_to_node(cpu);
191 #define map_cpu_to_logical_apicid() do {} while (0)
195 * Report back to the Boot Processor.
198 static void __cpuinit smp_callin(void)
201 unsigned long timeout;
204 * If waken up by an INIT in an 82489DX configuration
205 * we may get here before an INIT-deassert IPI reaches
206 * our local APIC. We have to wait for the IPI or we'll
207 * lock up on an APIC access.
209 wait_for_init_deassert(&init_deasserted);
212 * (This works even if the APIC is not enabled.)
214 phys_id = GET_APIC_ID(read_apic_id());
215 cpuid = smp_processor_id();
216 if (cpu_isset(cpuid, cpu_callin_map)) {
217 panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
220 pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
223 * STARTUP IPIs are fragile beasts as they might sometimes
224 * trigger some glue motherboard logic. Complete APIC bus
225 * silence for 1 second, this overestimates the time the
226 * boot CPU is spending to send the up to 2 STARTUP IPIs
227 * by a factor of two. This should be enough.
231 * Waiting 2s total for startup (udelay is not yet working)
233 timeout = jiffies + 2*HZ;
234 while (time_before(jiffies, timeout)) {
236 * Has the boot CPU finished it's STARTUP sequence?
238 if (cpu_isset(cpuid, cpu_callout_map))
243 if (!time_before(jiffies, timeout)) {
244 panic("%s: CPU%d started up but did not get a callout!\n",
249 * the boot CPU has finished the init stage and is spinning
250 * on callin_map until we finish. We are free to set up this
251 * CPU, first the APIC. (this is probably redundant on most
255 pr_debug("CALLIN, before setup_local_APIC().\n");
256 smp_callin_clear_local_apic();
258 end_local_APIC_setup();
259 map_cpu_to_logical_apicid();
264 * Need to enable IRQs because it can take longer and then
265 * the NMI watchdog might kill us.
270 pr_debug("Stack at about %p\n", &cpuid);
273 * Save our processor parameters
275 smp_store_cpu_info(cpuid);
278 * Allow the master to continue.
280 cpu_set(cpuid, cpu_callin_map);
284 * Activate a secondary processor.
286 static void __cpuinit start_secondary(void *unused)
289 * Don't put *anything* before cpu_init(), SMP booting is too
290 * fragile that we want to limit the things done here to the
291 * most necessary things.
300 /* otherwise gcc will move up smp_processor_id before the cpu_init */
303 * Check TSC synchronization with the BP:
305 check_tsc_sync_target();
307 if (nmi_watchdog == NMI_IO_APIC) {
308 disable_8259A_irq(0);
309 enable_NMI_through_LVT0();
319 /* This must be done before setting cpu_online_map */
320 set_cpu_sibling_map(raw_smp_processor_id());
324 * We need to hold call_lock, so there is no inconsistency
325 * between the time smp_call_function() determines number of
326 * IPI recipients, and the time when the determination is made
327 * for which cpus receive the IPI. Holding this
328 * lock helps us to not include this cpu in a currently in progress
329 * smp_call_function().
331 * We need to hold vector_lock so there the set of online cpus
332 * does not change while we are assigning vectors to cpus. Holding
333 * this lock ensures we don't half assign or remove an irq from a cpu.
337 __setup_vector_irq(smp_processor_id());
338 cpu_set(smp_processor_id(), cpu_online_map);
339 unlock_vector_lock();
340 ipi_call_unlock_irq();
341 per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
343 setup_secondary_clock();
349 static void __cpuinit smp_apply_quirks(struct cpuinfo_x86 *c)
352 * Mask B, Pentium, but not Pentium MMX
354 if (c->x86_vendor == X86_VENDOR_INTEL &&
356 c->x86_mask >= 1 && c->x86_mask <= 4 &&
359 * Remember we have B step Pentia with bugs
364 * Certain Athlons might work (for various values of 'work') in SMP
365 * but they are not certified as MP capable.
367 if ((c->x86_vendor == X86_VENDOR_AMD) && (c->x86 == 6)) {
369 if (num_possible_cpus() == 1)
372 /* Athlon 660/661 is valid. */
373 if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
377 /* Duron 670 is valid */
378 if ((c->x86_model == 7) && (c->x86_mask == 0))
382 * Athlon 662, Duron 671, and Athlon >model 7 have capability
383 * bit. It's worth noting that the A5 stepping (662) of some
384 * Athlon XP's have the MP bit set.
385 * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
388 if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
389 ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
394 /* If we get here, not a certified SMP capable AMD system. */
395 add_taint(TAINT_UNSAFE_SMP);
402 static void __cpuinit smp_checks(void)
405 printk(KERN_WARNING "WARNING: SMP operation may be unreliable"
406 "with B stepping processors.\n");
409 * Don't taint if we are running SMP kernel on a single non-MP
412 if (tainted & TAINT_UNSAFE_SMP) {
413 if (num_online_cpus())
414 printk(KERN_INFO "WARNING: This combination of AMD"
415 "processors is not suitable for SMP.\n");
417 tainted &= ~TAINT_UNSAFE_SMP;
422 * The bootstrap kernel entry code has set these up. Save them for
426 void __cpuinit smp_store_cpu_info(int id)
428 struct cpuinfo_x86 *c = &cpu_data(id);
433 identify_secondary_cpu(c);
438 void __cpuinit set_cpu_sibling_map(int cpu)
441 struct cpuinfo_x86 *c = &cpu_data(cpu);
443 cpu_set(cpu, cpu_sibling_setup_map);
445 if (smp_num_siblings > 1) {
446 for_each_cpu_mask_nr(i, cpu_sibling_setup_map) {
447 if (c->phys_proc_id == cpu_data(i).phys_proc_id &&
448 c->cpu_core_id == cpu_data(i).cpu_core_id) {
449 cpu_set(i, per_cpu(cpu_sibling_map, cpu));
450 cpu_set(cpu, per_cpu(cpu_sibling_map, i));
451 cpu_set(i, per_cpu(cpu_core_map, cpu));
452 cpu_set(cpu, per_cpu(cpu_core_map, i));
453 cpu_set(i, c->llc_shared_map);
454 cpu_set(cpu, cpu_data(i).llc_shared_map);
458 cpu_set(cpu, per_cpu(cpu_sibling_map, cpu));
461 cpu_set(cpu, c->llc_shared_map);
463 if (current_cpu_data.x86_max_cores == 1) {
464 per_cpu(cpu_core_map, cpu) = per_cpu(cpu_sibling_map, cpu);
469 for_each_cpu_mask_nr(i, cpu_sibling_setup_map) {
470 if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
471 per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
472 cpu_set(i, c->llc_shared_map);
473 cpu_set(cpu, cpu_data(i).llc_shared_map);
475 if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
476 cpu_set(i, per_cpu(cpu_core_map, cpu));
477 cpu_set(cpu, per_cpu(cpu_core_map, i));
479 * Does this new cpu bringup a new core?
481 if (cpus_weight(per_cpu(cpu_sibling_map, cpu)) == 1) {
483 * for each core in package, increment
484 * the booted_cores for this new cpu
486 if (first_cpu(per_cpu(cpu_sibling_map, i)) == i)
489 * increment the core count for all
490 * the other cpus in this package
493 cpu_data(i).booted_cores++;
494 } else if (i != cpu && !c->booted_cores)
495 c->booted_cores = cpu_data(i).booted_cores;
500 /* maps the cpu to the sched domain representing multi-core */
501 cpumask_t cpu_coregroup_map(int cpu)
503 struct cpuinfo_x86 *c = &cpu_data(cpu);
505 * For perf, we return last level cache shared map.
506 * And for power savings, we return cpu_core_map
508 if (sched_mc_power_savings || sched_smt_power_savings)
509 return per_cpu(cpu_core_map, cpu);
511 return c->llc_shared_map;
514 static void impress_friends(void)
517 unsigned long bogosum = 0;
519 * Allow the user to impress friends.
521 pr_debug("Before bogomips.\n");
522 for_each_possible_cpu(cpu)
523 if (cpu_isset(cpu, cpu_callout_map))
524 bogosum += cpu_data(cpu).loops_per_jiffy;
526 "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
529 (bogosum/(5000/HZ))%100);
531 pr_debug("Before bogocount - setting activated=1.\n");
534 static inline void __inquire_remote_apic(int apicid)
536 unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
537 char *names[] = { "ID", "VERSION", "SPIV" };
541 printk(KERN_INFO "Inquiring remote APIC #%d...\n", apicid);
543 for (i = 0; i < ARRAY_SIZE(regs); i++) {
544 printk(KERN_INFO "... APIC #%d %s: ", apicid, names[i]);
549 status = safe_apic_wait_icr_idle();
552 "a previous APIC delivery may have failed\n");
554 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(apicid));
555 apic_write(APIC_ICR, APIC_DM_REMRD | regs[i]);
560 status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
561 } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
564 case APIC_ICR_RR_VALID:
565 status = apic_read(APIC_RRR);
566 printk(KERN_CONT "%08x\n", status);
569 printk(KERN_CONT "failed\n");
574 #ifdef WAKE_SECONDARY_VIA_NMI
576 * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
577 * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
578 * won't ... remember to clear down the APIC, etc later.
581 wakeup_secondary_cpu(int logical_apicid, unsigned long start_eip)
583 unsigned long send_status, accept_status = 0;
587 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(logical_apicid));
589 /* Boot on the stack */
590 /* Kick the second */
591 apic_write(APIC_ICR, APIC_DM_NMI | APIC_DEST_LOGICAL);
593 pr_debug("Waiting for send to finish...\n");
594 send_status = safe_apic_wait_icr_idle();
597 * Give the other CPU some time to accept the IPI.
600 maxlvt = lapic_get_maxlvt();
601 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
602 apic_write(APIC_ESR, 0);
603 accept_status = (apic_read(APIC_ESR) & 0xEF);
604 pr_debug("NMI sent.\n");
607 printk(KERN_ERR "APIC never delivered???\n");
609 printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
611 return (send_status | accept_status);
613 #endif /* WAKE_SECONDARY_VIA_NMI */
615 #ifdef WAKE_SECONDARY_VIA_INIT
617 wakeup_secondary_cpu(int phys_apicid, unsigned long start_eip)
619 unsigned long send_status, accept_status = 0;
620 int maxlvt, num_starts, j;
622 if (get_uv_system_type() == UV_NON_UNIQUE_APIC) {
623 send_status = uv_wakeup_secondary(phys_apicid, start_eip);
624 atomic_set(&init_deasserted, 1);
628 maxlvt = lapic_get_maxlvt();
631 * Be paranoid about clearing APIC errors.
633 if (APIC_INTEGRATED(apic_version[phys_apicid])) {
634 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
635 apic_write(APIC_ESR, 0);
639 pr_debug("Asserting INIT.\n");
642 * Turn INIT on target chip
644 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
650 APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT);
652 pr_debug("Waiting for send to finish...\n");
653 send_status = safe_apic_wait_icr_idle();
657 pr_debug("Deasserting INIT.\n");
660 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
663 apic_write(APIC_ICR, APIC_INT_LEVELTRIG | APIC_DM_INIT);
665 pr_debug("Waiting for send to finish...\n");
666 send_status = safe_apic_wait_icr_idle();
669 atomic_set(&init_deasserted, 1);
672 * Should we send STARTUP IPIs ?
674 * Determine this based on the APIC version.
675 * If we don't have an integrated APIC, don't send the STARTUP IPIs.
677 if (APIC_INTEGRATED(apic_version[phys_apicid]))
683 * Paravirt / VMI wants a startup IPI hook here to set up the
684 * target processor state.
686 startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
687 (unsigned long)stack_start.sp);
690 * Run STARTUP IPI loop.
692 pr_debug("#startup loops: %d.\n", num_starts);
694 for (j = 1; j <= num_starts; j++) {
695 pr_debug("Sending STARTUP #%d.\n", j);
696 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
697 apic_write(APIC_ESR, 0);
699 pr_debug("After apic_write.\n");
706 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
708 /* Boot on the stack */
709 /* Kick the second */
710 apic_write(APIC_ICR, APIC_DM_STARTUP | (start_eip >> 12));
713 * Give the other CPU some time to accept the IPI.
717 pr_debug("Startup point 1.\n");
719 pr_debug("Waiting for send to finish...\n");
720 send_status = safe_apic_wait_icr_idle();
723 * Give the other CPU some time to accept the IPI.
726 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
727 apic_write(APIC_ESR, 0);
728 accept_status = (apic_read(APIC_ESR) & 0xEF);
729 if (send_status || accept_status)
732 pr_debug("After Startup.\n");
735 printk(KERN_ERR "APIC never delivered???\n");
737 printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
739 return (send_status | accept_status);
741 #endif /* WAKE_SECONDARY_VIA_INIT */
744 struct work_struct work;
745 struct task_struct *idle;
746 struct completion done;
750 static void __cpuinit do_fork_idle(struct work_struct *work)
752 struct create_idle *c_idle =
753 container_of(work, struct create_idle, work);
755 c_idle->idle = fork_idle(c_idle->cpu);
756 complete(&c_idle->done);
761 /* __ref because it's safe to call free_bootmem when after_bootmem == 0. */
762 static void __ref free_bootmem_pda(struct x8664_pda *oldpda)
765 free_bootmem((unsigned long)oldpda, sizeof(*oldpda));
769 * Allocate node local memory for the AP pda.
771 * Must be called after the _cpu_pda pointer table is initialized.
773 int __cpuinit get_local_pda(int cpu)
775 struct x8664_pda *oldpda, *newpda;
776 unsigned long size = sizeof(struct x8664_pda);
777 int node = cpu_to_node(cpu);
779 if (cpu_pda(cpu) && !cpu_pda(cpu)->in_bootmem)
782 oldpda = cpu_pda(cpu);
783 newpda = kmalloc_node(size, GFP_ATOMIC, node);
785 printk(KERN_ERR "Could not allocate node local PDA "
786 "for CPU %d on node %d\n", cpu, node);
789 return 0; /* have a usable pda */
795 memcpy(newpda, oldpda, size);
796 free_bootmem_pda(oldpda);
799 newpda->in_bootmem = 0;
800 cpu_pda(cpu) = newpda;
803 #endif /* CONFIG_X86_64 */
805 static int __cpuinit do_boot_cpu(int apicid, int cpu)
807 * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
808 * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
809 * Returns zero if CPU booted OK, else error code from wakeup_secondary_cpu.
812 unsigned long boot_error = 0;
814 unsigned long start_ip;
815 unsigned short nmi_high = 0, nmi_low = 0;
816 struct create_idle c_idle = {
818 .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
820 INIT_WORK(&c_idle.work, do_fork_idle);
823 /* Allocate node local memory for AP pdas */
825 boot_error = get_local_pda(cpu);
828 /* if can't get pda memory, can't start cpu */
832 alternatives_smp_switch(1);
834 c_idle.idle = get_idle_for_cpu(cpu);
837 * We can't use kernel_thread since we must avoid to
838 * reschedule the child.
841 c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
842 (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
843 init_idle(c_idle.idle, cpu);
847 if (!keventd_up() || current_is_keventd())
848 c_idle.work.func(&c_idle.work);
850 schedule_work(&c_idle.work);
851 wait_for_completion(&c_idle.done);
854 if (IS_ERR(c_idle.idle)) {
855 printk("failed fork for CPU %d\n", cpu);
856 return PTR_ERR(c_idle.idle);
859 set_idle_for_cpu(cpu, c_idle.idle);
862 per_cpu(current_task, cpu) = c_idle.idle;
864 /* Stack for startup_32 can be just as for start_secondary onwards */
867 cpu_pda(cpu)->pcurrent = c_idle.idle;
868 clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
870 early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
871 initial_code = (unsigned long)start_secondary;
872 stack_start.sp = (void *) c_idle.idle->thread.sp;
874 /* start_ip had better be page-aligned! */
875 start_ip = setup_trampoline();
877 /* So we see what's up */
878 printk(KERN_INFO "Booting processor %d/%d ip %lx\n",
879 cpu, apicid, start_ip);
882 * This grunge runs the startup process for
883 * the targeted processor.
886 atomic_set(&init_deasserted, 0);
888 if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
890 pr_debug("Setting warm reset code and vector.\n");
892 store_NMI_vector(&nmi_high, &nmi_low);
894 smpboot_setup_warm_reset_vector(start_ip);
896 * Be paranoid about clearing APIC errors.
898 apic_write(APIC_ESR, 0);
903 * Starting actual IPI sequence...
905 boot_error = wakeup_secondary_cpu(apicid, start_ip);
909 * allow APs to start initializing.
911 pr_debug("Before Callout %d.\n", cpu);
912 cpu_set(cpu, cpu_callout_map);
913 pr_debug("After Callout %d.\n", cpu);
916 * Wait 5s total for a response
918 for (timeout = 0; timeout < 50000; timeout++) {
919 if (cpu_isset(cpu, cpu_callin_map))
920 break; /* It has booted */
924 if (cpu_isset(cpu, cpu_callin_map)) {
925 /* number CPUs logically, starting from 1 (BSP is 0) */
927 printk(KERN_INFO "CPU%d: ", cpu);
928 print_cpu_info(&cpu_data(cpu));
929 pr_debug("CPU has booted.\n");
932 if (*((volatile unsigned char *)trampoline_base)
934 /* trampoline started but...? */
935 printk(KERN_ERR "Stuck ??\n");
937 /* trampoline code not run */
938 printk(KERN_ERR "Not responding.\n");
939 if (get_uv_system_type() != UV_NON_UNIQUE_APIC)
940 inquire_remote_apic(apicid);
947 /* Try to put things back the way they were before ... */
948 numa_remove_cpu(cpu); /* was set by numa_add_cpu */
949 cpu_clear(cpu, cpu_callout_map); /* was set by do_boot_cpu() */
950 cpu_clear(cpu, cpu_initialized); /* was set by cpu_init() */
951 cpu_clear(cpu, cpu_present_map);
952 per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
955 /* mark "stuck" area as not stuck */
956 *((volatile unsigned long *)trampoline_base) = 0;
959 * Cleanup possible dangling ends...
961 smpboot_restore_warm_reset_vector();
966 int __cpuinit native_cpu_up(unsigned int cpu)
968 int apicid = cpu_present_to_apicid(cpu);
972 WARN_ON(irqs_disabled());
974 pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
976 if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
977 !physid_isset(apicid, phys_cpu_present_map)) {
978 printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
983 * Already booted CPU?
985 if (cpu_isset(cpu, cpu_callin_map)) {
986 pr_debug("do_boot_cpu %d Already started\n", cpu);
991 * Save current MTRR state in case it was changed since early boot
992 * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
996 per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
999 /* init low mem mapping */
1000 clone_pgd_range(swapper_pg_dir, swapper_pg_dir + KERNEL_PGD_BOUNDARY,
1001 min_t(unsigned long, KERNEL_PGD_PTRS, KERNEL_PGD_BOUNDARY));
1005 err = do_boot_cpu(apicid, cpu);
1010 err = do_boot_cpu(apicid, cpu);
1013 pr_debug("do_boot_cpu failed %d\n", err);
1018 * Check TSC synchronization with the AP (keep irqs disabled
1021 local_irq_save(flags);
1022 check_tsc_sync_source(cpu);
1023 local_irq_restore(flags);
1025 while (!cpu_online(cpu)) {
1027 touch_nmi_watchdog();
1034 * Fall back to non SMP mode after errors.
1036 * RED-PEN audit/test this more. I bet there is more state messed up here.
1038 static __init void disable_smp(void)
1040 cpu_present_map = cpumask_of_cpu(0);
1041 cpu_possible_map = cpumask_of_cpu(0);
1042 smpboot_clear_io_apic_irqs();
1044 if (smp_found_config)
1045 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
1047 physid_set_mask_of_physid(0, &phys_cpu_present_map);
1048 map_cpu_to_logical_apicid();
1049 cpu_set(0, per_cpu(cpu_sibling_map, 0));
1050 cpu_set(0, per_cpu(cpu_core_map, 0));
1054 * Various sanity checks.
1056 static int __init smp_sanity_check(unsigned max_cpus)
1060 #if defined(CONFIG_X86_PC) && defined(CONFIG_X86_32)
1061 if (def_to_bigsmp && nr_cpu_ids > 8) {
1066 "More than 8 CPUs detected - skipping them.\n"
1067 "Use CONFIG_X86_GENERICARCH and CONFIG_X86_BIGSMP.\n");
1070 for_each_present_cpu(cpu) {
1072 cpu_clear(cpu, cpu_present_map);
1077 for_each_possible_cpu(cpu) {
1079 cpu_clear(cpu, cpu_possible_map);
1087 if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
1088 printk(KERN_WARNING "weird, boot CPU (#%d) not listed"
1089 "by the BIOS.\n", hard_smp_processor_id());
1090 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1094 * If we couldn't find an SMP configuration at boot time,
1095 * get out of here now!
1097 if (!smp_found_config && !acpi_lapic) {
1099 printk(KERN_NOTICE "SMP motherboard not detected.\n");
1101 if (APIC_init_uniprocessor())
1102 printk(KERN_NOTICE "Local APIC not detected."
1103 " Using dummy APIC emulation.\n");
1108 * Should not be necessary because the MP table should list the boot
1109 * CPU too, but we do it for the sake of robustness anyway.
1111 if (!check_phys_apicid_present(boot_cpu_physical_apicid)) {
1113 "weird, boot CPU (#%d) not listed by the BIOS.\n",
1114 boot_cpu_physical_apicid);
1115 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1120 * If we couldn't find a local APIC, then get out of here now!
1122 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
1124 printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
1125 boot_cpu_physical_apicid);
1126 printk(KERN_ERR "... forcing use of dummy APIC emulation."
1127 "(tell your hw vendor)\n");
1128 smpboot_clear_io_apic();
1132 verify_local_APIC();
1135 * If SMP should be disabled, then really disable it!
1138 printk(KERN_INFO "SMP mode deactivated.\n");
1139 smpboot_clear_io_apic();
1141 localise_nmi_watchdog();
1145 end_local_APIC_setup();
1152 static void __init smp_cpu_index_default(void)
1155 struct cpuinfo_x86 *c;
1157 for_each_possible_cpu(i) {
1159 /* mark all to hotplug */
1160 c->cpu_index = NR_CPUS;
1165 * Prepare for SMP bootup. The MP table or ACPI has been read
1166 * earlier. Just do some sanity checking here and enable APIC mode.
1168 void __init native_smp_prepare_cpus(unsigned int max_cpus)
1171 smp_cpu_index_default();
1172 current_cpu_data = boot_cpu_data;
1173 cpu_callin_map = cpumask_of_cpu(0);
1176 * Setup boot CPU information
1178 smp_store_cpu_info(0); /* Final full version of the data */
1179 boot_cpu_logical_apicid = logical_smp_processor_id();
1180 current_thread_info()->cpu = 0; /* needed? */
1181 set_cpu_sibling_map(0);
1183 if (smp_sanity_check(max_cpus) < 0) {
1184 printk(KERN_INFO "SMP disabled\n");
1190 if (GET_APIC_ID(read_apic_id()) != boot_cpu_physical_apicid) {
1191 panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
1192 GET_APIC_ID(read_apic_id()), boot_cpu_physical_apicid);
1193 /* Or can we switch back to PIC here? */
1200 * Switch from PIC to APIC mode.
1204 #ifdef CONFIG_X86_64
1206 * Enable IO APIC before setting up error vector
1208 if (!skip_ioapic_setup && nr_ioapics)
1211 end_local_APIC_setup();
1213 map_cpu_to_logical_apicid();
1215 setup_portio_remap();
1217 smpboot_setup_io_apic();
1219 * Set up local APIC timer on boot CPU.
1222 printk(KERN_INFO "CPU%d: ", 0);
1223 print_cpu_info(&cpu_data(0));
1232 * Early setup to make printk work.
1234 void __init native_smp_prepare_boot_cpu(void)
1236 int me = smp_processor_id();
1237 #ifdef CONFIG_X86_32
1240 switch_to_new_gdt();
1241 /* already set me in cpu_online_map in boot_cpu_init() */
1242 cpu_set(me, cpu_callout_map);
1243 per_cpu(cpu_state, me) = CPU_ONLINE;
1246 void __init native_smp_cpus_done(unsigned int max_cpus)
1248 pr_debug("Boot done.\n");
1252 #ifdef CONFIG_X86_IO_APIC
1253 setup_ioapic_dest();
1255 check_nmi_watchdog();
1258 #ifdef CONFIG_HOTPLUG_CPU
1260 static void remove_siblinginfo(int cpu)
1263 struct cpuinfo_x86 *c = &cpu_data(cpu);
1265 for_each_cpu_mask_nr(sibling, per_cpu(cpu_core_map, cpu)) {
1266 cpu_clear(cpu, per_cpu(cpu_core_map, sibling));
1268 * last thread sibling in this cpu core going down
1270 if (cpus_weight(per_cpu(cpu_sibling_map, cpu)) == 1)
1271 cpu_data(sibling).booted_cores--;
1274 for_each_cpu_mask_nr(sibling, per_cpu(cpu_sibling_map, cpu))
1275 cpu_clear(cpu, per_cpu(cpu_sibling_map, sibling));
1276 cpus_clear(per_cpu(cpu_sibling_map, cpu));
1277 cpus_clear(per_cpu(cpu_core_map, cpu));
1278 c->phys_proc_id = 0;
1280 cpu_clear(cpu, cpu_sibling_setup_map);
1283 static int additional_cpus __initdata = -1;
1285 static __init int setup_additional_cpus(char *s)
1287 return s && get_option(&s, &additional_cpus) ? 0 : -EINVAL;
1289 early_param("additional_cpus", setup_additional_cpus);
1292 * cpu_possible_map should be static, it cannot change as cpu's
1293 * are onlined, or offlined. The reason is per-cpu data-structures
1294 * are allocated by some modules at init time, and dont expect to
1295 * do this dynamically on cpu arrival/departure.
1296 * cpu_present_map on the other hand can change dynamically.
1297 * In case when cpu_hotplug is not compiled, then we resort to current
1298 * behaviour, which is cpu_possible == cpu_present.
1301 * Three ways to find out the number of additional hotplug CPUs:
1302 * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
1303 * - The user can overwrite it with additional_cpus=NUM
1304 * - Otherwise don't reserve additional CPUs.
1305 * We do this because additional CPUs waste a lot of memory.
1308 __init void prefill_possible_map(void)
1313 /* no processor from mptable or madt */
1314 if (!num_processors)
1317 #ifdef CONFIG_HOTPLUG_CPU
1318 if (additional_cpus == -1) {
1319 if (disabled_cpus > 0)
1320 additional_cpus = disabled_cpus;
1322 additional_cpus = 0;
1325 additional_cpus = 0;
1327 possible = num_processors + additional_cpus;
1328 if (possible > NR_CPUS)
1331 printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
1332 possible, max_t(int, possible - num_processors, 0));
1334 for (i = 0; i < possible; i++)
1335 cpu_set(i, cpu_possible_map);
1337 nr_cpu_ids = possible;
1340 static void __ref remove_cpu_from_maps(int cpu)
1342 cpu_clear(cpu, cpu_online_map);
1343 cpu_clear(cpu, cpu_callout_map);
1344 cpu_clear(cpu, cpu_callin_map);
1345 /* was set by cpu_init() */
1346 cpu_clear(cpu, cpu_initialized);
1347 numa_remove_cpu(cpu);
1350 void cpu_disable_common(void)
1352 int cpu = smp_processor_id();
1355 * Allow any queued timer interrupts to get serviced
1356 * This is only a temporary solution until we cleanup
1357 * fixup_irqs as we do for IA64.
1362 local_irq_disable();
1363 remove_siblinginfo(cpu);
1365 /* It's now safe to remove this processor from the online map */
1367 remove_cpu_from_maps(cpu);
1368 unlock_vector_lock();
1369 fixup_irqs(cpu_online_map);
1372 int native_cpu_disable(void)
1374 int cpu = smp_processor_id();
1377 * Perhaps use cpufreq to drop frequency, but that could go
1378 * into generic code.
1380 * We won't take down the boot processor on i386 due to some
1381 * interrupts only being able to be serviced by the BSP.
1382 * Especially so if we're not using an IOAPIC -zwane
1387 if (nmi_watchdog == NMI_LOCAL_APIC)
1388 stop_apic_nmi_watchdog(NULL);
1391 cpu_disable_common();
1395 void native_cpu_die(unsigned int cpu)
1397 /* We don't do anything here: idle task is faking death itself. */
1400 for (i = 0; i < 10; i++) {
1401 /* They ack this in play_dead by setting CPU_DEAD */
1402 if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
1403 printk(KERN_INFO "CPU %d is now offline\n", cpu);
1404 if (1 == num_online_cpus())
1405 alternatives_smp_switch(0);
1410 printk(KERN_ERR "CPU %u didn't die...\n", cpu);
1413 void play_dead_common(void)
1416 reset_lazy_tlbstate();
1417 irq_ctx_exit(raw_smp_processor_id());
1418 c1e_remove_cpu(raw_smp_processor_id());
1422 __get_cpu_var(cpu_state) = CPU_DEAD;
1425 * With physical CPU hotplug, we should halt the cpu
1427 local_irq_disable();
1430 void native_play_dead(void)
1436 #else /* ... !CONFIG_HOTPLUG_CPU */
1437 int native_cpu_disable(void)
1442 void native_cpu_die(unsigned int cpu)
1444 /* We said "no" in __cpu_disable */
1448 void native_play_dead(void)