2 * ALSA driver for RME Hammerfall DSP audio interface(s)
4 * Copyright (c) 2002 Paul Davis
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
24 #include <sound/driver.h>
25 #include <linux/init.h>
26 #include <linux/delay.h>
27 #include <linux/interrupt.h>
28 #include <linux/slab.h>
29 #include <linux/pci.h>
30 #include <linux/firmware.h>
31 #include <linux/moduleparam.h>
33 #include <sound/core.h>
34 #include <sound/control.h>
35 #include <sound/pcm.h>
36 #include <sound/info.h>
37 #include <sound/asoundef.h>
38 #include <sound/rawmidi.h>
39 #include <sound/hwdep.h>
40 #include <sound/initval.h>
41 #include <sound/hdsp.h>
43 #include <asm/byteorder.h>
44 #include <asm/current.h>
47 static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX; /* Index 0-MAX */
48 static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR; /* ID for this card */
49 static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP; /* Enable this card */
51 module_param_array(index, int, NULL, 0444);
52 MODULE_PARM_DESC(index, "Index value for RME Hammerfall DSP interface.");
53 module_param_array(id, charp, NULL, 0444);
54 MODULE_PARM_DESC(id, "ID string for RME Hammerfall DSP interface.");
55 module_param_array(enable, bool, NULL, 0444);
56 MODULE_PARM_DESC(enable, "Enable/disable specific Hammerfall DSP soundcards.");
57 MODULE_AUTHOR("Paul Davis <paul@linuxaudiosystems.com>, Marcus Andersson, Thomas Charbonnel <thomas@undata.org>");
58 MODULE_DESCRIPTION("RME Hammerfall DSP");
59 MODULE_LICENSE("GPL");
60 MODULE_SUPPORTED_DEVICE("{{RME Hammerfall-DSP},"
64 MODULE_FIRMWARE("multiface_firmware.bin");
65 MODULE_FIRMWARE("multiface_firmware_rev11.bin");
66 MODULE_FIRMWARE("digiface_firmware.bin");
67 MODULE_FIRMWARE("digiface_firmware_rev11.bin");
70 #define HDSP_MAX_CHANNELS 26
71 #define HDSP_MAX_DS_CHANNELS 14
72 #define HDSP_MAX_QS_CHANNELS 8
73 #define DIGIFACE_SS_CHANNELS 26
74 #define DIGIFACE_DS_CHANNELS 14
75 #define MULTIFACE_SS_CHANNELS 18
76 #define MULTIFACE_DS_CHANNELS 14
77 #define H9652_SS_CHANNELS 26
78 #define H9652_DS_CHANNELS 14
79 /* This does not include possible Analog Extension Boards
80 AEBs are detected at card initialization
82 #define H9632_SS_CHANNELS 12
83 #define H9632_DS_CHANNELS 8
84 #define H9632_QS_CHANNELS 4
86 /* Write registers. These are defined as byte-offsets from the iobase value.
88 #define HDSP_resetPointer 0
89 #define HDSP_freqReg 0
90 #define HDSP_outputBufferAddress 32
91 #define HDSP_inputBufferAddress 36
92 #define HDSP_controlRegister 64
93 #define HDSP_interruptConfirmation 96
94 #define HDSP_outputEnable 128
95 #define HDSP_control2Reg 256
96 #define HDSP_midiDataOut0 352
97 #define HDSP_midiDataOut1 356
98 #define HDSP_fifoData 368
99 #define HDSP_inputEnable 384
101 /* Read registers. These are defined as byte-offsets from the iobase value
104 #define HDSP_statusRegister 0
105 #define HDSP_timecode 128
106 #define HDSP_status2Register 192
107 #define HDSP_midiDataOut0 352
108 #define HDSP_midiDataOut1 356
109 #define HDSP_midiDataIn0 360
110 #define HDSP_midiDataIn1 364
111 #define HDSP_midiStatusOut0 384
112 #define HDSP_midiStatusOut1 388
113 #define HDSP_midiStatusIn0 392
114 #define HDSP_midiStatusIn1 396
115 #define HDSP_fifoStatus 400
117 /* the meters are regular i/o-mapped registers, but offset
118 considerably from the rest. the peak registers are reset
119 when read; the least-significant 4 bits are full-scale counters;
120 the actual peak value is in the most-significant 24 bits.
123 #define HDSP_playbackPeakLevel 4096 /* 26 * 32 bit values */
124 #define HDSP_inputPeakLevel 4224 /* 26 * 32 bit values */
125 #define HDSP_outputPeakLevel 4352 /* (26+2) * 32 bit values */
126 #define HDSP_playbackRmsLevel 4612 /* 26 * 64 bit values */
127 #define HDSP_inputRmsLevel 4868 /* 26 * 64 bit values */
130 /* This is for H9652 cards
131 Peak values are read downward from the base
132 Rms values are read upward
133 There are rms values for the outputs too
134 26*3 values are read in ss mode
135 14*3 in ds mode, with no gap between values
137 #define HDSP_9652_peakBase 7164
138 #define HDSP_9652_rmsBase 4096
140 /* c.f. the hdsp_9632_meters_t struct */
141 #define HDSP_9632_metersBase 4096
143 #define HDSP_IO_EXTENT 7168
145 /* control2 register bits */
147 #define HDSP_TMS 0x01
148 #define HDSP_TCK 0x02
149 #define HDSP_TDI 0x04
150 #define HDSP_JTAG 0x08
151 #define HDSP_PWDN 0x10
152 #define HDSP_PROGRAM 0x020
153 #define HDSP_CONFIG_MODE_0 0x040
154 #define HDSP_CONFIG_MODE_1 0x080
155 #define HDSP_VERSION_BIT 0x100
156 #define HDSP_BIGENDIAN_MODE 0x200
157 #define HDSP_RD_MULTIPLE 0x400
158 #define HDSP_9652_ENABLE_MIXER 0x800
159 #define HDSP_TDO 0x10000000
161 #define HDSP_S_PROGRAM (HDSP_PROGRAM|HDSP_CONFIG_MODE_0)
162 #define HDSP_S_LOAD (HDSP_PROGRAM|HDSP_CONFIG_MODE_1)
164 /* Control Register bits */
166 #define HDSP_Start (1<<0) /* start engine */
167 #define HDSP_Latency0 (1<<1) /* buffer size = 2^n where n is defined by Latency{2,1,0} */
168 #define HDSP_Latency1 (1<<2) /* [ see above ] */
169 #define HDSP_Latency2 (1<<3) /* [ see above ] */
170 #define HDSP_ClockModeMaster (1<<4) /* 1=Master, 0=Slave/Autosync */
171 #define HDSP_AudioInterruptEnable (1<<5) /* what do you think ? */
172 #define HDSP_Frequency0 (1<<6) /* 0=44.1kHz/88.2kHz/176.4kHz 1=48kHz/96kHz/192kHz */
173 #define HDSP_Frequency1 (1<<7) /* 0=32kHz/64kHz/128kHz */
174 #define HDSP_DoubleSpeed (1<<8) /* 0=normal speed, 1=double speed */
175 #define HDSP_SPDIFProfessional (1<<9) /* 0=consumer, 1=professional */
176 #define HDSP_SPDIFEmphasis (1<<10) /* 0=none, 1=on */
177 #define HDSP_SPDIFNonAudio (1<<11) /* 0=off, 1=on */
178 #define HDSP_SPDIFOpticalOut (1<<12) /* 1=use 1st ADAT connector for SPDIF, 0=do not */
179 #define HDSP_SyncRef2 (1<<13)
180 #define HDSP_SPDIFInputSelect0 (1<<14)
181 #define HDSP_SPDIFInputSelect1 (1<<15)
182 #define HDSP_SyncRef0 (1<<16)
183 #define HDSP_SyncRef1 (1<<17)
184 #define HDSP_AnalogExtensionBoard (1<<18) /* For H9632 cards */
185 #define HDSP_XLRBreakoutCable (1<<20) /* For H9632 cards */
186 #define HDSP_Midi0InterruptEnable (1<<22)
187 #define HDSP_Midi1InterruptEnable (1<<23)
188 #define HDSP_LineOut (1<<24)
189 #define HDSP_ADGain0 (1<<25) /* From here : H9632 specific */
190 #define HDSP_ADGain1 (1<<26)
191 #define HDSP_DAGain0 (1<<27)
192 #define HDSP_DAGain1 (1<<28)
193 #define HDSP_PhoneGain0 (1<<29)
194 #define HDSP_PhoneGain1 (1<<30)
195 #define HDSP_QuadSpeed (1<<31)
197 #define HDSP_ADGainMask (HDSP_ADGain0|HDSP_ADGain1)
198 #define HDSP_ADGainMinus10dBV HDSP_ADGainMask
199 #define HDSP_ADGainPlus4dBu (HDSP_ADGain0)
200 #define HDSP_ADGainLowGain 0
202 #define HDSP_DAGainMask (HDSP_DAGain0|HDSP_DAGain1)
203 #define HDSP_DAGainHighGain HDSP_DAGainMask
204 #define HDSP_DAGainPlus4dBu (HDSP_DAGain0)
205 #define HDSP_DAGainMinus10dBV 0
207 #define HDSP_PhoneGainMask (HDSP_PhoneGain0|HDSP_PhoneGain1)
208 #define HDSP_PhoneGain0dB HDSP_PhoneGainMask
209 #define HDSP_PhoneGainMinus6dB (HDSP_PhoneGain0)
210 #define HDSP_PhoneGainMinus12dB 0
212 #define HDSP_LatencyMask (HDSP_Latency0|HDSP_Latency1|HDSP_Latency2)
213 #define HDSP_FrequencyMask (HDSP_Frequency0|HDSP_Frequency1|HDSP_DoubleSpeed|HDSP_QuadSpeed)
215 #define HDSP_SPDIFInputMask (HDSP_SPDIFInputSelect0|HDSP_SPDIFInputSelect1)
216 #define HDSP_SPDIFInputADAT1 0
217 #define HDSP_SPDIFInputCoaxial (HDSP_SPDIFInputSelect0)
218 #define HDSP_SPDIFInputCdrom (HDSP_SPDIFInputSelect1)
219 #define HDSP_SPDIFInputAES (HDSP_SPDIFInputSelect0|HDSP_SPDIFInputSelect1)
221 #define HDSP_SyncRefMask (HDSP_SyncRef0|HDSP_SyncRef1|HDSP_SyncRef2)
222 #define HDSP_SyncRef_ADAT1 0
223 #define HDSP_SyncRef_ADAT2 (HDSP_SyncRef0)
224 #define HDSP_SyncRef_ADAT3 (HDSP_SyncRef1)
225 #define HDSP_SyncRef_SPDIF (HDSP_SyncRef0|HDSP_SyncRef1)
226 #define HDSP_SyncRef_WORD (HDSP_SyncRef2)
227 #define HDSP_SyncRef_ADAT_SYNC (HDSP_SyncRef0|HDSP_SyncRef2)
229 /* Sample Clock Sources */
231 #define HDSP_CLOCK_SOURCE_AUTOSYNC 0
232 #define HDSP_CLOCK_SOURCE_INTERNAL_32KHZ 1
233 #define HDSP_CLOCK_SOURCE_INTERNAL_44_1KHZ 2
234 #define HDSP_CLOCK_SOURCE_INTERNAL_48KHZ 3
235 #define HDSP_CLOCK_SOURCE_INTERNAL_64KHZ 4
236 #define HDSP_CLOCK_SOURCE_INTERNAL_88_2KHZ 5
237 #define HDSP_CLOCK_SOURCE_INTERNAL_96KHZ 6
238 #define HDSP_CLOCK_SOURCE_INTERNAL_128KHZ 7
239 #define HDSP_CLOCK_SOURCE_INTERNAL_176_4KHZ 8
240 #define HDSP_CLOCK_SOURCE_INTERNAL_192KHZ 9
242 /* Preferred sync reference choices - used by "pref_sync_ref" control switch */
244 #define HDSP_SYNC_FROM_WORD 0
245 #define HDSP_SYNC_FROM_SPDIF 1
246 #define HDSP_SYNC_FROM_ADAT1 2
247 #define HDSP_SYNC_FROM_ADAT_SYNC 3
248 #define HDSP_SYNC_FROM_ADAT2 4
249 #define HDSP_SYNC_FROM_ADAT3 5
251 /* SyncCheck status */
253 #define HDSP_SYNC_CHECK_NO_LOCK 0
254 #define HDSP_SYNC_CHECK_LOCK 1
255 #define HDSP_SYNC_CHECK_SYNC 2
257 /* AutoSync references - used by "autosync_ref" control switch */
259 #define HDSP_AUTOSYNC_FROM_WORD 0
260 #define HDSP_AUTOSYNC_FROM_ADAT_SYNC 1
261 #define HDSP_AUTOSYNC_FROM_SPDIF 2
262 #define HDSP_AUTOSYNC_FROM_NONE 3
263 #define HDSP_AUTOSYNC_FROM_ADAT1 4
264 #define HDSP_AUTOSYNC_FROM_ADAT2 5
265 #define HDSP_AUTOSYNC_FROM_ADAT3 6
267 /* Possible sources of S/PDIF input */
269 #define HDSP_SPDIFIN_OPTICAL 0 /* optical (ADAT1) */
270 #define HDSP_SPDIFIN_COAXIAL 1 /* coaxial (RCA) */
271 #define HDSP_SPDIFIN_INTERNAL 2 /* internal (CDROM) */
272 #define HDSP_SPDIFIN_AES 3 /* xlr for H9632 (AES)*/
274 #define HDSP_Frequency32KHz HDSP_Frequency0
275 #define HDSP_Frequency44_1KHz HDSP_Frequency1
276 #define HDSP_Frequency48KHz (HDSP_Frequency1|HDSP_Frequency0)
277 #define HDSP_Frequency64KHz (HDSP_DoubleSpeed|HDSP_Frequency0)
278 #define HDSP_Frequency88_2KHz (HDSP_DoubleSpeed|HDSP_Frequency1)
279 #define HDSP_Frequency96KHz (HDSP_DoubleSpeed|HDSP_Frequency1|HDSP_Frequency0)
280 /* For H9632 cards */
281 #define HDSP_Frequency128KHz (HDSP_QuadSpeed|HDSP_DoubleSpeed|HDSP_Frequency0)
282 #define HDSP_Frequency176_4KHz (HDSP_QuadSpeed|HDSP_DoubleSpeed|HDSP_Frequency1)
283 #define HDSP_Frequency192KHz (HDSP_QuadSpeed|HDSP_DoubleSpeed|HDSP_Frequency1|HDSP_Frequency0)
284 /* RME says n = 104857600000000, but in the windows MADI driver, I see:
285 return 104857600000000 / rate; // 100 MHz
286 return 110100480000000 / rate; // 105 MHz
288 #define DDS_NUMERATOR 104857600000000ULL; /* = 2^20 * 10^8 */
290 #define hdsp_encode_latency(x) (((x)<<1) & HDSP_LatencyMask)
291 #define hdsp_decode_latency(x) (((x) & HDSP_LatencyMask)>>1)
293 #define hdsp_encode_spdif_in(x) (((x)&0x3)<<14)
294 #define hdsp_decode_spdif_in(x) (((x)>>14)&0x3)
296 /* Status Register bits */
298 #define HDSP_audioIRQPending (1<<0)
299 #define HDSP_Lock2 (1<<1) /* this is for Digiface and H9652 */
300 #define HDSP_spdifFrequency3 HDSP_Lock2 /* this is for H9632 only */
301 #define HDSP_Lock1 (1<<2)
302 #define HDSP_Lock0 (1<<3)
303 #define HDSP_SPDIFSync (1<<4)
304 #define HDSP_TimecodeLock (1<<5)
305 #define HDSP_BufferPositionMask 0x000FFC0 /* Bit 6..15 : h/w buffer pointer */
306 #define HDSP_Sync2 (1<<16)
307 #define HDSP_Sync1 (1<<17)
308 #define HDSP_Sync0 (1<<18)
309 #define HDSP_DoubleSpeedStatus (1<<19)
310 #define HDSP_ConfigError (1<<20)
311 #define HDSP_DllError (1<<21)
312 #define HDSP_spdifFrequency0 (1<<22)
313 #define HDSP_spdifFrequency1 (1<<23)
314 #define HDSP_spdifFrequency2 (1<<24)
315 #define HDSP_SPDIFErrorFlag (1<<25)
316 #define HDSP_BufferID (1<<26)
317 #define HDSP_TimecodeSync (1<<27)
318 #define HDSP_AEBO (1<<28) /* H9632 specific Analog Extension Boards */
319 #define HDSP_AEBI (1<<29) /* 0 = present, 1 = absent */
320 #define HDSP_midi0IRQPending (1<<30)
321 #define HDSP_midi1IRQPending (1<<31)
323 #define HDSP_spdifFrequencyMask (HDSP_spdifFrequency0|HDSP_spdifFrequency1|HDSP_spdifFrequency2)
325 #define HDSP_spdifFrequency32KHz (HDSP_spdifFrequency0)
326 #define HDSP_spdifFrequency44_1KHz (HDSP_spdifFrequency1)
327 #define HDSP_spdifFrequency48KHz (HDSP_spdifFrequency0|HDSP_spdifFrequency1)
329 #define HDSP_spdifFrequency64KHz (HDSP_spdifFrequency2)
330 #define HDSP_spdifFrequency88_2KHz (HDSP_spdifFrequency0|HDSP_spdifFrequency2)
331 #define HDSP_spdifFrequency96KHz (HDSP_spdifFrequency2|HDSP_spdifFrequency1)
333 /* This is for H9632 cards */
334 #define HDSP_spdifFrequency128KHz HDSP_spdifFrequencyMask
335 #define HDSP_spdifFrequency176_4KHz HDSP_spdifFrequency3
336 #define HDSP_spdifFrequency192KHz (HDSP_spdifFrequency3|HDSP_spdifFrequency0)
338 /* Status2 Register bits */
340 #define HDSP_version0 (1<<0)
341 #define HDSP_version1 (1<<1)
342 #define HDSP_version2 (1<<2)
343 #define HDSP_wc_lock (1<<3)
344 #define HDSP_wc_sync (1<<4)
345 #define HDSP_inp_freq0 (1<<5)
346 #define HDSP_inp_freq1 (1<<6)
347 #define HDSP_inp_freq2 (1<<7)
348 #define HDSP_SelSyncRef0 (1<<8)
349 #define HDSP_SelSyncRef1 (1<<9)
350 #define HDSP_SelSyncRef2 (1<<10)
352 #define HDSP_wc_valid (HDSP_wc_lock|HDSP_wc_sync)
354 #define HDSP_systemFrequencyMask (HDSP_inp_freq0|HDSP_inp_freq1|HDSP_inp_freq2)
355 #define HDSP_systemFrequency32 (HDSP_inp_freq0)
356 #define HDSP_systemFrequency44_1 (HDSP_inp_freq1)
357 #define HDSP_systemFrequency48 (HDSP_inp_freq0|HDSP_inp_freq1)
358 #define HDSP_systemFrequency64 (HDSP_inp_freq2)
359 #define HDSP_systemFrequency88_2 (HDSP_inp_freq0|HDSP_inp_freq2)
360 #define HDSP_systemFrequency96 (HDSP_inp_freq1|HDSP_inp_freq2)
361 /* FIXME : more values for 9632 cards ? */
363 #define HDSP_SelSyncRefMask (HDSP_SelSyncRef0|HDSP_SelSyncRef1|HDSP_SelSyncRef2)
364 #define HDSP_SelSyncRef_ADAT1 0
365 #define HDSP_SelSyncRef_ADAT2 (HDSP_SelSyncRef0)
366 #define HDSP_SelSyncRef_ADAT3 (HDSP_SelSyncRef1)
367 #define HDSP_SelSyncRef_SPDIF (HDSP_SelSyncRef0|HDSP_SelSyncRef1)
368 #define HDSP_SelSyncRef_WORD (HDSP_SelSyncRef2)
369 #define HDSP_SelSyncRef_ADAT_SYNC (HDSP_SelSyncRef0|HDSP_SelSyncRef2)
371 /* Card state flags */
373 #define HDSP_InitializationComplete (1<<0)
374 #define HDSP_FirmwareLoaded (1<<1)
375 #define HDSP_FirmwareCached (1<<2)
377 /* FIFO wait times, defined in terms of 1/10ths of msecs */
379 #define HDSP_LONG_WAIT 5000
380 #define HDSP_SHORT_WAIT 30
382 #define UNITY_GAIN 32768
383 #define MINUS_INFINITY_GAIN 0
385 /* the size of a substream (1 mono data stream) */
387 #define HDSP_CHANNEL_BUFFER_SAMPLES (16*1024)
388 #define HDSP_CHANNEL_BUFFER_BYTES (4*HDSP_CHANNEL_BUFFER_SAMPLES)
390 /* the size of the area we need to allocate for DMA transfers. the
391 size is the same regardless of the number of channels - the
392 Multiface still uses the same memory area.
394 Note that we allocate 1 more channel than is apparently needed
395 because the h/w seems to write 1 byte beyond the end of the last
399 #define HDSP_DMA_AREA_BYTES ((HDSP_MAX_CHANNELS+1) * HDSP_CHANNEL_BUFFER_BYTES)
400 #define HDSP_DMA_AREA_KILOBYTES (HDSP_DMA_AREA_BYTES/1024)
402 /* use hotplug firmeare loader? */
403 #if defined(CONFIG_FW_LOADER) || defined(CONFIG_FW_LOADER_MODULE)
404 #if !defined(HDSP_USE_HWDEP_LOADER) && !defined(CONFIG_SND_HDSP)
405 #define HDSP_FW_LOADER
409 struct hdsp_9632_meters {
411 u32 playback_peak[16];
415 u32 input_rms_low[16];
416 u32 playback_rms_low[16];
417 u32 output_rms_low[16];
419 u32 input_rms_high[16];
420 u32 playback_rms_high[16];
421 u32 output_rms_high[16];
422 u32 xxx_rms_high[16];
428 struct snd_rawmidi *rmidi;
429 struct snd_rawmidi_substream *input;
430 struct snd_rawmidi_substream *output;
431 char istimer; /* timer in use */
432 struct timer_list timer;
439 struct snd_pcm_substream *capture_substream;
440 struct snd_pcm_substream *playback_substream;
441 struct hdsp_midi midi[2];
442 struct tasklet_struct midi_tasklet;
443 int use_midi_tasklet;
445 u32 control_register; /* cached value */
446 u32 control2_register; /* cached value */
448 u32 creg_spdif_stream;
449 int clock_source_locked;
450 char *card_name; /* digiface/multiface */
451 enum HDSP_IO_Type io_type; /* ditto, but for code use */
452 unsigned short firmware_rev;
453 unsigned short state; /* stores state bits */
454 u32 firmware_cache[24413]; /* this helps recover from accidental iobox power failure */
455 size_t period_bytes; /* guess what this is */
456 unsigned char max_channels;
457 unsigned char qs_in_channels; /* quad speed mode for H9632 */
458 unsigned char ds_in_channels;
459 unsigned char ss_in_channels; /* different for multiface/digiface */
460 unsigned char qs_out_channels;
461 unsigned char ds_out_channels;
462 unsigned char ss_out_channels;
464 struct snd_dma_buffer capture_dma_buf;
465 struct snd_dma_buffer playback_dma_buf;
466 unsigned char *capture_buffer; /* suitably aligned address */
467 unsigned char *playback_buffer; /* suitably aligned address */
472 int system_sample_rate;
477 void __iomem *iobase;
478 struct snd_card *card;
480 struct snd_hwdep *hwdep;
482 struct snd_kcontrol *spdif_ctl;
483 unsigned short mixer_matrix[HDSP_MATRIX_MIXER_SIZE];
484 unsigned int dds_value; /* last value written to freq register */
487 /* These tables map the ALSA channels 1..N to the channels that we
488 need to use in order to find the relevant channel buffer. RME
489 refer to this kind of mapping as between "the ADAT channel and
490 the DMA channel." We index it using the logical audio channel,
491 and the value is the DMA channel (i.e. channel buffer number)
492 where the data for that channel can be read/written from/to.
495 static char channel_map_df_ss[HDSP_MAX_CHANNELS] = {
496 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17,
497 18, 19, 20, 21, 22, 23, 24, 25
500 static char channel_map_mf_ss[HDSP_MAX_CHANNELS] = { /* Multiface */
502 0, 1, 2, 3, 4, 5, 6, 7,
504 16, 17, 18, 19, 20, 21, 22, 23,
507 -1, -1, -1, -1, -1, -1, -1, -1
510 static char channel_map_ds[HDSP_MAX_CHANNELS] = {
511 /* ADAT channels are remapped */
512 1, 3, 5, 7, 9, 11, 13, 15, 17, 19, 21, 23,
513 /* channels 12 and 13 are S/PDIF */
515 /* others don't exist */
516 -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1
519 static char channel_map_H9632_ss[HDSP_MAX_CHANNELS] = {
521 0, 1, 2, 3, 4, 5, 6, 7,
526 /* AO4S-192 and AI4S-192 extension boards */
528 /* others don't exist */
529 -1, -1, -1, -1, -1, -1, -1, -1,
533 static char channel_map_H9632_ds[HDSP_MAX_CHANNELS] = {
540 /* AO4S-192 and AI4S-192 extension boards */
542 /* others don't exist */
543 -1, -1, -1, -1, -1, -1, -1, -1,
544 -1, -1, -1, -1, -1, -1
547 static char channel_map_H9632_qs[HDSP_MAX_CHANNELS] = {
548 /* ADAT is disabled in this mode */
553 /* AO4S-192 and AI4S-192 extension boards */
555 /* others don't exist */
556 -1, -1, -1, -1, -1, -1, -1, -1,
557 -1, -1, -1, -1, -1, -1, -1, -1,
561 static int snd_hammerfall_get_buffer(struct pci_dev *pci, struct snd_dma_buffer *dmab, size_t size)
563 dmab->dev.type = SNDRV_DMA_TYPE_DEV;
564 dmab->dev.dev = snd_dma_pci_data(pci);
565 if (snd_dma_get_reserved_buf(dmab, snd_dma_pci_buf_id(pci))) {
566 if (dmab->bytes >= size)
569 if (snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(pci),
575 static void snd_hammerfall_free_buffer(struct snd_dma_buffer *dmab, struct pci_dev *pci)
578 dmab->dev.dev = NULL; /* make it anonymous */
579 snd_dma_reserve_buf(dmab, snd_dma_pci_buf_id(pci));
584 static struct pci_device_id snd_hdsp_ids[] = {
586 .vendor = PCI_VENDOR_ID_XILINX,
587 .device = PCI_DEVICE_ID_XILINX_HAMMERFALL_DSP,
588 .subvendor = PCI_ANY_ID,
589 .subdevice = PCI_ANY_ID,
590 }, /* RME Hammerfall-DSP */
594 MODULE_DEVICE_TABLE(pci, snd_hdsp_ids);
597 static int snd_hdsp_create_alsa_devices(struct snd_card *card, struct hdsp *hdsp);
598 static int snd_hdsp_create_pcm(struct snd_card *card, struct hdsp *hdsp);
599 static int snd_hdsp_enable_io (struct hdsp *hdsp);
600 static void snd_hdsp_initialize_midi_flush (struct hdsp *hdsp);
601 static void snd_hdsp_initialize_channels (struct hdsp *hdsp);
602 static int hdsp_fifo_wait(struct hdsp *hdsp, int count, int timeout);
603 static int hdsp_autosync_ref(struct hdsp *hdsp);
604 static int snd_hdsp_set_defaults(struct hdsp *hdsp);
605 static void snd_hdsp_9652_enable_mixer (struct hdsp *hdsp);
607 static int hdsp_playback_to_output_key (struct hdsp *hdsp, int in, int out)
609 switch (hdsp->io_type) {
613 return (64 * out) + (32 + (in));
615 return (32 * out) + (16 + (in));
617 return (52 * out) + (26 + (in));
621 static int hdsp_input_to_output_key (struct hdsp *hdsp, int in, int out)
623 switch (hdsp->io_type) {
627 return (64 * out) + in;
629 return (32 * out) + in;
631 return (52 * out) + in;
635 static void hdsp_write(struct hdsp *hdsp, int reg, int val)
637 writel(val, hdsp->iobase + reg);
640 static unsigned int hdsp_read(struct hdsp *hdsp, int reg)
642 return readl (hdsp->iobase + reg);
645 static int hdsp_check_for_iobox (struct hdsp *hdsp)
648 if (hdsp->io_type == H9652 || hdsp->io_type == H9632) return 0;
649 if (hdsp_read (hdsp, HDSP_statusRegister) & HDSP_ConfigError) {
650 snd_printk ("Hammerfall-DSP: no Digiface or Multiface connected!\n");
651 hdsp->state &= ~HDSP_FirmwareLoaded;
658 static int snd_hdsp_load_firmware_from_cache(struct hdsp *hdsp) {
663 if ((hdsp_read (hdsp, HDSP_statusRegister) & HDSP_DllError) != 0) {
665 snd_printk ("Hammerfall-DSP: loading firmware\n");
667 hdsp_write (hdsp, HDSP_control2Reg, HDSP_S_PROGRAM);
668 hdsp_write (hdsp, HDSP_fifoData, 0);
670 if (hdsp_fifo_wait (hdsp, 0, HDSP_LONG_WAIT)) {
671 snd_printk ("Hammerfall-DSP: timeout waiting for download preparation\n");
675 hdsp_write (hdsp, HDSP_control2Reg, HDSP_S_LOAD);
677 for (i = 0; i < 24413; ++i) {
678 hdsp_write(hdsp, HDSP_fifoData, hdsp->firmware_cache[i]);
679 if (hdsp_fifo_wait (hdsp, 127, HDSP_LONG_WAIT)) {
680 snd_printk ("Hammerfall-DSP: timeout during firmware loading\n");
687 if (hdsp_fifo_wait (hdsp, 0, HDSP_LONG_WAIT)) {
688 snd_printk ("Hammerfall-DSP: timeout at end of firmware loading\n");
692 #ifdef SNDRV_BIG_ENDIAN
693 hdsp->control2_register = HDSP_BIGENDIAN_MODE;
695 hdsp->control2_register = 0;
697 hdsp_write (hdsp, HDSP_control2Reg, hdsp->control2_register);
698 snd_printk ("Hammerfall-DSP: finished firmware loading\n");
701 if (hdsp->state & HDSP_InitializationComplete) {
702 snd_printk(KERN_INFO "Hammerfall-DSP: firmware loaded from cache, restoring defaults\n");
703 spin_lock_irqsave(&hdsp->lock, flags);
704 snd_hdsp_set_defaults(hdsp);
705 spin_unlock_irqrestore(&hdsp->lock, flags);
708 hdsp->state |= HDSP_FirmwareLoaded;
713 static int hdsp_get_iobox_version (struct hdsp *hdsp)
715 if ((hdsp_read (hdsp, HDSP_statusRegister) & HDSP_DllError) != 0) {
717 hdsp_write (hdsp, HDSP_control2Reg, HDSP_PROGRAM);
718 hdsp_write (hdsp, HDSP_fifoData, 0);
719 if (hdsp_fifo_wait (hdsp, 0, HDSP_SHORT_WAIT) < 0)
722 hdsp_write (hdsp, HDSP_control2Reg, HDSP_S_LOAD);
723 hdsp_write (hdsp, HDSP_fifoData, 0);
725 if (hdsp_fifo_wait (hdsp, 0, HDSP_SHORT_WAIT)) {
726 hdsp->io_type = Multiface;
727 hdsp_write (hdsp, HDSP_control2Reg, HDSP_VERSION_BIT);
728 hdsp_write (hdsp, HDSP_control2Reg, HDSP_S_LOAD);
729 hdsp_fifo_wait (hdsp, 0, HDSP_SHORT_WAIT);
731 hdsp->io_type = Digiface;
734 /* firmware was already loaded, get iobox type */
735 if (hdsp_read(hdsp, HDSP_status2Register) & HDSP_version1)
736 hdsp->io_type = Multiface;
738 hdsp->io_type = Digiface;
744 #ifdef HDSP_FW_LOADER
745 static int __devinit hdsp_request_fw_loader(struct hdsp *hdsp);
748 static int hdsp_check_for_firmware (struct hdsp *hdsp, int load_on_demand)
750 if (hdsp->io_type == H9652 || hdsp->io_type == H9632)
752 if ((hdsp_read (hdsp, HDSP_statusRegister) & HDSP_DllError) != 0) {
753 hdsp->state &= ~HDSP_FirmwareLoaded;
754 if (! load_on_demand)
756 snd_printk(KERN_ERR "Hammerfall-DSP: firmware not present.\n");
757 /* try to load firmware */
758 if (! (hdsp->state & HDSP_FirmwareCached)) {
759 #ifdef HDSP_FW_LOADER
760 if (! hdsp_request_fw_loader(hdsp))
764 "Hammerfall-DSP: No firmware loaded nor "
765 "cached, please upload firmware.\n");
768 if (snd_hdsp_load_firmware_from_cache(hdsp) != 0) {
770 "Hammerfall-DSP: Firmware loading from "
771 "cache failed, please upload manually.\n");
779 static int hdsp_fifo_wait(struct hdsp *hdsp, int count, int timeout)
783 /* the fifoStatus registers reports on how many words
784 are available in the command FIFO.
787 for (i = 0; i < timeout; i++) {
789 if ((int)(hdsp_read (hdsp, HDSP_fifoStatus) & 0xff) <= count)
792 /* not very friendly, but we only do this during a firmware
793 load and changing the mixer, so we just put up with it.
799 snd_printk ("Hammerfall-DSP: wait for FIFO status <= %d failed after %d iterations\n",
804 static int hdsp_read_gain (struct hdsp *hdsp, unsigned int addr)
806 if (addr >= HDSP_MATRIX_MIXER_SIZE)
809 return hdsp->mixer_matrix[addr];
812 static int hdsp_write_gain(struct hdsp *hdsp, unsigned int addr, unsigned short data)
816 if (addr >= HDSP_MATRIX_MIXER_SIZE)
819 if (hdsp->io_type == H9652 || hdsp->io_type == H9632) {
821 /* from martin bjornsen:
823 "You can only write dwords to the
824 mixer memory which contain two
825 mixer values in the low and high
826 word. So if you want to change
827 value 0 you have to read value 1
828 from the cache and write both to
829 the first dword in the mixer
833 if (hdsp->io_type == H9632 && addr >= 512)
836 if (hdsp->io_type == H9652 && addr >= 1352)
839 hdsp->mixer_matrix[addr] = data;
842 /* `addr' addresses a 16-bit wide address, but
843 the address space accessed via hdsp_write
844 uses byte offsets. put another way, addr
845 varies from 0 to 1351, but to access the
846 corresponding memory location, we need
847 to access 0 to 2703 ...
851 hdsp_write (hdsp, 4096 + (ad*4),
852 (hdsp->mixer_matrix[(addr&0x7fe)+1] << 16) +
853 hdsp->mixer_matrix[addr&0x7fe]);
859 ad = (addr << 16) + data;
861 if (hdsp_fifo_wait(hdsp, 127, HDSP_LONG_WAIT))
864 hdsp_write (hdsp, HDSP_fifoData, ad);
865 hdsp->mixer_matrix[addr] = data;
872 static int snd_hdsp_use_is_exclusive(struct hdsp *hdsp)
877 spin_lock_irqsave(&hdsp->lock, flags);
878 if ((hdsp->playback_pid != hdsp->capture_pid) &&
879 (hdsp->playback_pid >= 0) && (hdsp->capture_pid >= 0))
881 spin_unlock_irqrestore(&hdsp->lock, flags);
885 static int hdsp_external_sample_rate (struct hdsp *hdsp)
887 unsigned int status2 = hdsp_read(hdsp, HDSP_status2Register);
888 unsigned int rate_bits = status2 & HDSP_systemFrequencyMask;
891 case HDSP_systemFrequency32: return 32000;
892 case HDSP_systemFrequency44_1: return 44100;
893 case HDSP_systemFrequency48: return 48000;
894 case HDSP_systemFrequency64: return 64000;
895 case HDSP_systemFrequency88_2: return 88200;
896 case HDSP_systemFrequency96: return 96000;
902 static int hdsp_spdif_sample_rate(struct hdsp *hdsp)
904 unsigned int status = hdsp_read(hdsp, HDSP_statusRegister);
905 unsigned int rate_bits = (status & HDSP_spdifFrequencyMask);
907 if (status & HDSP_SPDIFErrorFlag)
911 case HDSP_spdifFrequency32KHz: return 32000;
912 case HDSP_spdifFrequency44_1KHz: return 44100;
913 case HDSP_spdifFrequency48KHz: return 48000;
914 case HDSP_spdifFrequency64KHz: return 64000;
915 case HDSP_spdifFrequency88_2KHz: return 88200;
916 case HDSP_spdifFrequency96KHz: return 96000;
917 case HDSP_spdifFrequency128KHz:
918 if (hdsp->io_type == H9632) return 128000;
920 case HDSP_spdifFrequency176_4KHz:
921 if (hdsp->io_type == H9632) return 176400;
923 case HDSP_spdifFrequency192KHz:
924 if (hdsp->io_type == H9632) return 192000;
929 snd_printk ("Hammerfall-DSP: unknown spdif frequency status; bits = 0x%x, status = 0x%x\n", rate_bits, status);
933 static void hdsp_compute_period_size(struct hdsp *hdsp)
935 hdsp->period_bytes = 1 << ((hdsp_decode_latency(hdsp->control_register) + 8));
938 static snd_pcm_uframes_t hdsp_hw_pointer(struct hdsp *hdsp)
942 position = hdsp_read(hdsp, HDSP_statusRegister);
944 if (!hdsp->precise_ptr)
945 return (position & HDSP_BufferID) ? (hdsp->period_bytes / 4) : 0;
947 position &= HDSP_BufferPositionMask;
949 position &= (hdsp->period_bytes/2) - 1;
953 static void hdsp_reset_hw_pointer(struct hdsp *hdsp)
955 hdsp_write (hdsp, HDSP_resetPointer, 0);
956 if (hdsp->io_type == H9632 && hdsp->firmware_rev >= 152)
957 /* HDSP_resetPointer = HDSP_freqReg, which is strange and
958 * requires (?) to write again DDS value after a reset pointer
959 * (at least, it works like this) */
960 hdsp_write (hdsp, HDSP_freqReg, hdsp->dds_value);
963 static void hdsp_start_audio(struct hdsp *s)
965 s->control_register |= (HDSP_AudioInterruptEnable | HDSP_Start);
966 hdsp_write(s, HDSP_controlRegister, s->control_register);
969 static void hdsp_stop_audio(struct hdsp *s)
971 s->control_register &= ~(HDSP_Start | HDSP_AudioInterruptEnable);
972 hdsp_write(s, HDSP_controlRegister, s->control_register);
975 static void hdsp_silence_playback(struct hdsp *hdsp)
977 memset(hdsp->playback_buffer, 0, HDSP_DMA_AREA_BYTES);
980 static int hdsp_set_interrupt_interval(struct hdsp *s, unsigned int frames)
984 spin_lock_irq(&s->lock);
993 s->control_register &= ~HDSP_LatencyMask;
994 s->control_register |= hdsp_encode_latency(n);
996 hdsp_write(s, HDSP_controlRegister, s->control_register);
998 hdsp_compute_period_size(s);
1000 spin_unlock_irq(&s->lock);
1005 static void hdsp_set_dds_value(struct hdsp *hdsp, int rate)
1012 else if (rate >= 56000)
1016 div64_32(&n, rate, &r);
1017 /* n should be less than 2^32 for being written to FREQ register */
1018 snd_assert((n >> 32) == 0);
1019 /* HDSP_freqReg and HDSP_resetPointer are the same, so keep the DDS
1020 value to write it after a reset */
1021 hdsp->dds_value = n;
1022 hdsp_write(hdsp, HDSP_freqReg, hdsp->dds_value);
1025 static int hdsp_set_rate(struct hdsp *hdsp, int rate, int called_internally)
1027 int reject_if_open = 0;
1031 /* ASSUMPTION: hdsp->lock is either held, or
1032 there is no need for it (e.g. during module
1036 if (!(hdsp->control_register & HDSP_ClockModeMaster)) {
1037 if (called_internally) {
1038 /* request from ctl or card initialization */
1039 snd_printk(KERN_ERR "Hammerfall-DSP: device is not running as a clock master: cannot set sample rate.\n");
1042 /* hw_param request while in AutoSync mode */
1043 int external_freq = hdsp_external_sample_rate(hdsp);
1044 int spdif_freq = hdsp_spdif_sample_rate(hdsp);
1046 if ((spdif_freq == external_freq*2) && (hdsp_autosync_ref(hdsp) >= HDSP_AUTOSYNC_FROM_ADAT1))
1047 snd_printk(KERN_INFO "Hammerfall-DSP: Detected ADAT in double speed mode\n");
1048 else if (hdsp->io_type == H9632 && (spdif_freq == external_freq*4) && (hdsp_autosync_ref(hdsp) >= HDSP_AUTOSYNC_FROM_ADAT1))
1049 snd_printk(KERN_INFO "Hammerfall-DSP: Detected ADAT in quad speed mode\n");
1050 else if (rate != external_freq) {
1051 snd_printk(KERN_INFO "Hammerfall-DSP: No AutoSync source for requested rate\n");
1057 current_rate = hdsp->system_sample_rate;
1059 /* Changing from a "single speed" to a "double speed" rate is
1060 not allowed if any substreams are open. This is because
1061 such a change causes a shift in the location of
1062 the DMA buffers and a reduction in the number of available
1065 Note that a similar but essentially insoluble problem
1066 exists for externally-driven rate changes. All we can do
1067 is to flag rate changes in the read/write routines. */
1069 if (rate > 96000 && hdsp->io_type != H9632)
1074 if (current_rate > 48000)
1076 rate_bits = HDSP_Frequency32KHz;
1079 if (current_rate > 48000)
1081 rate_bits = HDSP_Frequency44_1KHz;
1084 if (current_rate > 48000)
1086 rate_bits = HDSP_Frequency48KHz;
1089 if (current_rate <= 48000 || current_rate > 96000)
1091 rate_bits = HDSP_Frequency64KHz;
1094 if (current_rate <= 48000 || current_rate > 96000)
1096 rate_bits = HDSP_Frequency88_2KHz;
1099 if (current_rate <= 48000 || current_rate > 96000)
1101 rate_bits = HDSP_Frequency96KHz;
1104 if (current_rate < 128000)
1106 rate_bits = HDSP_Frequency128KHz;
1109 if (current_rate < 128000)
1111 rate_bits = HDSP_Frequency176_4KHz;
1114 if (current_rate < 128000)
1116 rate_bits = HDSP_Frequency192KHz;
1122 if (reject_if_open && (hdsp->capture_pid >= 0 || hdsp->playback_pid >= 0)) {
1123 snd_printk ("Hammerfall-DSP: cannot change speed mode (capture PID = %d, playback PID = %d)\n",
1125 hdsp->playback_pid);
1129 hdsp->control_register &= ~HDSP_FrequencyMask;
1130 hdsp->control_register |= rate_bits;
1131 hdsp_write(hdsp, HDSP_controlRegister, hdsp->control_register);
1133 /* For HDSP9632 rev 152, need to set DDS value in FREQ register */
1134 if (hdsp->io_type == H9632 && hdsp->firmware_rev >= 152)
1135 hdsp_set_dds_value(hdsp, rate);
1137 if (rate >= 128000) {
1138 hdsp->channel_map = channel_map_H9632_qs;
1139 } else if (rate > 48000) {
1140 if (hdsp->io_type == H9632)
1141 hdsp->channel_map = channel_map_H9632_ds;
1143 hdsp->channel_map = channel_map_ds;
1145 switch (hdsp->io_type) {
1147 hdsp->channel_map = channel_map_mf_ss;
1151 hdsp->channel_map = channel_map_df_ss;
1154 hdsp->channel_map = channel_map_H9632_ss;
1157 /* should never happen */
1162 hdsp->system_sample_rate = rate;
1167 /*----------------------------------------------------------------------------
1169 ----------------------------------------------------------------------------*/
1171 static unsigned char snd_hdsp_midi_read_byte (struct hdsp *hdsp, int id)
1173 /* the hardware already does the relevant bit-mask with 0xff */
1175 return hdsp_read(hdsp, HDSP_midiDataIn1);
1177 return hdsp_read(hdsp, HDSP_midiDataIn0);
1180 static void snd_hdsp_midi_write_byte (struct hdsp *hdsp, int id, int val)
1182 /* the hardware already does the relevant bit-mask with 0xff */
1184 hdsp_write(hdsp, HDSP_midiDataOut1, val);
1186 hdsp_write(hdsp, HDSP_midiDataOut0, val);
1189 static int snd_hdsp_midi_input_available (struct hdsp *hdsp, int id)
1192 return (hdsp_read(hdsp, HDSP_midiStatusIn1) & 0xff);
1194 return (hdsp_read(hdsp, HDSP_midiStatusIn0) & 0xff);
1197 static int snd_hdsp_midi_output_possible (struct hdsp *hdsp, int id)
1199 int fifo_bytes_used;
1202 fifo_bytes_used = hdsp_read(hdsp, HDSP_midiStatusOut1) & 0xff;
1204 fifo_bytes_used = hdsp_read(hdsp, HDSP_midiStatusOut0) & 0xff;
1206 if (fifo_bytes_used < 128)
1207 return 128 - fifo_bytes_used;
1212 static void snd_hdsp_flush_midi_input (struct hdsp *hdsp, int id)
1214 while (snd_hdsp_midi_input_available (hdsp, id))
1215 snd_hdsp_midi_read_byte (hdsp, id);
1218 static int snd_hdsp_midi_output_write (struct hdsp_midi *hmidi)
1220 unsigned long flags;
1224 unsigned char buf[128];
1226 /* Output is not interrupt driven */
1228 spin_lock_irqsave (&hmidi->lock, flags);
1229 if (hmidi->output) {
1230 if (!snd_rawmidi_transmit_empty (hmidi->output)) {
1231 if ((n_pending = snd_hdsp_midi_output_possible (hmidi->hdsp, hmidi->id)) > 0) {
1232 if (n_pending > (int)sizeof (buf))
1233 n_pending = sizeof (buf);
1235 if ((to_write = snd_rawmidi_transmit (hmidi->output, buf, n_pending)) > 0) {
1236 for (i = 0; i < to_write; ++i)
1237 snd_hdsp_midi_write_byte (hmidi->hdsp, hmidi->id, buf[i]);
1242 spin_unlock_irqrestore (&hmidi->lock, flags);
1246 static int snd_hdsp_midi_input_read (struct hdsp_midi *hmidi)
1248 unsigned char buf[128]; /* this buffer is designed to match the MIDI input FIFO size */
1249 unsigned long flags;
1253 spin_lock_irqsave (&hmidi->lock, flags);
1254 if ((n_pending = snd_hdsp_midi_input_available (hmidi->hdsp, hmidi->id)) > 0) {
1256 if (n_pending > (int)sizeof (buf))
1257 n_pending = sizeof (buf);
1258 for (i = 0; i < n_pending; ++i)
1259 buf[i] = snd_hdsp_midi_read_byte (hmidi->hdsp, hmidi->id);
1261 snd_rawmidi_receive (hmidi->input, buf, n_pending);
1263 /* flush the MIDI input FIFO */
1265 snd_hdsp_midi_read_byte (hmidi->hdsp, hmidi->id);
1270 hmidi->hdsp->control_register |= HDSP_Midi1InterruptEnable;
1272 hmidi->hdsp->control_register |= HDSP_Midi0InterruptEnable;
1273 hdsp_write(hmidi->hdsp, HDSP_controlRegister, hmidi->hdsp->control_register);
1274 spin_unlock_irqrestore (&hmidi->lock, flags);
1275 return snd_hdsp_midi_output_write (hmidi);
1278 static void snd_hdsp_midi_input_trigger(struct snd_rawmidi_substream *substream, int up)
1281 struct hdsp_midi *hmidi;
1282 unsigned long flags;
1285 hmidi = (struct hdsp_midi *) substream->rmidi->private_data;
1287 ie = hmidi->id ? HDSP_Midi1InterruptEnable : HDSP_Midi0InterruptEnable;
1288 spin_lock_irqsave (&hdsp->lock, flags);
1290 if (!(hdsp->control_register & ie)) {
1291 snd_hdsp_flush_midi_input (hdsp, hmidi->id);
1292 hdsp->control_register |= ie;
1295 hdsp->control_register &= ~ie;
1296 tasklet_kill(&hdsp->midi_tasklet);
1299 hdsp_write(hdsp, HDSP_controlRegister, hdsp->control_register);
1300 spin_unlock_irqrestore (&hdsp->lock, flags);
1303 static void snd_hdsp_midi_output_timer(unsigned long data)
1305 struct hdsp_midi *hmidi = (struct hdsp_midi *) data;
1306 unsigned long flags;
1308 snd_hdsp_midi_output_write(hmidi);
1309 spin_lock_irqsave (&hmidi->lock, flags);
1311 /* this does not bump hmidi->istimer, because the
1312 kernel automatically removed the timer when it
1313 expired, and we are now adding it back, thus
1314 leaving istimer wherever it was set before.
1317 if (hmidi->istimer) {
1318 hmidi->timer.expires = 1 + jiffies;
1319 add_timer(&hmidi->timer);
1322 spin_unlock_irqrestore (&hmidi->lock, flags);
1325 static void snd_hdsp_midi_output_trigger(struct snd_rawmidi_substream *substream, int up)
1327 struct hdsp_midi *hmidi;
1328 unsigned long flags;
1330 hmidi = (struct hdsp_midi *) substream->rmidi->private_data;
1331 spin_lock_irqsave (&hmidi->lock, flags);
1333 if (!hmidi->istimer) {
1334 init_timer(&hmidi->timer);
1335 hmidi->timer.function = snd_hdsp_midi_output_timer;
1336 hmidi->timer.data = (unsigned long) hmidi;
1337 hmidi->timer.expires = 1 + jiffies;
1338 add_timer(&hmidi->timer);
1342 if (hmidi->istimer && --hmidi->istimer <= 0)
1343 del_timer (&hmidi->timer);
1345 spin_unlock_irqrestore (&hmidi->lock, flags);
1347 snd_hdsp_midi_output_write(hmidi);
1350 static int snd_hdsp_midi_input_open(struct snd_rawmidi_substream *substream)
1352 struct hdsp_midi *hmidi;
1354 hmidi = (struct hdsp_midi *) substream->rmidi->private_data;
1355 spin_lock_irq (&hmidi->lock);
1356 snd_hdsp_flush_midi_input (hmidi->hdsp, hmidi->id);
1357 hmidi->input = substream;
1358 spin_unlock_irq (&hmidi->lock);
1363 static int snd_hdsp_midi_output_open(struct snd_rawmidi_substream *substream)
1365 struct hdsp_midi *hmidi;
1367 hmidi = (struct hdsp_midi *) substream->rmidi->private_data;
1368 spin_lock_irq (&hmidi->lock);
1369 hmidi->output = substream;
1370 spin_unlock_irq (&hmidi->lock);
1375 static int snd_hdsp_midi_input_close(struct snd_rawmidi_substream *substream)
1377 struct hdsp_midi *hmidi;
1379 snd_hdsp_midi_input_trigger (substream, 0);
1381 hmidi = (struct hdsp_midi *) substream->rmidi->private_data;
1382 spin_lock_irq (&hmidi->lock);
1383 hmidi->input = NULL;
1384 spin_unlock_irq (&hmidi->lock);
1389 static int snd_hdsp_midi_output_close(struct snd_rawmidi_substream *substream)
1391 struct hdsp_midi *hmidi;
1393 snd_hdsp_midi_output_trigger (substream, 0);
1395 hmidi = (struct hdsp_midi *) substream->rmidi->private_data;
1396 spin_lock_irq (&hmidi->lock);
1397 hmidi->output = NULL;
1398 spin_unlock_irq (&hmidi->lock);
1403 static struct snd_rawmidi_ops snd_hdsp_midi_output =
1405 .open = snd_hdsp_midi_output_open,
1406 .close = snd_hdsp_midi_output_close,
1407 .trigger = snd_hdsp_midi_output_trigger,
1410 static struct snd_rawmidi_ops snd_hdsp_midi_input =
1412 .open = snd_hdsp_midi_input_open,
1413 .close = snd_hdsp_midi_input_close,
1414 .trigger = snd_hdsp_midi_input_trigger,
1417 static int snd_hdsp_create_midi (struct snd_card *card, struct hdsp *hdsp, int id)
1421 hdsp->midi[id].id = id;
1422 hdsp->midi[id].rmidi = NULL;
1423 hdsp->midi[id].input = NULL;
1424 hdsp->midi[id].output = NULL;
1425 hdsp->midi[id].hdsp = hdsp;
1426 hdsp->midi[id].istimer = 0;
1427 hdsp->midi[id].pending = 0;
1428 spin_lock_init (&hdsp->midi[id].lock);
1430 sprintf (buf, "%s MIDI %d", card->shortname, id+1);
1431 if (snd_rawmidi_new (card, buf, id, 1, 1, &hdsp->midi[id].rmidi) < 0)
1434 sprintf (hdsp->midi[id].rmidi->name, "%s MIDI %d", card->id, id+1);
1435 hdsp->midi[id].rmidi->private_data = &hdsp->midi[id];
1437 snd_rawmidi_set_ops (hdsp->midi[id].rmidi, SNDRV_RAWMIDI_STREAM_OUTPUT, &snd_hdsp_midi_output);
1438 snd_rawmidi_set_ops (hdsp->midi[id].rmidi, SNDRV_RAWMIDI_STREAM_INPUT, &snd_hdsp_midi_input);
1440 hdsp->midi[id].rmidi->info_flags |= SNDRV_RAWMIDI_INFO_OUTPUT |
1441 SNDRV_RAWMIDI_INFO_INPUT |
1442 SNDRV_RAWMIDI_INFO_DUPLEX;
1447 /*-----------------------------------------------------------------------------
1449 ----------------------------------------------------------------------------*/
1451 static u32 snd_hdsp_convert_from_aes(struct snd_aes_iec958 *aes)
1454 val |= (aes->status[0] & IEC958_AES0_PROFESSIONAL) ? HDSP_SPDIFProfessional : 0;
1455 val |= (aes->status[0] & IEC958_AES0_NONAUDIO) ? HDSP_SPDIFNonAudio : 0;
1456 if (val & HDSP_SPDIFProfessional)
1457 val |= (aes->status[0] & IEC958_AES0_PRO_EMPHASIS_5015) ? HDSP_SPDIFEmphasis : 0;
1459 val |= (aes->status[0] & IEC958_AES0_CON_EMPHASIS_5015) ? HDSP_SPDIFEmphasis : 0;
1463 static void snd_hdsp_convert_to_aes(struct snd_aes_iec958 *aes, u32 val)
1465 aes->status[0] = ((val & HDSP_SPDIFProfessional) ? IEC958_AES0_PROFESSIONAL : 0) |
1466 ((val & HDSP_SPDIFNonAudio) ? IEC958_AES0_NONAUDIO : 0);
1467 if (val & HDSP_SPDIFProfessional)
1468 aes->status[0] |= (val & HDSP_SPDIFEmphasis) ? IEC958_AES0_PRO_EMPHASIS_5015 : 0;
1470 aes->status[0] |= (val & HDSP_SPDIFEmphasis) ? IEC958_AES0_CON_EMPHASIS_5015 : 0;
1473 static int snd_hdsp_control_spdif_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
1475 uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
1480 static int snd_hdsp_control_spdif_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
1482 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
1484 snd_hdsp_convert_to_aes(&ucontrol->value.iec958, hdsp->creg_spdif);
1488 static int snd_hdsp_control_spdif_put(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
1490 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
1494 val = snd_hdsp_convert_from_aes(&ucontrol->value.iec958);
1495 spin_lock_irq(&hdsp->lock);
1496 change = val != hdsp->creg_spdif;
1497 hdsp->creg_spdif = val;
1498 spin_unlock_irq(&hdsp->lock);
1502 static int snd_hdsp_control_spdif_stream_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
1504 uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
1509 static int snd_hdsp_control_spdif_stream_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
1511 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
1513 snd_hdsp_convert_to_aes(&ucontrol->value.iec958, hdsp->creg_spdif_stream);
1517 static int snd_hdsp_control_spdif_stream_put(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
1519 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
1523 val = snd_hdsp_convert_from_aes(&ucontrol->value.iec958);
1524 spin_lock_irq(&hdsp->lock);
1525 change = val != hdsp->creg_spdif_stream;
1526 hdsp->creg_spdif_stream = val;
1527 hdsp->control_register &= ~(HDSP_SPDIFProfessional | HDSP_SPDIFNonAudio | HDSP_SPDIFEmphasis);
1528 hdsp_write(hdsp, HDSP_controlRegister, hdsp->control_register |= val);
1529 spin_unlock_irq(&hdsp->lock);
1533 static int snd_hdsp_control_spdif_mask_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
1535 uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
1540 static int snd_hdsp_control_spdif_mask_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
1542 ucontrol->value.iec958.status[0] = kcontrol->private_value;
1546 #define HDSP_SPDIF_IN(xname, xindex) \
1547 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
1550 .info = snd_hdsp_info_spdif_in, \
1551 .get = snd_hdsp_get_spdif_in, \
1552 .put = snd_hdsp_put_spdif_in }
1554 static unsigned int hdsp_spdif_in(struct hdsp *hdsp)
1556 return hdsp_decode_spdif_in(hdsp->control_register & HDSP_SPDIFInputMask);
1559 static int hdsp_set_spdif_input(struct hdsp *hdsp, int in)
1561 hdsp->control_register &= ~HDSP_SPDIFInputMask;
1562 hdsp->control_register |= hdsp_encode_spdif_in(in);
1563 hdsp_write(hdsp, HDSP_controlRegister, hdsp->control_register);
1567 static int snd_hdsp_info_spdif_in(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
1569 static char *texts[4] = {"Optical", "Coaxial", "Internal", "AES"};
1570 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
1572 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
1574 uinfo->value.enumerated.items = ((hdsp->io_type == H9632) ? 4 : 3);
1575 if (uinfo->value.enumerated.item > ((hdsp->io_type == H9632) ? 3 : 2))
1576 uinfo->value.enumerated.item = ((hdsp->io_type == H9632) ? 3 : 2);
1577 strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
1581 static int snd_hdsp_get_spdif_in(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
1583 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
1585 ucontrol->value.enumerated.item[0] = hdsp_spdif_in(hdsp);
1589 static int snd_hdsp_put_spdif_in(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
1591 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
1595 if (!snd_hdsp_use_is_exclusive(hdsp))
1597 val = ucontrol->value.enumerated.item[0] % ((hdsp->io_type == H9632) ? 4 : 3);
1598 spin_lock_irq(&hdsp->lock);
1599 change = val != hdsp_spdif_in(hdsp);
1601 hdsp_set_spdif_input(hdsp, val);
1602 spin_unlock_irq(&hdsp->lock);
1606 #define HDSP_SPDIF_OUT(xname, xindex) \
1607 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, .index = xindex, \
1608 .info = snd_hdsp_info_spdif_bits, \
1609 .get = snd_hdsp_get_spdif_out, .put = snd_hdsp_put_spdif_out }
1611 static int hdsp_spdif_out(struct hdsp *hdsp)
1613 return (hdsp->control_register & HDSP_SPDIFOpticalOut) ? 1 : 0;
1616 static int hdsp_set_spdif_output(struct hdsp *hdsp, int out)
1619 hdsp->control_register |= HDSP_SPDIFOpticalOut;
1621 hdsp->control_register &= ~HDSP_SPDIFOpticalOut;
1622 hdsp_write(hdsp, HDSP_controlRegister, hdsp->control_register);
1626 #define snd_hdsp_info_spdif_bits snd_ctl_boolean_mono_info
1628 static int snd_hdsp_get_spdif_out(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
1630 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
1632 ucontrol->value.integer.value[0] = hdsp_spdif_out(hdsp);
1636 static int snd_hdsp_put_spdif_out(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
1638 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
1642 if (!snd_hdsp_use_is_exclusive(hdsp))
1644 val = ucontrol->value.integer.value[0] & 1;
1645 spin_lock_irq(&hdsp->lock);
1646 change = (int)val != hdsp_spdif_out(hdsp);
1647 hdsp_set_spdif_output(hdsp, val);
1648 spin_unlock_irq(&hdsp->lock);
1652 #define HDSP_SPDIF_PROFESSIONAL(xname, xindex) \
1653 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, .index = xindex, \
1654 .info = snd_hdsp_info_spdif_bits, \
1655 .get = snd_hdsp_get_spdif_professional, .put = snd_hdsp_put_spdif_professional }
1657 static int hdsp_spdif_professional(struct hdsp *hdsp)
1659 return (hdsp->control_register & HDSP_SPDIFProfessional) ? 1 : 0;
1662 static int hdsp_set_spdif_professional(struct hdsp *hdsp, int val)
1665 hdsp->control_register |= HDSP_SPDIFProfessional;
1667 hdsp->control_register &= ~HDSP_SPDIFProfessional;
1668 hdsp_write(hdsp, HDSP_controlRegister, hdsp->control_register);
1672 static int snd_hdsp_get_spdif_professional(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
1674 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
1676 ucontrol->value.integer.value[0] = hdsp_spdif_professional(hdsp);
1680 static int snd_hdsp_put_spdif_professional(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
1682 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
1686 if (!snd_hdsp_use_is_exclusive(hdsp))
1688 val = ucontrol->value.integer.value[0] & 1;
1689 spin_lock_irq(&hdsp->lock);
1690 change = (int)val != hdsp_spdif_professional(hdsp);
1691 hdsp_set_spdif_professional(hdsp, val);
1692 spin_unlock_irq(&hdsp->lock);
1696 #define HDSP_SPDIF_EMPHASIS(xname, xindex) \
1697 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, .index = xindex, \
1698 .info = snd_hdsp_info_spdif_bits, \
1699 .get = snd_hdsp_get_spdif_emphasis, .put = snd_hdsp_put_spdif_emphasis }
1701 static int hdsp_spdif_emphasis(struct hdsp *hdsp)
1703 return (hdsp->control_register & HDSP_SPDIFEmphasis) ? 1 : 0;
1706 static int hdsp_set_spdif_emphasis(struct hdsp *hdsp, int val)
1709 hdsp->control_register |= HDSP_SPDIFEmphasis;
1711 hdsp->control_register &= ~HDSP_SPDIFEmphasis;
1712 hdsp_write(hdsp, HDSP_controlRegister, hdsp->control_register);
1716 static int snd_hdsp_get_spdif_emphasis(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
1718 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
1720 ucontrol->value.integer.value[0] = hdsp_spdif_emphasis(hdsp);
1724 static int snd_hdsp_put_spdif_emphasis(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
1726 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
1730 if (!snd_hdsp_use_is_exclusive(hdsp))
1732 val = ucontrol->value.integer.value[0] & 1;
1733 spin_lock_irq(&hdsp->lock);
1734 change = (int)val != hdsp_spdif_emphasis(hdsp);
1735 hdsp_set_spdif_emphasis(hdsp, val);
1736 spin_unlock_irq(&hdsp->lock);
1740 #define HDSP_SPDIF_NON_AUDIO(xname, xindex) \
1741 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, .index = xindex, \
1742 .info = snd_hdsp_info_spdif_bits, \
1743 .get = snd_hdsp_get_spdif_nonaudio, .put = snd_hdsp_put_spdif_nonaudio }
1745 static int hdsp_spdif_nonaudio(struct hdsp *hdsp)
1747 return (hdsp->control_register & HDSP_SPDIFNonAudio) ? 1 : 0;
1750 static int hdsp_set_spdif_nonaudio(struct hdsp *hdsp, int val)
1753 hdsp->control_register |= HDSP_SPDIFNonAudio;
1755 hdsp->control_register &= ~HDSP_SPDIFNonAudio;
1756 hdsp_write(hdsp, HDSP_controlRegister, hdsp->control_register);
1760 static int snd_hdsp_get_spdif_nonaudio(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
1762 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
1764 ucontrol->value.integer.value[0] = hdsp_spdif_nonaudio(hdsp);
1768 static int snd_hdsp_put_spdif_nonaudio(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
1770 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
1774 if (!snd_hdsp_use_is_exclusive(hdsp))
1776 val = ucontrol->value.integer.value[0] & 1;
1777 spin_lock_irq(&hdsp->lock);
1778 change = (int)val != hdsp_spdif_nonaudio(hdsp);
1779 hdsp_set_spdif_nonaudio(hdsp, val);
1780 spin_unlock_irq(&hdsp->lock);
1784 #define HDSP_SPDIF_SAMPLE_RATE(xname, xindex) \
1785 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
1788 .access = SNDRV_CTL_ELEM_ACCESS_READ, \
1789 .info = snd_hdsp_info_spdif_sample_rate, \
1790 .get = snd_hdsp_get_spdif_sample_rate \
1793 static int snd_hdsp_info_spdif_sample_rate(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
1795 static char *texts[] = {"32000", "44100", "48000", "64000", "88200", "96000", "None", "128000", "176400", "192000"};
1796 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
1798 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
1800 uinfo->value.enumerated.items = (hdsp->io_type == H9632) ? 10 : 7;
1801 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items)
1802 uinfo->value.enumerated.item = uinfo->value.enumerated.items - 1;
1803 strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
1807 static int snd_hdsp_get_spdif_sample_rate(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
1809 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
1811 switch (hdsp_spdif_sample_rate(hdsp)) {
1813 ucontrol->value.enumerated.item[0] = 0;
1816 ucontrol->value.enumerated.item[0] = 1;
1819 ucontrol->value.enumerated.item[0] = 2;
1822 ucontrol->value.enumerated.item[0] = 3;
1825 ucontrol->value.enumerated.item[0] = 4;
1828 ucontrol->value.enumerated.item[0] = 5;
1831 ucontrol->value.enumerated.item[0] = 7;
1834 ucontrol->value.enumerated.item[0] = 8;
1837 ucontrol->value.enumerated.item[0] = 9;
1840 ucontrol->value.enumerated.item[0] = 6;
1845 #define HDSP_SYSTEM_SAMPLE_RATE(xname, xindex) \
1846 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
1849 .access = SNDRV_CTL_ELEM_ACCESS_READ, \
1850 .info = snd_hdsp_info_system_sample_rate, \
1851 .get = snd_hdsp_get_system_sample_rate \
1854 static int snd_hdsp_info_system_sample_rate(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
1856 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
1861 static int snd_hdsp_get_system_sample_rate(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
1863 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
1865 ucontrol->value.enumerated.item[0] = hdsp->system_sample_rate;
1869 #define HDSP_AUTOSYNC_SAMPLE_RATE(xname, xindex) \
1870 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
1873 .access = SNDRV_CTL_ELEM_ACCESS_READ, \
1874 .info = snd_hdsp_info_autosync_sample_rate, \
1875 .get = snd_hdsp_get_autosync_sample_rate \
1878 static int snd_hdsp_info_autosync_sample_rate(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
1880 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
1881 static char *texts[] = {"32000", "44100", "48000", "64000", "88200", "96000", "None", "128000", "176400", "192000"};
1882 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
1884 uinfo->value.enumerated.items = (hdsp->io_type == H9632) ? 10 : 7 ;
1885 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items)
1886 uinfo->value.enumerated.item = uinfo->value.enumerated.items - 1;
1887 strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
1891 static int snd_hdsp_get_autosync_sample_rate(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
1893 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
1895 switch (hdsp_external_sample_rate(hdsp)) {
1897 ucontrol->value.enumerated.item[0] = 0;
1900 ucontrol->value.enumerated.item[0] = 1;
1903 ucontrol->value.enumerated.item[0] = 2;
1906 ucontrol->value.enumerated.item[0] = 3;
1909 ucontrol->value.enumerated.item[0] = 4;
1912 ucontrol->value.enumerated.item[0] = 5;
1915 ucontrol->value.enumerated.item[0] = 7;
1918 ucontrol->value.enumerated.item[0] = 8;
1921 ucontrol->value.enumerated.item[0] = 9;
1924 ucontrol->value.enumerated.item[0] = 6;
1929 #define HDSP_SYSTEM_CLOCK_MODE(xname, xindex) \
1930 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
1933 .access = SNDRV_CTL_ELEM_ACCESS_READ, \
1934 .info = snd_hdsp_info_system_clock_mode, \
1935 .get = snd_hdsp_get_system_clock_mode \
1938 static int hdsp_system_clock_mode(struct hdsp *hdsp)
1940 if (hdsp->control_register & HDSP_ClockModeMaster)
1942 else if (hdsp_external_sample_rate(hdsp) != hdsp->system_sample_rate)
1947 static int snd_hdsp_info_system_clock_mode(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
1949 static char *texts[] = {"Master", "Slave" };
1951 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
1953 uinfo->value.enumerated.items = 2;
1954 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items)
1955 uinfo->value.enumerated.item = uinfo->value.enumerated.items - 1;
1956 strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
1960 static int snd_hdsp_get_system_clock_mode(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
1962 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
1964 ucontrol->value.enumerated.item[0] = hdsp_system_clock_mode(hdsp);
1968 #define HDSP_CLOCK_SOURCE(xname, xindex) \
1969 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
1972 .info = snd_hdsp_info_clock_source, \
1973 .get = snd_hdsp_get_clock_source, \
1974 .put = snd_hdsp_put_clock_source \
1977 static int hdsp_clock_source(struct hdsp *hdsp)
1979 if (hdsp->control_register & HDSP_ClockModeMaster) {
1980 switch (hdsp->system_sample_rate) {
2007 static int hdsp_set_clock_source(struct hdsp *hdsp, int mode)
2011 case HDSP_CLOCK_SOURCE_AUTOSYNC:
2012 if (hdsp_external_sample_rate(hdsp) != 0) {
2013 if (!hdsp_set_rate(hdsp, hdsp_external_sample_rate(hdsp), 1)) {
2014 hdsp->control_register &= ~HDSP_ClockModeMaster;
2015 hdsp_write(hdsp, HDSP_controlRegister, hdsp->control_register);
2020 case HDSP_CLOCK_SOURCE_INTERNAL_32KHZ:
2023 case HDSP_CLOCK_SOURCE_INTERNAL_44_1KHZ:
2026 case HDSP_CLOCK_SOURCE_INTERNAL_48KHZ:
2029 case HDSP_CLOCK_SOURCE_INTERNAL_64KHZ:
2032 case HDSP_CLOCK_SOURCE_INTERNAL_88_2KHZ:
2035 case HDSP_CLOCK_SOURCE_INTERNAL_96KHZ:
2038 case HDSP_CLOCK_SOURCE_INTERNAL_128KHZ:
2041 case HDSP_CLOCK_SOURCE_INTERNAL_176_4KHZ:
2044 case HDSP_CLOCK_SOURCE_INTERNAL_192KHZ:
2050 hdsp->control_register |= HDSP_ClockModeMaster;
2051 hdsp_write(hdsp, HDSP_controlRegister, hdsp->control_register);
2052 hdsp_set_rate(hdsp, rate, 1);
2056 static int snd_hdsp_info_clock_source(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
2058 static char *texts[] = {"AutoSync", "Internal 32.0 kHz", "Internal 44.1 kHz", "Internal 48.0 kHz", "Internal 64.0 kHz", "Internal 88.2 kHz", "Internal 96.0 kHz", "Internal 128 kHz", "Internal 176.4 kHz", "Internal 192.0 KHz" };
2059 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2061 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
2063 if (hdsp->io_type == H9632)
2064 uinfo->value.enumerated.items = 10;
2066 uinfo->value.enumerated.items = 7;
2067 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items)
2068 uinfo->value.enumerated.item = uinfo->value.enumerated.items - 1;
2069 strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
2073 static int snd_hdsp_get_clock_source(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2075 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2077 ucontrol->value.enumerated.item[0] = hdsp_clock_source(hdsp);
2081 static int snd_hdsp_put_clock_source(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2083 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2087 if (!snd_hdsp_use_is_exclusive(hdsp))
2089 val = ucontrol->value.enumerated.item[0];
2090 if (val < 0) val = 0;
2091 if (hdsp->io_type == H9632) {
2098 spin_lock_irq(&hdsp->lock);
2099 if (val != hdsp_clock_source(hdsp))
2100 change = (hdsp_set_clock_source(hdsp, val) == 0) ? 1 : 0;
2103 spin_unlock_irq(&hdsp->lock);
2107 #define snd_hdsp_info_clock_source_lock snd_ctl_boolean_mono_info
2109 static int snd_hdsp_get_clock_source_lock(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2111 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2113 ucontrol->value.integer.value[0] = hdsp->clock_source_locked;
2117 static int snd_hdsp_put_clock_source_lock(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2119 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2122 change = (int)ucontrol->value.integer.value[0] != hdsp->clock_source_locked;
2124 hdsp->clock_source_locked = ucontrol->value.integer.value[0];
2128 #define HDSP_DA_GAIN(xname, xindex) \
2129 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2132 .info = snd_hdsp_info_da_gain, \
2133 .get = snd_hdsp_get_da_gain, \
2134 .put = snd_hdsp_put_da_gain \
2137 static int hdsp_da_gain(struct hdsp *hdsp)
2139 switch (hdsp->control_register & HDSP_DAGainMask) {
2140 case HDSP_DAGainHighGain:
2142 case HDSP_DAGainPlus4dBu:
2144 case HDSP_DAGainMinus10dBV:
2151 static int hdsp_set_da_gain(struct hdsp *hdsp, int mode)
2153 hdsp->control_register &= ~HDSP_DAGainMask;
2156 hdsp->control_register |= HDSP_DAGainHighGain;
2159 hdsp->control_register |= HDSP_DAGainPlus4dBu;
2162 hdsp->control_register |= HDSP_DAGainMinus10dBV;
2168 hdsp_write(hdsp, HDSP_controlRegister, hdsp->control_register);
2172 static int snd_hdsp_info_da_gain(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
2174 static char *texts[] = {"Hi Gain", "+4 dBu", "-10 dbV"};
2176 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
2178 uinfo->value.enumerated.items = 3;
2179 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items)
2180 uinfo->value.enumerated.item = uinfo->value.enumerated.items - 1;
2181 strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
2185 static int snd_hdsp_get_da_gain(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2187 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2189 ucontrol->value.enumerated.item[0] = hdsp_da_gain(hdsp);
2193 static int snd_hdsp_put_da_gain(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2195 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2199 if (!snd_hdsp_use_is_exclusive(hdsp))
2201 val = ucontrol->value.enumerated.item[0];
2202 if (val < 0) val = 0;
2203 if (val > 2) val = 2;
2204 spin_lock_irq(&hdsp->lock);
2205 if (val != hdsp_da_gain(hdsp))
2206 change = (hdsp_set_da_gain(hdsp, val) == 0) ? 1 : 0;
2209 spin_unlock_irq(&hdsp->lock);
2213 #define HDSP_AD_GAIN(xname, xindex) \
2214 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2217 .info = snd_hdsp_info_ad_gain, \
2218 .get = snd_hdsp_get_ad_gain, \
2219 .put = snd_hdsp_put_ad_gain \
2222 static int hdsp_ad_gain(struct hdsp *hdsp)
2224 switch (hdsp->control_register & HDSP_ADGainMask) {
2225 case HDSP_ADGainMinus10dBV:
2227 case HDSP_ADGainPlus4dBu:
2229 case HDSP_ADGainLowGain:
2236 static int hdsp_set_ad_gain(struct hdsp *hdsp, int mode)
2238 hdsp->control_register &= ~HDSP_ADGainMask;
2241 hdsp->control_register |= HDSP_ADGainMinus10dBV;
2244 hdsp->control_register |= HDSP_ADGainPlus4dBu;
2247 hdsp->control_register |= HDSP_ADGainLowGain;
2253 hdsp_write(hdsp, HDSP_controlRegister, hdsp->control_register);
2257 static int snd_hdsp_info_ad_gain(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
2259 static char *texts[] = {"-10 dBV", "+4 dBu", "Lo Gain"};
2261 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
2263 uinfo->value.enumerated.items = 3;
2264 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items)
2265 uinfo->value.enumerated.item = uinfo->value.enumerated.items - 1;
2266 strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
2270 static int snd_hdsp_get_ad_gain(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2272 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2274 ucontrol->value.enumerated.item[0] = hdsp_ad_gain(hdsp);
2278 static int snd_hdsp_put_ad_gain(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2280 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2284 if (!snd_hdsp_use_is_exclusive(hdsp))
2286 val = ucontrol->value.enumerated.item[0];
2287 if (val < 0) val = 0;
2288 if (val > 2) val = 2;
2289 spin_lock_irq(&hdsp->lock);
2290 if (val != hdsp_ad_gain(hdsp))
2291 change = (hdsp_set_ad_gain(hdsp, val) == 0) ? 1 : 0;
2294 spin_unlock_irq(&hdsp->lock);
2298 #define HDSP_PHONE_GAIN(xname, xindex) \
2299 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2302 .info = snd_hdsp_info_phone_gain, \
2303 .get = snd_hdsp_get_phone_gain, \
2304 .put = snd_hdsp_put_phone_gain \
2307 static int hdsp_phone_gain(struct hdsp *hdsp)
2309 switch (hdsp->control_register & HDSP_PhoneGainMask) {
2310 case HDSP_PhoneGain0dB:
2312 case HDSP_PhoneGainMinus6dB:
2314 case HDSP_PhoneGainMinus12dB:
2321 static int hdsp_set_phone_gain(struct hdsp *hdsp, int mode)
2323 hdsp->control_register &= ~HDSP_PhoneGainMask;
2326 hdsp->control_register |= HDSP_PhoneGain0dB;
2329 hdsp->control_register |= HDSP_PhoneGainMinus6dB;
2332 hdsp->control_register |= HDSP_PhoneGainMinus12dB;
2338 hdsp_write(hdsp, HDSP_controlRegister, hdsp->control_register);
2342 static int snd_hdsp_info_phone_gain(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
2344 static char *texts[] = {"0 dB", "-6 dB", "-12 dB"};
2346 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
2348 uinfo->value.enumerated.items = 3;
2349 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items)
2350 uinfo->value.enumerated.item = uinfo->value.enumerated.items - 1;
2351 strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
2355 static int snd_hdsp_get_phone_gain(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2357 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2359 ucontrol->value.enumerated.item[0] = hdsp_phone_gain(hdsp);
2363 static int snd_hdsp_put_phone_gain(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2365 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2369 if (!snd_hdsp_use_is_exclusive(hdsp))
2371 val = ucontrol->value.enumerated.item[0];
2372 if (val < 0) val = 0;
2373 if (val > 2) val = 2;
2374 spin_lock_irq(&hdsp->lock);
2375 if (val != hdsp_phone_gain(hdsp))
2376 change = (hdsp_set_phone_gain(hdsp, val) == 0) ? 1 : 0;
2379 spin_unlock_irq(&hdsp->lock);
2383 #define HDSP_XLR_BREAKOUT_CABLE(xname, xindex) \
2384 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2387 .info = snd_hdsp_info_xlr_breakout_cable, \
2388 .get = snd_hdsp_get_xlr_breakout_cable, \
2389 .put = snd_hdsp_put_xlr_breakout_cable \
2392 static int hdsp_xlr_breakout_cable(struct hdsp *hdsp)
2394 if (hdsp->control_register & HDSP_XLRBreakoutCable)
2399 static int hdsp_set_xlr_breakout_cable(struct hdsp *hdsp, int mode)
2402 hdsp->control_register |= HDSP_XLRBreakoutCable;
2404 hdsp->control_register &= ~HDSP_XLRBreakoutCable;
2405 hdsp_write(hdsp, HDSP_controlRegister, hdsp->control_register);
2409 #define snd_hdsp_info_xlr_breakout_cable snd_ctl_boolean_mono_info
2411 static int snd_hdsp_get_xlr_breakout_cable(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2413 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2415 ucontrol->value.enumerated.item[0] = hdsp_xlr_breakout_cable(hdsp);
2419 static int snd_hdsp_put_xlr_breakout_cable(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2421 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2425 if (!snd_hdsp_use_is_exclusive(hdsp))
2427 val = ucontrol->value.integer.value[0] & 1;
2428 spin_lock_irq(&hdsp->lock);
2429 change = (int)val != hdsp_xlr_breakout_cable(hdsp);
2430 hdsp_set_xlr_breakout_cable(hdsp, val);
2431 spin_unlock_irq(&hdsp->lock);
2435 /* (De)activates old RME Analog Extension Board
2436 These are connected to the internal ADAT connector
2437 Switching this on desactivates external ADAT
2439 #define HDSP_AEB(xname, xindex) \
2440 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2443 .info = snd_hdsp_info_aeb, \
2444 .get = snd_hdsp_get_aeb, \
2445 .put = snd_hdsp_put_aeb \
2448 static int hdsp_aeb(struct hdsp *hdsp)
2450 if (hdsp->control_register & HDSP_AnalogExtensionBoard)
2455 static int hdsp_set_aeb(struct hdsp *hdsp, int mode)
2458 hdsp->control_register |= HDSP_AnalogExtensionBoard;
2460 hdsp->control_register &= ~HDSP_AnalogExtensionBoard;
2461 hdsp_write(hdsp, HDSP_controlRegister, hdsp->control_register);
2465 #define snd_hdsp_info_aeb snd_ctl_boolean_mono_info
2467 static int snd_hdsp_get_aeb(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2469 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2471 ucontrol->value.enumerated.item[0] = hdsp_aeb(hdsp);
2475 static int snd_hdsp_put_aeb(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2477 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2481 if (!snd_hdsp_use_is_exclusive(hdsp))
2483 val = ucontrol->value.integer.value[0] & 1;
2484 spin_lock_irq(&hdsp->lock);
2485 change = (int)val != hdsp_aeb(hdsp);
2486 hdsp_set_aeb(hdsp, val);
2487 spin_unlock_irq(&hdsp->lock);
2491 #define HDSP_PREF_SYNC_REF(xname, xindex) \
2492 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2495 .info = snd_hdsp_info_pref_sync_ref, \
2496 .get = snd_hdsp_get_pref_sync_ref, \
2497 .put = snd_hdsp_put_pref_sync_ref \
2500 static int hdsp_pref_sync_ref(struct hdsp *hdsp)
2502 /* Notice that this looks at the requested sync source,
2503 not the one actually in use.
2506 switch (hdsp->control_register & HDSP_SyncRefMask) {
2507 case HDSP_SyncRef_ADAT1:
2508 return HDSP_SYNC_FROM_ADAT1;
2509 case HDSP_SyncRef_ADAT2:
2510 return HDSP_SYNC_FROM_ADAT2;
2511 case HDSP_SyncRef_ADAT3:
2512 return HDSP_SYNC_FROM_ADAT3;
2513 case HDSP_SyncRef_SPDIF:
2514 return HDSP_SYNC_FROM_SPDIF;
2515 case HDSP_SyncRef_WORD:
2516 return HDSP_SYNC_FROM_WORD;
2517 case HDSP_SyncRef_ADAT_SYNC:
2518 return HDSP_SYNC_FROM_ADAT_SYNC;
2520 return HDSP_SYNC_FROM_WORD;
2525 static int hdsp_set_pref_sync_ref(struct hdsp *hdsp, int pref)
2527 hdsp->control_register &= ~HDSP_SyncRefMask;
2529 case HDSP_SYNC_FROM_ADAT1:
2530 hdsp->control_register &= ~HDSP_SyncRefMask; /* clear SyncRef bits */
2532 case HDSP_SYNC_FROM_ADAT2:
2533 hdsp->control_register |= HDSP_SyncRef_ADAT2;
2535 case HDSP_SYNC_FROM_ADAT3:
2536 hdsp->control_register |= HDSP_SyncRef_ADAT3;
2538 case HDSP_SYNC_FROM_SPDIF:
2539 hdsp->control_register |= HDSP_SyncRef_SPDIF;
2541 case HDSP_SYNC_FROM_WORD:
2542 hdsp->control_register |= HDSP_SyncRef_WORD;
2544 case HDSP_SYNC_FROM_ADAT_SYNC:
2545 hdsp->control_register |= HDSP_SyncRef_ADAT_SYNC;
2550 hdsp_write(hdsp, HDSP_controlRegister, hdsp->control_register);
2554 static int snd_hdsp_info_pref_sync_ref(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
2556 static char *texts[] = {"Word", "IEC958", "ADAT1", "ADAT Sync", "ADAT2", "ADAT3" };
2557 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2559 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
2562 switch (hdsp->io_type) {
2565 uinfo->value.enumerated.items = 6;
2568 uinfo->value.enumerated.items = 4;
2571 uinfo->value.enumerated.items = 3;
2574 uinfo->value.enumerated.items = 0;
2578 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items)
2579 uinfo->value.enumerated.item = uinfo->value.enumerated.items - 1;
2580 strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
2584 static int snd_hdsp_get_pref_sync_ref(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2586 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2588 ucontrol->value.enumerated.item[0] = hdsp_pref_sync_ref(hdsp);
2592 static int snd_hdsp_put_pref_sync_ref(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2594 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2598 if (!snd_hdsp_use_is_exclusive(hdsp))
2601 switch (hdsp->io_type) {
2616 val = ucontrol->value.enumerated.item[0] % max;
2617 spin_lock_irq(&hdsp->lock);
2618 change = (int)val != hdsp_pref_sync_ref(hdsp);
2619 hdsp_set_pref_sync_ref(hdsp, val);
2620 spin_unlock_irq(&hdsp->lock);
2624 #define HDSP_AUTOSYNC_REF(xname, xindex) \
2625 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2628 .access = SNDRV_CTL_ELEM_ACCESS_READ, \
2629 .info = snd_hdsp_info_autosync_ref, \
2630 .get = snd_hdsp_get_autosync_ref, \
2633 static int hdsp_autosync_ref(struct hdsp *hdsp)
2635 /* This looks at the autosync selected sync reference */
2636 unsigned int status2 = hdsp_read(hdsp, HDSP_status2Register);
2638 switch (status2 & HDSP_SelSyncRefMask) {
2639 case HDSP_SelSyncRef_WORD:
2640 return HDSP_AUTOSYNC_FROM_WORD;
2641 case HDSP_SelSyncRef_ADAT_SYNC:
2642 return HDSP_AUTOSYNC_FROM_ADAT_SYNC;
2643 case HDSP_SelSyncRef_SPDIF:
2644 return HDSP_AUTOSYNC_FROM_SPDIF;
2645 case HDSP_SelSyncRefMask:
2646 return HDSP_AUTOSYNC_FROM_NONE;
2647 case HDSP_SelSyncRef_ADAT1:
2648 return HDSP_AUTOSYNC_FROM_ADAT1;
2649 case HDSP_SelSyncRef_ADAT2:
2650 return HDSP_AUTOSYNC_FROM_ADAT2;
2651 case HDSP_SelSyncRef_ADAT3:
2652 return HDSP_AUTOSYNC_FROM_ADAT3;
2654 return HDSP_AUTOSYNC_FROM_WORD;
2659 static int snd_hdsp_info_autosync_ref(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
2661 static char *texts[] = {"Word", "ADAT Sync", "IEC958", "None", "ADAT1", "ADAT2", "ADAT3" };
2663 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
2665 uinfo->value.enumerated.items = 7;
2666 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items)
2667 uinfo->value.enumerated.item = uinfo->value.enumerated.items - 1;
2668 strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
2672 static int snd_hdsp_get_autosync_ref(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2674 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2676 ucontrol->value.enumerated.item[0] = hdsp_autosync_ref(hdsp);
2680 #define HDSP_LINE_OUT(xname, xindex) \
2681 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2684 .info = snd_hdsp_info_line_out, \
2685 .get = snd_hdsp_get_line_out, \
2686 .put = snd_hdsp_put_line_out \
2689 static int hdsp_line_out(struct hdsp *hdsp)
2691 return (hdsp->control_register & HDSP_LineOut) ? 1 : 0;
2694 static int hdsp_set_line_output(struct hdsp *hdsp, int out)
2697 hdsp->control_register |= HDSP_LineOut;
2699 hdsp->control_register &= ~HDSP_LineOut;
2700 hdsp_write(hdsp, HDSP_controlRegister, hdsp->control_register);
2704 #define snd_hdsp_info_line_out snd_ctl_boolean_mono_info
2706 static int snd_hdsp_get_line_out(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2708 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2710 spin_lock_irq(&hdsp->lock);
2711 ucontrol->value.integer.value[0] = hdsp_line_out(hdsp);
2712 spin_unlock_irq(&hdsp->lock);
2716 static int snd_hdsp_put_line_out(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2718 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2722 if (!snd_hdsp_use_is_exclusive(hdsp))
2724 val = ucontrol->value.integer.value[0] & 1;
2725 spin_lock_irq(&hdsp->lock);
2726 change = (int)val != hdsp_line_out(hdsp);
2727 hdsp_set_line_output(hdsp, val);
2728 spin_unlock_irq(&hdsp->lock);
2732 #define HDSP_PRECISE_POINTER(xname, xindex) \
2733 { .iface = SNDRV_CTL_ELEM_IFACE_CARD, \
2736 .info = snd_hdsp_info_precise_pointer, \
2737 .get = snd_hdsp_get_precise_pointer, \
2738 .put = snd_hdsp_put_precise_pointer \
2741 static int hdsp_set_precise_pointer(struct hdsp *hdsp, int precise)
2744 hdsp->precise_ptr = 1;
2746 hdsp->precise_ptr = 0;
2750 #define snd_hdsp_info_precise_pointer snd_ctl_boolean_mono_info
2752 static int snd_hdsp_get_precise_pointer(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2754 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2756 spin_lock_irq(&hdsp->lock);
2757 ucontrol->value.integer.value[0] = hdsp->precise_ptr;
2758 spin_unlock_irq(&hdsp->lock);
2762 static int snd_hdsp_put_precise_pointer(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2764 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2768 if (!snd_hdsp_use_is_exclusive(hdsp))
2770 val = ucontrol->value.integer.value[0] & 1;
2771 spin_lock_irq(&hdsp->lock);
2772 change = (int)val != hdsp->precise_ptr;
2773 hdsp_set_precise_pointer(hdsp, val);
2774 spin_unlock_irq(&hdsp->lock);
2778 #define HDSP_USE_MIDI_TASKLET(xname, xindex) \
2779 { .iface = SNDRV_CTL_ELEM_IFACE_CARD, \
2782 .info = snd_hdsp_info_use_midi_tasklet, \
2783 .get = snd_hdsp_get_use_midi_tasklet, \
2784 .put = snd_hdsp_put_use_midi_tasklet \
2787 static int hdsp_set_use_midi_tasklet(struct hdsp *hdsp, int use_tasklet)
2790 hdsp->use_midi_tasklet = 1;
2792 hdsp->use_midi_tasklet = 0;
2796 #define snd_hdsp_info_use_midi_tasklet snd_ctl_boolean_mono_info
2798 static int snd_hdsp_get_use_midi_tasklet(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2800 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2802 spin_lock_irq(&hdsp->lock);
2803 ucontrol->value.integer.value[0] = hdsp->use_midi_tasklet;
2804 spin_unlock_irq(&hdsp->lock);
2808 static int snd_hdsp_put_use_midi_tasklet(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2810 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2814 if (!snd_hdsp_use_is_exclusive(hdsp))
2816 val = ucontrol->value.integer.value[0] & 1;
2817 spin_lock_irq(&hdsp->lock);
2818 change = (int)val != hdsp->use_midi_tasklet;
2819 hdsp_set_use_midi_tasklet(hdsp, val);
2820 spin_unlock_irq(&hdsp->lock);
2824 #define HDSP_MIXER(xname, xindex) \
2825 { .iface = SNDRV_CTL_ELEM_IFACE_HWDEP, \
2829 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE | \
2830 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
2831 .info = snd_hdsp_info_mixer, \
2832 .get = snd_hdsp_get_mixer, \
2833 .put = snd_hdsp_put_mixer \
2836 static int snd_hdsp_info_mixer(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
2838 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
2840 uinfo->value.integer.min = 0;
2841 uinfo->value.integer.max = 65536;
2842 uinfo->value.integer.step = 1;
2846 static int snd_hdsp_get_mixer(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2848 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2853 source = ucontrol->value.integer.value[0];
2854 destination = ucontrol->value.integer.value[1];
2856 if (source >= hdsp->max_channels)
2857 addr = hdsp_playback_to_output_key(hdsp,source-hdsp->max_channels,destination);
2859 addr = hdsp_input_to_output_key(hdsp,source, destination);
2861 spin_lock_irq(&hdsp->lock);
2862 ucontrol->value.integer.value[2] = hdsp_read_gain (hdsp, addr);
2863 spin_unlock_irq(&hdsp->lock);
2867 static int snd_hdsp_put_mixer(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2869 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2876 if (!snd_hdsp_use_is_exclusive(hdsp))
2879 source = ucontrol->value.integer.value[0];
2880 destination = ucontrol->value.integer.value[1];
2882 if (source >= hdsp->max_channels)
2883 addr = hdsp_playback_to_output_key(hdsp,source-hdsp->max_channels, destination);
2885 addr = hdsp_input_to_output_key(hdsp,source, destination);
2887 gain = ucontrol->value.integer.value[2];
2889 spin_lock_irq(&hdsp->lock);
2890 change = gain != hdsp_read_gain(hdsp, addr);
2892 hdsp_write_gain(hdsp, addr, gain);
2893 spin_unlock_irq(&hdsp->lock);
2897 #define HDSP_WC_SYNC_CHECK(xname, xindex) \
2898 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2901 .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
2902 .info = snd_hdsp_info_sync_check, \
2903 .get = snd_hdsp_get_wc_sync_check \
2906 static int snd_hdsp_info_sync_check(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
2908 static char *texts[] = {"No Lock", "Lock", "Sync" };
2909 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
2911 uinfo->value.enumerated.items = 3;
2912 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items)
2913 uinfo->value.enumerated.item = uinfo->value.enumerated.items - 1;
2914 strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
2918 static int hdsp_wc_sync_check(struct hdsp *hdsp)
2920 int status2 = hdsp_read(hdsp, HDSP_status2Register);
2921 if (status2 & HDSP_wc_lock) {
2922 if (status2 & HDSP_wc_sync)
2931 static int snd_hdsp_get_wc_sync_check(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2933 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2935 ucontrol->value.enumerated.item[0] = hdsp_wc_sync_check(hdsp);
2939 #define HDSP_SPDIF_SYNC_CHECK(xname, xindex) \
2940 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2943 .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
2944 .info = snd_hdsp_info_sync_check, \
2945 .get = snd_hdsp_get_spdif_sync_check \
2948 static int hdsp_spdif_sync_check(struct hdsp *hdsp)
2950 int status = hdsp_read(hdsp, HDSP_statusRegister);
2951 if (status & HDSP_SPDIFErrorFlag)
2954 if (status & HDSP_SPDIFSync)
2962 static int snd_hdsp_get_spdif_sync_check(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2964 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2966 ucontrol->value.enumerated.item[0] = hdsp_spdif_sync_check(hdsp);
2970 #define HDSP_ADATSYNC_SYNC_CHECK(xname, xindex) \
2971 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2974 .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
2975 .info = snd_hdsp_info_sync_check, \
2976 .get = snd_hdsp_get_adatsync_sync_check \
2979 static int hdsp_adatsync_sync_check(struct hdsp *hdsp)
2981 int status = hdsp_read(hdsp, HDSP_statusRegister);
2982 if (status & HDSP_TimecodeLock) {
2983 if (status & HDSP_TimecodeSync)
2991 static int snd_hdsp_get_adatsync_sync_check(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2993 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2995 ucontrol->value.enumerated.item[0] = hdsp_adatsync_sync_check(hdsp);
2999 #define HDSP_ADAT_SYNC_CHECK \
3000 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3001 .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
3002 .info = snd_hdsp_info_sync_check, \
3003 .get = snd_hdsp_get_adat_sync_check \
3006 static int hdsp_adat_sync_check(struct hdsp *hdsp, int idx)
3008 int status = hdsp_read(hdsp, HDSP_statusRegister);
3010 if (status & (HDSP_Lock0>>idx)) {
3011 if (status & (HDSP_Sync0>>idx))
3019 static int snd_hdsp_get_adat_sync_check(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
3022 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
3024 offset = ucontrol->id.index - 1;
3025 snd_assert(offset >= 0);
3027 switch (hdsp->io_type) {
3042 ucontrol->value.enumerated.item[0] = hdsp_adat_sync_check(hdsp, offset);
3046 #define HDSP_DDS_OFFSET(xname, xindex) \
3047 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3050 .info = snd_hdsp_info_dds_offset, \
3051 .get = snd_hdsp_get_dds_offset, \
3052 .put = snd_hdsp_put_dds_offset \
3055 static int hdsp_dds_offset(struct hdsp *hdsp)
3059 unsigned int dds_value = hdsp->dds_value;
3060 int system_sample_rate = hdsp->system_sample_rate;
3067 * dds_value = n / rate
3068 * rate = n / dds_value
3070 div64_32(&n, dds_value, &r);
3071 if (system_sample_rate >= 112000)
3073 else if (system_sample_rate >= 56000)
3075 return ((int)n) - system_sample_rate;
3078 static int hdsp_set_dds_offset(struct hdsp *hdsp, int offset_hz)
3080 int rate = hdsp->system_sample_rate + offset_hz;
3081 hdsp_set_dds_value(hdsp, rate);
3085 static int snd_hdsp_info_dds_offset(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
3087 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
3089 uinfo->value.integer.min = -5000;
3090 uinfo->value.integer.max = 5000;
3094 static int snd_hdsp_get_dds_offset(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
3096 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
3098 ucontrol->value.enumerated.item[0] = hdsp_dds_offset(hdsp);
3102 static int snd_hdsp_put_dds_offset(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
3104 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
3108 if (!snd_hdsp_use_is_exclusive(hdsp))
3110 val = ucontrol->value.enumerated.item[0];
3111 spin_lock_irq(&hdsp->lock);
3112 if (val != hdsp_dds_offset(hdsp))
3113 change = (hdsp_set_dds_offset(hdsp, val) == 0) ? 1 : 0;
3116 spin_unlock_irq(&hdsp->lock);
3120 static struct snd_kcontrol_new snd_hdsp_9632_controls[] = {
3121 HDSP_DA_GAIN("DA Gain", 0),
3122 HDSP_AD_GAIN("AD Gain", 0),
3123 HDSP_PHONE_GAIN("Phones Gain", 0),
3124 HDSP_XLR_BREAKOUT_CABLE("XLR Breakout Cable", 0),
3125 HDSP_DDS_OFFSET("DDS Sample Rate Offset", 0)
3128 static struct snd_kcontrol_new snd_hdsp_controls[] = {
3130 .iface = SNDRV_CTL_ELEM_IFACE_PCM,
3131 .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,DEFAULT),
3132 .info = snd_hdsp_control_spdif_info,
3133 .get = snd_hdsp_control_spdif_get,
3134 .put = snd_hdsp_control_spdif_put,
3137 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE | SNDRV_CTL_ELEM_ACCESS_INACTIVE,
3138 .iface = SNDRV_CTL_ELEM_IFACE_PCM,
3139 .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,PCM_STREAM),
3140 .info = snd_hdsp_control_spdif_stream_info,
3141 .get = snd_hdsp_control_spdif_stream_get,
3142 .put = snd_hdsp_control_spdif_stream_put,
3145 .access = SNDRV_CTL_ELEM_ACCESS_READ,
3146 .iface = SNDRV_CTL_ELEM_IFACE_PCM,
3147 .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,CON_MASK),
3148 .info = snd_hdsp_control_spdif_mask_info,
3149 .get = snd_hdsp_control_spdif_mask_get,
3150 .private_value = IEC958_AES0_NONAUDIO |
3151 IEC958_AES0_PROFESSIONAL |
3152 IEC958_AES0_CON_EMPHASIS,
3155 .access = SNDRV_CTL_ELEM_ACCESS_READ,
3156 .iface = SNDRV_CTL_ELEM_IFACE_PCM,
3157 .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,PRO_MASK),
3158 .info = snd_hdsp_control_spdif_mask_info,
3159 .get = snd_hdsp_control_spdif_mask_get,
3160 .private_value = IEC958_AES0_NONAUDIO |
3161 IEC958_AES0_PROFESSIONAL |
3162 IEC958_AES0_PRO_EMPHASIS,
3164 HDSP_MIXER("Mixer", 0),
3165 HDSP_SPDIF_IN("IEC958 Input Connector", 0),
3166 HDSP_SPDIF_OUT("IEC958 Output also on ADAT1", 0),
3167 HDSP_SPDIF_PROFESSIONAL("IEC958 Professional Bit", 0),
3168 HDSP_SPDIF_EMPHASIS("IEC958 Emphasis Bit", 0),
3169 HDSP_SPDIF_NON_AUDIO("IEC958 Non-audio Bit", 0),
3170 /* 'Sample Clock Source' complies with the alsa control naming scheme */
3171 HDSP_CLOCK_SOURCE("Sample Clock Source", 0),
3173 .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
3174 .name = "Sample Clock Source Locking",
3175 .info = snd_hdsp_info_clock_source_lock,
3176 .get = snd_hdsp_get_clock_source_lock,
3177 .put = snd_hdsp_put_clock_source_lock,
3179 HDSP_SYSTEM_CLOCK_MODE("System Clock Mode", 0),
3180 HDSP_PREF_SYNC_REF("Preferred Sync Reference", 0),
3181 HDSP_AUTOSYNC_REF("AutoSync Reference", 0),
3182 HDSP_SPDIF_SAMPLE_RATE("SPDIF Sample Rate", 0),
3183 HDSP_SYSTEM_SAMPLE_RATE("System Sample Rate", 0),
3184 /* 'External Rate' complies with the alsa control naming scheme */
3185 HDSP_AUTOSYNC_SAMPLE_RATE("External Rate", 0),
3186 HDSP_WC_SYNC_CHECK("Word Clock Lock Status", 0),
3187 HDSP_SPDIF_SYNC_CHECK("SPDIF Lock Status", 0),
3188 HDSP_ADATSYNC_SYNC_CHECK("ADAT Sync Lock Status", 0),
3189 HDSP_LINE_OUT("Line Out", 0),
3190 HDSP_PRECISE_POINTER("Precise Pointer", 0),
3191 HDSP_USE_MIDI_TASKLET("Use Midi Tasklet", 0),
3194 static struct snd_kcontrol_new snd_hdsp_96xx_aeb = HDSP_AEB("Analog Extension Board", 0);
3195 static struct snd_kcontrol_new snd_hdsp_adat_sync_check = HDSP_ADAT_SYNC_CHECK;
3197 static int snd_hdsp_create_controls(struct snd_card *card, struct hdsp *hdsp)
3201 struct snd_kcontrol *kctl;
3203 for (idx = 0; idx < ARRAY_SIZE(snd_hdsp_controls); idx++) {
3204 if ((err = snd_ctl_add(card, kctl = snd_ctl_new1(&snd_hdsp_controls[idx], hdsp))) < 0)
3206 if (idx == 1) /* IEC958 (S/PDIF) Stream */
3207 hdsp->spdif_ctl = kctl;
3210 /* ADAT SyncCheck status */
3211 snd_hdsp_adat_sync_check.name = "ADAT Lock Status";
3212 snd_hdsp_adat_sync_check.index = 1;
3213 if ((err = snd_ctl_add (card, kctl = snd_ctl_new1(&snd_hdsp_adat_sync_check, hdsp))))
3215 if (hdsp->io_type == Digiface || hdsp->io_type == H9652) {
3216 for (idx = 1; idx < 3; ++idx) {
3217 snd_hdsp_adat_sync_check.index = idx+1;
3218 if ((err = snd_ctl_add (card, kctl = snd_ctl_new1(&snd_hdsp_adat_sync_check, hdsp))))
3223 /* DA, AD and Phone gain and XLR breakout cable controls for H9632 cards */
3224 if (hdsp->io_type == H9632) {
3225 for (idx = 0; idx < ARRAY_SIZE(snd_hdsp_9632_controls); idx++) {
3226 if ((err = snd_ctl_add(card, kctl = snd_ctl_new1(&snd_hdsp_9632_controls[idx], hdsp))) < 0)
3231 /* AEB control for H96xx card */
3232 if (hdsp->io_type == H9632 || hdsp->io_type == H9652) {
3233 if ((err = snd_ctl_add(card, kctl = snd_ctl_new1(&snd_hdsp_96xx_aeb, hdsp))) < 0)
3240 /*------------------------------------------------------------
3242 ------------------------------------------------------------*/
3245 snd_hdsp_proc_read(struct snd_info_entry *entry, struct snd_info_buffer *buffer)
3247 struct hdsp *hdsp = (struct hdsp *) entry->private_data;
3248 unsigned int status;
3249 unsigned int status2;
3250 char *pref_sync_ref;
3252 char *system_clock_mode;
3256 if (hdsp_check_for_iobox (hdsp)) {
3257 snd_iprintf(buffer, "No I/O box connected.\nPlease connect one and upload firmware.\n");
3261 if (hdsp_check_for_firmware(hdsp, 0)) {
3262 if (hdsp->state & HDSP_FirmwareCached) {
3263 if (snd_hdsp_load_firmware_from_cache(hdsp) != 0) {
3264 snd_iprintf(buffer, "Firmware loading from cache failed, please upload manually.\n");
3269 #ifdef HDSP_FW_LOADER
3270 err = hdsp_request_fw_loader(hdsp);
3274 "No firmware loaded nor cached, "
3275 "please upload firmware.\n");
3281 status = hdsp_read(hdsp, HDSP_statusRegister);
3282 status2 = hdsp_read(hdsp, HDSP_status2Register);
3284 snd_iprintf(buffer, "%s (Card #%d)\n", hdsp->card_name, hdsp->card->number + 1);
3285 snd_iprintf(buffer, "Buffers: capture %p playback %p\n",
3286 hdsp->capture_buffer, hdsp->playback_buffer);
3287 snd_iprintf(buffer, "IRQ: %d Registers bus: 0x%lx VM: 0x%lx\n",
3288 hdsp->irq, hdsp->port, (unsigned long)hdsp->iobase);
3289 snd_iprintf(buffer, "Control register: 0x%x\n", hdsp->control_register);
3290 snd_iprintf(buffer, "Control2 register: 0x%x\n", hdsp->control2_register);
3291 snd_iprintf(buffer, "Status register: 0x%x\n", status);
3292 snd_iprintf(buffer, "Status2 register: 0x%x\n", status2);
3293 snd_iprintf(buffer, "FIFO status: %d\n", hdsp_read(hdsp, HDSP_fifoStatus) & 0xff);
3294 snd_iprintf(buffer, "MIDI1 Output status: 0x%x\n", hdsp_read(hdsp, HDSP_midiStatusOut0));
3295 snd_iprintf(buffer, "MIDI1 Input status: 0x%x\n", hdsp_read(hdsp, HDSP_midiStatusIn0));
3296 snd_iprintf(buffer, "MIDI2 Output status: 0x%x\n", hdsp_read(hdsp, HDSP_midiStatusOut1));
3297 snd_iprintf(buffer, "MIDI2 Input status: 0x%x\n", hdsp_read(hdsp, HDSP_midiStatusIn1));
3298 snd_iprintf(buffer, "Use Midi Tasklet: %s\n", hdsp->use_midi_tasklet ? "on" : "off");
3300 snd_iprintf(buffer, "\n");
3302 x = 1 << (6 + hdsp_decode_latency(hdsp->control_register & HDSP_LatencyMask));
3304 snd_iprintf(buffer, "Buffer Size (Latency): %d samples (2 periods of %lu bytes)\n", x, (unsigned long) hdsp->period_bytes);
3305 snd_iprintf(buffer, "Hardware pointer (frames): %ld\n", hdsp_hw_pointer(hdsp));
3306 snd_iprintf(buffer, "Precise pointer: %s\n", hdsp->precise_ptr ? "on" : "off");
3307 snd_iprintf(buffer, "Line out: %s\n", (hdsp->control_register & HDSP_LineOut) ? "on" : "off");
3309 snd_iprintf(buffer, "Firmware version: %d\n", (status2&HDSP_version0)|(status2&HDSP_version1)<<1|(status2&HDSP_version2)<<2);
3311 snd_iprintf(buffer, "\n");
3314 switch (hdsp_clock_source(hdsp)) {
3315 case HDSP_CLOCK_SOURCE_AUTOSYNC:
3316 clock_source = "AutoSync";
3318 case HDSP_CLOCK_SOURCE_INTERNAL_32KHZ:
3319 clock_source = "Internal 32 kHz";
3321 case HDSP_CLOCK_SOURCE_INTERNAL_44_1KHZ:
3322 clock_source = "Internal 44.1 kHz";
3324 case HDSP_CLOCK_SOURCE_INTERNAL_48KHZ:
3325 clock_source = "Internal 48 kHz";
3327 case HDSP_CLOCK_SOURCE_INTERNAL_64KHZ:
3328 clock_source = "Internal 64 kHz";
3330 case HDSP_CLOCK_SOURCE_INTERNAL_88_2KHZ:
3331 clock_source = "Internal 88.2 kHz";
3333 case HDSP_CLOCK_SOURCE_INTERNAL_96KHZ:
3334 clock_source = "Internal 96 kHz";
3336 case HDSP_CLOCK_SOURCE_INTERNAL_128KHZ:
3337 clock_source = "Internal 128 kHz";
3339 case HDSP_CLOCK_SOURCE_INTERNAL_176_4KHZ:
3340 clock_source = "Internal 176.4 kHz";
3342 case HDSP_CLOCK_SOURCE_INTERNAL_192KHZ:
3343 clock_source = "Internal 192 kHz";
3346 clock_source = "Error";
3348 snd_iprintf (buffer, "Sample Clock Source: %s\n", clock_source);
3350 if (hdsp_system_clock_mode(hdsp))
3351 system_clock_mode = "Slave";
3353 system_clock_mode = "Master";
3355 switch (hdsp_pref_sync_ref (hdsp)) {
3356 case HDSP_SYNC_FROM_WORD:
3357 pref_sync_ref = "Word Clock";
3359 case HDSP_SYNC_FROM_ADAT_SYNC:
3360 pref_sync_ref = "ADAT Sync";
3362 case HDSP_SYNC_FROM_SPDIF:
3363 pref_sync_ref = "SPDIF";
3365 case HDSP_SYNC_FROM_ADAT1:
3366 pref_sync_ref = "ADAT1";
3368 case HDSP_SYNC_FROM_ADAT2:
3369 pref_sync_ref = "ADAT2";
3371 case HDSP_SYNC_FROM_ADAT3:
3372 pref_sync_ref = "ADAT3";
3375 pref_sync_ref = "Word Clock";
3378 snd_iprintf (buffer, "Preferred Sync Reference: %s\n", pref_sync_ref);
3380 switch (hdsp_autosync_ref (hdsp)) {
3381 case HDSP_AUTOSYNC_FROM_WORD:
3382 autosync_ref = "Word Clock";
3384 case HDSP_AUTOSYNC_FROM_ADAT_SYNC:
3385 autosync_ref = "ADAT Sync";
3387 case HDSP_AUTOSYNC_FROM_SPDIF:
3388 autosync_ref = "SPDIF";
3390 case HDSP_AUTOSYNC_FROM_NONE:
3391 autosync_ref = "None";
3393 case HDSP_AUTOSYNC_FROM_ADAT1:
3394 autosync_ref = "ADAT1";
3396 case HDSP_AUTOSYNC_FROM_ADAT2:
3397 autosync_ref = "ADAT2";
3399 case HDSP_AUTOSYNC_FROM_ADAT3:
3400 autosync_ref = "ADAT3";
3403 autosync_ref = "---";
3406 snd_iprintf (buffer, "AutoSync Reference: %s\n", autosync_ref);
3408 snd_iprintf (buffer, "AutoSync Frequency: %d\n", hdsp_external_sample_rate(hdsp));
3410 snd_iprintf (buffer, "System Clock Mode: %s\n", system_clock_mode);
3412 snd_iprintf (buffer, "System Clock Frequency: %d\n", hdsp->system_sample_rate);
3413 snd_iprintf (buffer, "System Clock Locked: %s\n", hdsp->clock_source_locked ? "Yes" : "No");
3415 snd_iprintf(buffer, "\n");
3417 switch (hdsp_spdif_in(hdsp)) {
3418 case HDSP_SPDIFIN_OPTICAL:
3419 snd_iprintf(buffer, "IEC958 input: Optical\n");
3421 case HDSP_SPDIFIN_COAXIAL:
3422 snd_iprintf(buffer, "IEC958 input: Coaxial\n");
3424 case HDSP_SPDIFIN_INTERNAL:
3425 snd_iprintf(buffer, "IEC958 input: Internal\n");
3427 case HDSP_SPDIFIN_AES:
3428 snd_iprintf(buffer, "IEC958 input: AES\n");
3431 snd_iprintf(buffer, "IEC958 input: ???\n");
3435 if (hdsp->control_register & HDSP_SPDIFOpticalOut)
3436 snd_iprintf(buffer, "IEC958 output: Coaxial & ADAT1\n");
3438 snd_iprintf(buffer, "IEC958 output: Coaxial only\n");
3440 if (hdsp->control_register & HDSP_SPDIFProfessional)
3441 snd_iprintf(buffer, "IEC958 quality: Professional\n");
3443 snd_iprintf(buffer, "IEC958 quality: Consumer\n");
3445 if (hdsp->control_register & HDSP_SPDIFEmphasis)
3446 snd_iprintf(buffer, "IEC958 emphasis: on\n");
3448 snd_iprintf(buffer, "IEC958 emphasis: off\n");
3450 if (hdsp->control_register & HDSP_SPDIFNonAudio)
3451 snd_iprintf(buffer, "IEC958 NonAudio: on\n");
3453 snd_iprintf(buffer, "IEC958 NonAudio: off\n");
3454 if ((x = hdsp_spdif_sample_rate (hdsp)) != 0)
3455 snd_iprintf (buffer, "IEC958 sample rate: %d\n", x);
3457 snd_iprintf (buffer, "IEC958 sample rate: Error flag set\n");
3459 snd_iprintf(buffer, "\n");
3462 x = status & HDSP_Sync0;
3463 if (status & HDSP_Lock0)
3464 snd_iprintf(buffer, "ADAT1: %s\n", x ? "Sync" : "Lock");
3466 snd_iprintf(buffer, "ADAT1: No Lock\n");
3468 switch (hdsp->io_type) {
3471 x = status & HDSP_Sync1;
3472 if (status & HDSP_Lock1)
3473 snd_iprintf(buffer, "ADAT2: %s\n", x ? "Sync" : "Lock");
3475 snd_iprintf(buffer, "ADAT2: No Lock\n");
3476 x = status & HDSP_Sync2;
3477 if (status & HDSP_Lock2)
3478 snd_iprintf(buffer, "ADAT3: %s\n", x ? "Sync" : "Lock");
3480 snd_iprintf(buffer, "ADAT3: No Lock\n");
3487 x = status & HDSP_SPDIFSync;
3488 if (status & HDSP_SPDIFErrorFlag)
3489 snd_iprintf (buffer, "SPDIF: No Lock\n");
3491 snd_iprintf (buffer, "SPDIF: %s\n", x ? "Sync" : "Lock");
3493 x = status2 & HDSP_wc_sync;
3494 if (status2 & HDSP_wc_lock)
3495 snd_iprintf (buffer, "Word Clock: %s\n", x ? "Sync" : "Lock");
3497 snd_iprintf (buffer, "Word Clock: No Lock\n");
3499 x = status & HDSP_TimecodeSync;
3500 if (status & HDSP_TimecodeLock)
3501 snd_iprintf(buffer, "ADAT Sync: %s\n", x ? "Sync" : "Lock");
3503 snd_iprintf(buffer, "ADAT Sync: No Lock\n");
3505 snd_iprintf(buffer, "\n");
3507 /* Informations about H9632 specific controls */
3508 if (hdsp->io_type == H9632) {
3511 switch (hdsp_ad_gain(hdsp)) {
3522 snd_iprintf(buffer, "AD Gain : %s\n", tmp);
3524 switch (hdsp_da_gain(hdsp)) {
3535 snd_iprintf(buffer, "DA Gain : %s\n", tmp);
3537 switch (hdsp_phone_gain(hdsp)) {
3548 snd_iprintf(buffer, "Phones Gain : %s\n", tmp);
3550 snd_iprintf(buffer, "XLR Breakout Cable : %s\n", hdsp_xlr_breakout_cable(hdsp) ? "yes" : "no");
3552 if (hdsp->control_register & HDSP_AnalogExtensionBoard)
3553 snd_iprintf(buffer, "AEB : on (ADAT1 internal)\n");
3555 snd_iprintf(buffer, "AEB : off (ADAT1 external)\n");
3556 snd_iprintf(buffer, "\n");
3561 static void __devinit snd_hdsp_proc_init(struct hdsp *hdsp)
3563 struct snd_info_entry *entry;
3565 if (! snd_card_proc_new(hdsp->card, "hdsp", &entry))
3566 snd_info_set_text_ops(entry, hdsp, snd_hdsp_proc_read);
3569 static void snd_hdsp_free_buffers(struct hdsp *hdsp)
3571 snd_hammerfall_free_buffer(&hdsp->capture_dma_buf, hdsp->pci);
3572 snd_hammerfall_free_buffer(&hdsp->playback_dma_buf, hdsp->pci);
3575 static int __devinit snd_hdsp_initialize_memory(struct hdsp *hdsp)
3577 unsigned long pb_bus, cb_bus;
3579 if (snd_hammerfall_get_buffer(hdsp->pci, &hdsp->capture_dma_buf, HDSP_DMA_AREA_BYTES) < 0 ||
3580 snd_hammerfall_get_buffer(hdsp->pci, &hdsp->playback_dma_buf, HDSP_DMA_AREA_BYTES) < 0) {
3581 if (hdsp->capture_dma_buf.area)
3582 snd_dma_free_pages(&hdsp->capture_dma_buf);
3583 printk(KERN_ERR "%s: no buffers available\n", hdsp->card_name);
3587 /* Align to bus-space 64K boundary */
3589 cb_bus = ALIGN(hdsp->capture_dma_buf.addr, 0x10000ul);
3590 pb_bus = ALIGN(hdsp->playback_dma_buf.addr, 0x10000ul);
3592 /* Tell the card where it is */
3594 hdsp_write(hdsp, HDSP_inputBufferAddress, cb_bus);
3595 hdsp_write(hdsp, HDSP_outputBufferAddress, pb_bus);
3597 hdsp->capture_buffer = hdsp->capture_dma_buf.area + (cb_bus - hdsp->capture_dma_buf.addr);
3598 hdsp->playback_buffer = hdsp->playback_dma_buf.area + (pb_bus - hdsp->playback_dma_buf.addr);
3603 static int snd_hdsp_set_defaults(struct hdsp *hdsp)
3607 /* ASSUMPTION: hdsp->lock is either held, or
3608 there is no need to hold it (e.g. during module
3614 SPDIF Input via Coax
3616 maximum latency (7 => 2^7 = 8192 samples, 64Kbyte buffer,
3617 which implies 2 4096 sample, 32Kbyte periods).
3621 hdsp->control_register = HDSP_ClockModeMaster |
3622 HDSP_SPDIFInputCoaxial |
3623 hdsp_encode_latency(7) |
3627 hdsp_write(hdsp, HDSP_controlRegister, hdsp->control_register);
3629 #ifdef SNDRV_BIG_ENDIAN
3630 hdsp->control2_register = HDSP_BIGENDIAN_MODE;
3632 hdsp->control2_register = 0;
3634 if (hdsp->io_type == H9652)
3635 snd_hdsp_9652_enable_mixer (hdsp);
3637 hdsp_write (hdsp, HDSP_control2Reg, hdsp->control2_register);
3639 hdsp_reset_hw_pointer(hdsp);
3640 hdsp_compute_period_size(hdsp);
3642 /* silence everything */
3644 for (i = 0; i < HDSP_MATRIX_MIXER_SIZE; ++i)
3645 hdsp->mixer_matrix[i] = MINUS_INFINITY_GAIN;
3647 for (i = 0; i < ((hdsp->io_type == H9652 || hdsp->io_type == H9632) ? 1352 : HDSP_MATRIX_MIXER_SIZE); ++i) {
3648 if (hdsp_write_gain (hdsp, i, MINUS_INFINITY_GAIN))
3652 /* H9632 specific defaults */
3653 if (hdsp->io_type == H9632) {
3654 hdsp->control_register |= (HDSP_DAGainPlus4dBu | HDSP_ADGainPlus4dBu | HDSP_PhoneGain0dB);
3655 hdsp_write(hdsp, HDSP_controlRegister, hdsp->control_register);
3658 /* set a default rate so that the channel map is set up.
3661 hdsp_set_rate(hdsp, 48000, 1);
3666 static void hdsp_midi_tasklet(unsigned long arg)
3668 struct hdsp *hdsp = (struct hdsp *)arg;
3670 if (hdsp->midi[0].pending)
3671 snd_hdsp_midi_input_read (&hdsp->midi[0]);
3672 if (hdsp->midi[1].pending)
3673 snd_hdsp_midi_input_read (&hdsp->midi[1]);
3676 static irqreturn_t snd_hdsp_interrupt(int irq, void *dev_id)
3678 struct hdsp *hdsp = (struct hdsp *) dev_id;
3679 unsigned int status;
3683 unsigned int midi0status;
3684 unsigned int midi1status;
3687 status = hdsp_read(hdsp, HDSP_statusRegister);
3689 audio = status & HDSP_audioIRQPending;
3690 midi0 = status & HDSP_midi0IRQPending;
3691 midi1 = status & HDSP_midi1IRQPending;
3693 if (!audio && !midi0 && !midi1)
3696 hdsp_write(hdsp, HDSP_interruptConfirmation, 0);
3698 midi0status = hdsp_read (hdsp, HDSP_midiStatusIn0) & 0xff;
3699 midi1status = hdsp_read (hdsp, HDSP_midiStatusIn1) & 0xff;
3702 if (hdsp->capture_substream)
3703 snd_pcm_period_elapsed(hdsp->pcm->streams[SNDRV_PCM_STREAM_CAPTURE].substream);
3705 if (hdsp->playback_substream)
3706 snd_pcm_period_elapsed(hdsp->pcm->streams[SNDRV_PCM_STREAM_PLAYBACK].substream);
3709 if (midi0 && midi0status) {
3710 if (hdsp->use_midi_tasklet) {
3711 /* we disable interrupts for this input until processing is done */
3712 hdsp->control_register &= ~HDSP_Midi0InterruptEnable;
3713 hdsp_write(hdsp, HDSP_controlRegister, hdsp->control_register);
3714 hdsp->midi[0].pending = 1;
3717 snd_hdsp_midi_input_read (&hdsp->midi[0]);
3720 if (hdsp->io_type != Multiface && hdsp->io_type != H9632 && midi1 && midi1status) {
3721 if (hdsp->use_midi_tasklet) {
3722 /* we disable interrupts for this input until processing is done */
3723 hdsp->control_register &= ~HDSP_Midi1InterruptEnable;
3724 hdsp_write(hdsp, HDSP_controlRegister, hdsp->control_register);
3725 hdsp->midi[1].pending = 1;
3728 snd_hdsp_midi_input_read (&hdsp->midi[1]);
3731 if (hdsp->use_midi_tasklet && schedule)
3732 tasklet_hi_schedule(&hdsp->midi_tasklet);
3736 static snd_pcm_uframes_t snd_hdsp_hw_pointer(struct snd_pcm_substream *substream)
3738 struct hdsp *hdsp = snd_pcm_substream_chip(substream);
3739 return hdsp_hw_pointer(hdsp);
3742 static char *hdsp_channel_buffer_location(struct hdsp *hdsp,
3749 snd_assert(channel >= 0 && channel < hdsp->max_channels, return NULL);
3751 if ((mapped_channel = hdsp->channel_map[channel]) < 0)
3754 if (stream == SNDRV_PCM_STREAM_CAPTURE)
3755 return hdsp->capture_buffer + (mapped_channel * HDSP_CHANNEL_BUFFER_BYTES);
3757 return hdsp->playback_buffer + (mapped_channel * HDSP_CHANNEL_BUFFER_BYTES);
3760 static int snd_hdsp_playback_copy(struct snd_pcm_substream *substream, int channel,
3761 snd_pcm_uframes_t pos, void __user *src, snd_pcm_uframes_t count)
3763 struct hdsp *hdsp = snd_pcm_substream_chip(substream);
3766 snd_assert(pos + count <= HDSP_CHANNEL_BUFFER_BYTES / 4, return -EINVAL);
3768 channel_buf = hdsp_channel_buffer_location (hdsp, substream->pstr->stream, channel);
3769 snd_assert(channel_buf != NULL, return -EIO);
3770 if (copy_from_user(channel_buf + pos * 4, src, count * 4))
3775 static int snd_hdsp_capture_copy(struct snd_pcm_substream *substream, int channel,
3776 snd_pcm_uframes_t pos, void __user *dst, snd_pcm_uframes_t count)
3778 struct hdsp *hdsp = snd_pcm_substream_chip(substream);
3781 snd_assert(pos + count <= HDSP_CHANNEL_BUFFER_BYTES / 4, return -EINVAL);
3783 channel_buf = hdsp_channel_buffer_location (hdsp, substream->pstr->stream, channel);
3784 snd_assert(channel_buf != NULL, return -EIO);
3785 if (copy_to_user(dst, channel_buf + pos * 4, count * 4))
3790 static int snd_hdsp_hw_silence(struct snd_pcm_substream *substream, int channel,
3791 snd_pcm_uframes_t pos, snd_pcm_uframes_t count)
3793 struct hdsp *hdsp = snd_pcm_substream_chip(substream);
3796 channel_buf = hdsp_channel_buffer_location (hdsp, substream->pstr->stream, channel);
3797 snd_assert(channel_buf != NULL, return -EIO);
3798 memset(channel_buf + pos * 4, 0, count * 4);
3802 static int snd_hdsp_reset(struct snd_pcm_substream *substream)
3804 struct snd_pcm_runtime *runtime = substream->runtime;
3805 struct hdsp *hdsp = snd_pcm_substream_chip(substream);
3806 struct snd_pcm_substream *other;
3807 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
3808 other = hdsp->capture_substream;
3810 other = hdsp->playback_substream;
3812 runtime->status->hw_ptr = hdsp_hw_pointer(hdsp);
3814 runtime->status->hw_ptr = 0;
3816 struct snd_pcm_substream *s;
3817 struct snd_pcm_runtime *oruntime = other->runtime;
3818 snd_pcm_group_for_each_entry(s, substream) {
3820 oruntime->status->hw_ptr = runtime->status->hw_ptr;
3828 static int snd_hdsp_hw_params(struct snd_pcm_substream *substream,
3829 struct snd_pcm_hw_params *params)
3831 struct hdsp *hdsp = snd_pcm_substream_chip(substream);
3836 if (hdsp_check_for_iobox (hdsp))
3839 if (hdsp_check_for_firmware(hdsp, 1))
3842 spin_lock_irq(&hdsp->lock);
3844 if (substream->pstr->stream == SNDRV_PCM_STREAM_PLAYBACK) {
3845 hdsp->control_register &= ~(HDSP_SPDIFProfessional | HDSP_SPDIFNonAudio | HDSP_SPDIFEmphasis);
3846 hdsp_write(hdsp, HDSP_controlRegister, hdsp->control_register |= hdsp->creg_spdif_stream);
3847 this_pid = hdsp->playback_pid;
3848 other_pid = hdsp->capture_pid;
3850 this_pid = hdsp->capture_pid;
3851 other_pid = hdsp->playback_pid;
3854 if ((other_pid > 0) && (this_pid != other_pid)) {
3856 /* The other stream is open, and not by the same
3857 task as this one. Make sure that the parameters
3858 that matter are the same.
3861 if (params_rate(params) != hdsp->system_sample_rate) {
3862 spin_unlock_irq(&hdsp->lock);
3863 _snd_pcm_hw_param_setempty(params, SNDRV_PCM_HW_PARAM_RATE);
3867 if (params_period_size(params) != hdsp->period_bytes / 4) {
3868 spin_unlock_irq(&hdsp->lock);
3869 _snd_pcm_hw_param_setempty(params, SNDRV_PCM_HW_PARAM_PERIOD_SIZE);
3875 spin_unlock_irq(&hdsp->lock);
3879 spin_unlock_irq(&hdsp->lock);
3882 /* how to make sure that the rate matches an externally-set one ?
3885 spin_lock_irq(&hdsp->lock);
3886 if (! hdsp->clock_source_locked) {
3887 if ((err = hdsp_set_rate(hdsp, params_rate(params), 0)) < 0) {
3888 spin_unlock_irq(&hdsp->lock);
3889 _snd_pcm_hw_param_setempty(params, SNDRV_PCM_HW_PARAM_RATE);
3893 spin_unlock_irq(&hdsp->lock);
3895 if ((err = hdsp_set_interrupt_interval(hdsp, params_period_size(params))) < 0) {
3896 _snd_pcm_hw_param_setempty(params, SNDRV_PCM_HW_PARAM_PERIOD_SIZE);
3903 static int snd_hdsp_channel_info(struct snd_pcm_substream *substream,
3904 struct snd_pcm_channel_info *info)
3906 struct hdsp *hdsp = snd_pcm_substream_chip(substream);
3909 snd_assert(info->channel < hdsp->max_channels, return -EINVAL);
3911 if ((mapped_channel = hdsp->channel_map[info->channel]) < 0)
3914 info->offset = mapped_channel * HDSP_CHANNEL_BUFFER_BYTES;
3920 static int snd_hdsp_ioctl(struct snd_pcm_substream *substream,
3921 unsigned int cmd, void *arg)
3924 case SNDRV_PCM_IOCTL1_RESET:
3925 return snd_hdsp_reset(substream);
3926 case SNDRV_PCM_IOCTL1_CHANNEL_INFO:
3927 return snd_hdsp_channel_info(substream, arg);
3932 return snd_pcm_lib_ioctl(substream, cmd, arg);
3935 static int snd_hdsp_trigger(struct snd_pcm_substream *substream, int cmd)
3937 struct hdsp *hdsp = snd_pcm_substream_chip(substream);
3938 struct snd_pcm_substream *other;
3941 if (hdsp_check_for_iobox (hdsp))
3944 if (hdsp_check_for_firmware(hdsp, 0)) /* no auto-loading in trigger */
3947 spin_lock(&hdsp->lock);
3948 running = hdsp->running;
3950 case SNDRV_PCM_TRIGGER_START:
3951 running |= 1 << substream->stream;
3953 case SNDRV_PCM_TRIGGER_STOP:
3954 running &= ~(1 << substream->stream);
3958 spin_unlock(&hdsp->lock);
3961 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
3962 other = hdsp->capture_substream;
3964 other = hdsp->playback_substream;
3967 struct snd_pcm_substream *s;
3968 snd_pcm_group_for_each_entry(s, substream) {
3970 snd_pcm_trigger_done(s, substream);
3971 if (cmd == SNDRV_PCM_TRIGGER_START)
3972 running |= 1 << s->stream;
3974 running &= ~(1 << s->stream);
3978 if (cmd == SNDRV_PCM_TRIGGER_START) {
3979 if (!(running & (1 << SNDRV_PCM_STREAM_PLAYBACK)) &&
3980 substream->stream == SNDRV_PCM_STREAM_CAPTURE)
3981 hdsp_silence_playback(hdsp);
3984 substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
3985 hdsp_silence_playback(hdsp);
3988 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
3989 hdsp_silence_playback(hdsp);
3992 snd_pcm_trigger_done(substream, substream);
3993 if (!hdsp->running && running)
3994 hdsp_start_audio(hdsp);
3995 else if (hdsp->running && !running)
3996 hdsp_stop_audio(hdsp);
3997 hdsp->running = running;
3998 spin_unlock(&hdsp->lock);
4003 static int snd_hdsp_prepare(struct snd_pcm_substream *substream)
4005 struct hdsp *hdsp = snd_pcm_substream_chip(substream);
4008 if (hdsp_check_for_iobox (hdsp))
4011 if (hdsp_check_for_firmware(hdsp, 1))
4014 spin_lock_irq(&hdsp->lock);
4016 hdsp_reset_hw_pointer(hdsp);
4017 spin_unlock_irq(&hdsp->lock);
4021 static struct snd_pcm_hardware snd_hdsp_playback_subinfo =
4023 .info = (SNDRV_PCM_INFO_MMAP |
4024 SNDRV_PCM_INFO_MMAP_VALID |
4025 SNDRV_PCM_INFO_NONINTERLEAVED |
4026 SNDRV_PCM_INFO_SYNC_START |
4027 SNDRV_PCM_INFO_DOUBLE),
4028 #ifdef SNDRV_BIG_ENDIAN
4029 .formats = SNDRV_PCM_FMTBIT_S32_BE,
4031 .formats = SNDRV_PCM_FMTBIT_S32_LE,
4033 .rates = (SNDRV_PCM_RATE_32000 |
4034 SNDRV_PCM_RATE_44100 |
4035 SNDRV_PCM_RATE_48000 |
4036 SNDRV_PCM_RATE_64000 |
4037 SNDRV_PCM_RATE_88200 |
4038 SNDRV_PCM_RATE_96000),
4042 .channels_max = HDSP_MAX_CHANNELS,
4043 .buffer_bytes_max = HDSP_CHANNEL_BUFFER_BYTES * HDSP_MAX_CHANNELS,
4044 .period_bytes_min = (64 * 4) * 10,
4045 .period_bytes_max = (8192 * 4) * HDSP_MAX_CHANNELS,
4051 static struct snd_pcm_hardware snd_hdsp_capture_subinfo =
4053 .info = (SNDRV_PCM_INFO_MMAP |
4054 SNDRV_PCM_INFO_MMAP_VALID |
4055 SNDRV_PCM_INFO_NONINTERLEAVED |
4056 SNDRV_PCM_INFO_SYNC_START),
4057 #ifdef SNDRV_BIG_ENDIAN
4058 .formats = SNDRV_PCM_FMTBIT_S32_BE,
4060 .formats = SNDRV_PCM_FMTBIT_S32_LE,
4062 .rates = (SNDRV_PCM_RATE_32000 |
4063 SNDRV_PCM_RATE_44100 |
4064 SNDRV_PCM_RATE_48000 |
4065 SNDRV_PCM_RATE_64000 |
4066 SNDRV_PCM_RATE_88200 |
4067 SNDRV_PCM_RATE_96000),
4071 .channels_max = HDSP_MAX_CHANNELS,
4072 .buffer_bytes_max = HDSP_CHANNEL_BUFFER_BYTES * HDSP_MAX_CHANNELS,
4073 .period_bytes_min = (64 * 4) * 10,
4074 .period_bytes_max = (8192 * 4) * HDSP_MAX_CHANNELS,
4080 static unsigned int hdsp_period_sizes[] = { 64, 128, 256, 512, 1024, 2048, 4096, 8192 };
4082 static struct snd_pcm_hw_constraint_list hdsp_hw_constraints_period_sizes = {
4083 .count = ARRAY_SIZE(hdsp_period_sizes),
4084 .list = hdsp_period_sizes,
4088 static unsigned int hdsp_9632_sample_rates[] = { 32000, 44100, 48000, 64000, 88200, 96000, 128000, 176400, 192000 };
4090 static struct snd_pcm_hw_constraint_list hdsp_hw_constraints_9632_sample_rates = {
4091 .count = ARRAY_SIZE(hdsp_9632_sample_rates),
4092 .list = hdsp_9632_sample_rates,
4096 static int snd_hdsp_hw_rule_in_channels(struct snd_pcm_hw_params *params,
4097 struct snd_pcm_hw_rule *rule)
4099 struct hdsp *hdsp = rule->private;
4100 struct snd_interval *c = hw_param_interval(params, SNDRV_PCM_HW_PARAM_CHANNELS);
4101 if (hdsp->io_type == H9632) {
4102 unsigned int list[3];
4103 list[0] = hdsp->qs_in_channels;
4104 list[1] = hdsp->ds_in_channels;
4105 list[2] = hdsp->ss_in_channels;
4106 return snd_interval_list(c, 3, list, 0);
4108 unsigned int list[2];
4109 list[0] = hdsp->ds_in_channels;
4110 list[1] = hdsp->ss_in_channels;
4111 return snd_interval_list(c, 2, list, 0);
4115 static int snd_hdsp_hw_rule_out_channels(struct snd_pcm_hw_params *params,
4116 struct snd_pcm_hw_rule *rule)
4118 unsigned int list[3];
4119 struct hdsp *hdsp = rule->private;
4120 struct snd_interval *c = hw_param_interval(params, SNDRV_PCM_HW_PARAM_CHANNELS);
4121 if (hdsp->io_type == H9632) {
4122 list[0] = hdsp->qs_out_channels;
4123 list[1] = hdsp->ds_out_channels;
4124 list[2] = hdsp->ss_out_channels;
4125 return snd_interval_list(c, 3, list, 0);
4127 list[0] = hdsp->ds_out_channels;
4128 list[1] = hdsp->ss_out_channels;
4130 return snd_interval_list(c, 2, list, 0);
4133 static int snd_hdsp_hw_rule_in_channels_rate(struct snd_pcm_hw_params *params,
4134 struct snd_pcm_hw_rule *rule)
4136 struct hdsp *hdsp = rule->private;
4137 struct snd_interval *c = hw_param_interval(params, SNDRV_PCM_HW_PARAM_CHANNELS);
4138 struct snd_interval *r = hw_param_interval(params, SNDRV_PCM_HW_PARAM_RATE);
4139 if (r->min > 96000 && hdsp->io_type == H9632) {
4140 struct snd_interval t = {
4141 .min = hdsp->qs_in_channels,
4142 .max = hdsp->qs_in_channels,
4145 return snd_interval_refine(c, &t);
4146 } else if (r->min > 48000 && r->max <= 96000) {
4147 struct snd_interval t = {
4148 .min = hdsp->ds_in_channels,
4149 .max = hdsp->ds_in_channels,
4152 return snd_interval_refine(c, &t);
4153 } else if (r->max < 64000) {
4154 struct snd_interval t = {
4155 .min = hdsp->ss_in_channels,
4156 .max = hdsp->ss_in_channels,
4159 return snd_interval_refine(c, &t);
4164 static int snd_hdsp_hw_rule_out_channels_rate(struct snd_pcm_hw_params *params,
4165 struct snd_pcm_hw_rule *rule)
4167 struct hdsp *hdsp = rule->private;
4168 struct snd_interval *c = hw_param_interval(params, SNDRV_PCM_HW_PARAM_CHANNELS);
4169 struct snd_interval *r = hw_param_interval(params, SNDRV_PCM_HW_PARAM_RATE);
4170 if (r->min > 96000 && hdsp->io_type == H9632) {
4171 struct snd_interval t = {
4172 .min = hdsp->qs_out_channels,
4173 .max = hdsp->qs_out_channels,
4176 return snd_interval_refine(c, &t);
4177 } else if (r->min > 48000 && r->max <= 96000) {
4178 struct snd_interval t = {
4179 .min = hdsp->ds_out_channels,
4180 .max = hdsp->ds_out_channels,
4183 return snd_interval_refine(c, &t);
4184 } else if (r->max < 64000) {
4185 struct snd_interval t = {
4186 .min = hdsp->ss_out_channels,
4187 .max = hdsp->ss_out_channels,
4190 return snd_interval_refine(c, &t);
4195 static int snd_hdsp_hw_rule_rate_out_channels(struct snd_pcm_hw_params *params,
4196 struct snd_pcm_hw_rule *rule)
4198 struct hdsp *hdsp = rule->private;
4199 struct snd_interval *c = hw_param_interval(params, SNDRV_PCM_HW_PARAM_CHANNELS);
4200 struct snd_interval *r = hw_param_interval(params, SNDRV_PCM_HW_PARAM_RATE);
4201 if (c->min >= hdsp->ss_out_channels) {
4202 struct snd_interval t = {
4207 return snd_interval_refine(r, &t);
4208 } else if (c->max <= hdsp->qs_out_channels && hdsp->io_type == H9632) {
4209 struct snd_interval t = {
4214 return snd_interval_refine(r, &t);
4215 } else if (c->max <= hdsp->ds_out_channels) {
4216 struct snd_interval t = {
4221 return snd_interval_refine(r, &t);
4226 static int snd_hdsp_hw_rule_rate_in_channels(struct snd_pcm_hw_params *params,
4227 struct snd_pcm_hw_rule *rule)
4229 struct hdsp *hdsp = rule->private;
4230 struct snd_interval *c = hw_param_interval(params, SNDRV_PCM_HW_PARAM_CHANNELS);
4231 struct snd_interval *r = hw_param_interval(params, SNDRV_PCM_HW_PARAM_RATE);
4232 if (c->min >= hdsp->ss_in_channels) {
4233 struct snd_interval t = {
4238 return snd_interval_refine(r, &t);
4239 } else if (c->max <= hdsp->qs_in_channels && hdsp->io_type == H9632) {
4240 struct snd_interval t = {
4245 return snd_interval_refine(r, &t);
4246 } else if (c->max <= hdsp->ds_in_channels) {
4247 struct snd_interval t = {
4252 return snd_interval_refine(r, &t);
4257 static int snd_hdsp_playback_open(struct snd_pcm_substream *substream)
4259 struct hdsp *hdsp = snd_pcm_substream_chip(substream);
4260 struct snd_pcm_runtime *runtime = substream->runtime;
4262 if (hdsp_check_for_iobox (hdsp))
4265 if (hdsp_check_for_firmware(hdsp, 1))
4268 spin_lock_irq(&hdsp->lock);
4270 snd_pcm_set_sync(substream);
4272 runtime->hw = snd_hdsp_playback_subinfo;
4273 runtime->dma_area = hdsp->playback_buffer;
4274 runtime->dma_bytes = HDSP_DMA_AREA_BYTES;
4276 hdsp->playback_pid = current->pid;
4277 hdsp->playback_substream = substream;
4279 spin_unlock_irq(&hdsp->lock);
4281 snd_pcm_hw_constraint_msbits(runtime, 0, 32, 24);
4282 snd_pcm_hw_constraint_list(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_SIZE, &hdsp_hw_constraints_period_sizes);
4283 if (hdsp->clock_source_locked) {
4284 runtime->hw.rate_min = runtime->hw.rate_max = hdsp->system_sample_rate;
4285 } else if (hdsp->io_type == H9632) {
4286 runtime->hw.rate_max = 192000;
4287 runtime->hw.rates = SNDRV_PCM_RATE_KNOT;
4288 snd_pcm_hw_constraint_list(runtime, 0, SNDRV_PCM_HW_PARAM_RATE, &hdsp_hw_constraints_9632_sample_rates);
4290 if (hdsp->io_type == H9632) {
4291 runtime->hw.channels_min = hdsp->qs_out_channels;
4292 runtime->hw.channels_max = hdsp->ss_out_channels;
4295 snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_CHANNELS,
4296 snd_hdsp_hw_rule_out_channels, hdsp,
4297 SNDRV_PCM_HW_PARAM_CHANNELS, -1);
4298 snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_CHANNELS,
4299 snd_hdsp_hw_rule_out_channels_rate, hdsp,
4300 SNDRV_PCM_HW_PARAM_RATE, -1);
4301 snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_RATE,
4302 snd_hdsp_hw_rule_rate_out_channels, hdsp,
4303 SNDRV_PCM_HW_PARAM_CHANNELS, -1);
4305 hdsp->creg_spdif_stream = hdsp->creg_spdif;
4306 hdsp->spdif_ctl->vd[0].access &= ~SNDRV_CTL_ELEM_ACCESS_INACTIVE;
4307 snd_ctl_notify(hdsp->card, SNDRV_CTL_EVENT_MASK_VALUE |
4308 SNDRV_CTL_EVENT_MASK_INFO, &hdsp->spdif_ctl->id);
4312 static int snd_hdsp_playback_release(struct snd_pcm_substream *substream)
4314 struct hdsp *hdsp = snd_pcm_substream_chip(substream);
4316 spin_lock_irq(&hdsp->lock);
4318 hdsp->playback_pid = -1;
4319 hdsp->playback_substream = NULL;
4321 spin_unlock_irq(&hdsp->lock);
4323 hdsp->spdif_ctl->vd[0].access |= SNDRV_CTL_ELEM_ACCESS_INACTIVE;
4324 snd_ctl_notify(hdsp->card, SNDRV_CTL_EVENT_MASK_VALUE |
4325 SNDRV_CTL_EVENT_MASK_INFO, &hdsp->spdif_ctl->id);
4330 static int snd_hdsp_capture_open(struct snd_pcm_substream *substream)
4332 struct hdsp *hdsp = snd_pcm_substream_chip(substream);
4333 struct snd_pcm_runtime *runtime = substream->runtime;
4335 if (hdsp_check_for_iobox (hdsp))
4338 if (hdsp_check_for_firmware(hdsp, 1))
4341 spin_lock_irq(&hdsp->lock);
4343 snd_pcm_set_sync(substream);
4345 runtime->hw = snd_hdsp_capture_subinfo;
4346 runtime->dma_area = hdsp->capture_buffer;
4347 runtime->dma_bytes = HDSP_DMA_AREA_BYTES;
4349 hdsp->capture_pid = current->pid;
4350 hdsp->capture_substream = substream;
4352 spin_unlock_irq(&hdsp->lock);
4354 snd_pcm_hw_constraint_msbits(runtime, 0, 32, 24);
4355 snd_pcm_hw_constraint_list(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_SIZE, &hdsp_hw_constraints_period_sizes);
4356 if (hdsp->io_type == H9632) {
4357 runtime->hw.channels_min = hdsp->qs_in_channels;
4358 runtime->hw.channels_max = hdsp->ss_in_channels;
4359 runtime->hw.rate_max = 192000;
4360 runtime->hw.rates = SNDRV_PCM_RATE_KNOT;
4361 snd_pcm_hw_constraint_list(runtime, 0, SNDRV_PCM_HW_PARAM_RATE, &hdsp_hw_constraints_9632_sample_rates);
4363 snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_CHANNELS,
4364 snd_hdsp_hw_rule_in_channels, hdsp,
4365 SNDRV_PCM_HW_PARAM_CHANNELS, -1);
4366 snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_CHANNELS,
4367 snd_hdsp_hw_rule_in_channels_rate, hdsp,
4368 SNDRV_PCM_HW_PARAM_RATE, -1);
4369 snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_RATE,
4370 snd_hdsp_hw_rule_rate_in_channels, hdsp,
4371 SNDRV_PCM_HW_PARAM_CHANNELS, -1);
4375 static int snd_hdsp_capture_release(struct snd_pcm_substream *substream)
4377 struct hdsp *hdsp = snd_pcm_substream_chip(substream);
4379 spin_lock_irq(&hdsp->lock);
4381 hdsp->capture_pid = -1;
4382 hdsp->capture_substream = NULL;
4384 spin_unlock_irq(&hdsp->lock);
4388 static int snd_hdsp_hwdep_dummy_op(struct snd_hwdep *hw, struct file *file)
4390 /* we have nothing to initialize but the call is required */
4395 /* helper functions for copying meter values */
4396 static inline int copy_u32_le(void __user *dest, void __iomem *src)
4398 u32 val = readl(src);
4399 return copy_to_user(dest, &val, 4);
4402 static inline int copy_u64_le(void __user *dest, void __iomem *src_low, void __iomem *src_high)
4404 u32 rms_low, rms_high;
4406 rms_low = readl(src_low);
4407 rms_high = readl(src_high);
4408 rms = ((u64)rms_high << 32) | rms_low;
4409 return copy_to_user(dest, &rms, 8);
4412 static inline int copy_u48_le(void __user *dest, void __iomem *src_low, void __iomem *src_high)
4414 u32 rms_low, rms_high;
4416 rms_low = readl(src_low) & 0xffffff00;
4417 rms_high = readl(src_high) & 0xffffff00;
4418 rms = ((u64)rms_high << 32) | rms_low;
4419 return copy_to_user(dest, &rms, 8);
4422 static int hdsp_9652_get_peak(struct hdsp *hdsp, struct hdsp_peak_rms __user *peak_rms)
4424 int doublespeed = 0;
4425 int i, j, channels, ofs;
4427 if (hdsp_read (hdsp, HDSP_statusRegister) & HDSP_DoubleSpeedStatus)
4429 channels = doublespeed ? 14 : 26;
4430 for (i = 0, j = 0; i < 26; ++i) {
4431 if (doublespeed && (i & 4))
4433 ofs = HDSP_9652_peakBase - j * 4;
4434 if (copy_u32_le(&peak_rms->input_peaks[i], hdsp->iobase + ofs))
4436 ofs -= channels * 4;
4437 if (copy_u32_le(&peak_rms->playback_peaks[i], hdsp->iobase + ofs))
4439 ofs -= channels * 4;
4440 if (copy_u32_le(&peak_rms->output_peaks[i], hdsp->iobase + ofs))
4442 ofs = HDSP_9652_rmsBase + j * 8;
4443 if (copy_u48_le(&peak_rms->input_rms[i], hdsp->iobase + ofs,
4444 hdsp->iobase + ofs + 4))
4446 ofs += channels * 8;
4447 if (copy_u48_le(&peak_rms->playback_rms[i], hdsp->iobase + ofs,
4448 hdsp->iobase + ofs + 4))
4450 ofs += channels * 8;
4451 if (copy_u48_le(&peak_rms->output_rms[i], hdsp->iobase + ofs,
4452 hdsp->iobase + ofs + 4))
4459 static int hdsp_9632_get_peak(struct hdsp *hdsp, struct hdsp_peak_rms __user *peak_rms)
4462 struct hdsp_9632_meters __iomem *m;
4463 int doublespeed = 0;
4465 if (hdsp_read (hdsp, HDSP_statusRegister) & HDSP_DoubleSpeedStatus)
4467 m = (struct hdsp_9632_meters __iomem *)(hdsp->iobase+HDSP_9632_metersBase);
4468 for (i = 0, j = 0; i < 16; ++i, ++j) {
4469 if (copy_u32_le(&peak_rms->input_peaks[i], &m->input_peak[j]))
4471 if (copy_u32_le(&peak_rms->playback_peaks[i], &m->playback_peak[j]))
4473 if (copy_u32_le(&peak_rms->output_peaks[i], &m->output_peak[j]))
4475 if (copy_u64_le(&peak_rms->input_rms[i], &m->input_rms_low[j],
4476 &m->input_rms_high[j]))
4478 if (copy_u64_le(&peak_rms->playback_rms[i], &m->playback_rms_low[j],
4479 &m->playback_rms_high[j]))
4481 if (copy_u64_le(&peak_rms->output_rms[i], &m->output_rms_low[j],
4482 &m->output_rms_high[j]))
4484 if (doublespeed && i == 3) i += 4;
4489 static int hdsp_get_peak(struct hdsp *hdsp, struct hdsp_peak_rms __user *peak_rms)
4493 for (i = 0; i < 26; i++) {
4494 if (copy_u32_le(&peak_rms->playback_peaks[i],
4495 hdsp->iobase + HDSP_playbackPeakLevel + i * 4))
4497 if (copy_u32_le(&peak_rms->input_peaks[i],
4498 hdsp->iobase + HDSP_inputPeakLevel + i * 4))
4501 for (i = 0; i < 28; i++) {
4502 if (copy_u32_le(&peak_rms->output_peaks[i],
4503 hdsp->iobase + HDSP_outputPeakLevel + i * 4))
4506 for (i = 0; i < 26; ++i) {
4507 if (copy_u64_le(&peak_rms->playback_rms[i],
4508 hdsp->iobase + HDSP_playbackRmsLevel + i * 8 + 4,
4509 hdsp->iobase + HDSP_playbackRmsLevel + i * 8))
4511 if (copy_u64_le(&peak_rms->input_rms[i],
4512 hdsp->iobase + HDSP_inputRmsLevel + i * 8 + 4,
4513 hdsp->iobase + HDSP_inputRmsLevel + i * 8))
4519 static int snd_hdsp_hwdep_ioctl(struct snd_hwdep *hw, struct file *file, unsigned int cmd, unsigned long arg)
4521 struct hdsp *hdsp = (struct hdsp *)hw->private_data;
4522 void __user *argp = (void __user *)arg;
4525 case SNDRV_HDSP_IOCTL_GET_PEAK_RMS: {
4526 struct hdsp_peak_rms __user *peak_rms = (struct hdsp_peak_rms __user *)arg;
4528 if (!(hdsp->state & HDSP_FirmwareLoaded)) {
4529 snd_printk(KERN_ERR "Hammerfall-DSP: firmware needs to be uploaded to the card.\n");
4533 switch (hdsp->io_type) {
4535 return hdsp_9652_get_peak(hdsp, peak_rms);
4537 return hdsp_9632_get_peak(hdsp, peak_rms);
4539 return hdsp_get_peak(hdsp, peak_rms);
4542 case SNDRV_HDSP_IOCTL_GET_CONFIG_INFO: {
4543 struct hdsp_config_info info;
4544 unsigned long flags;
4547 if (!(hdsp->state & HDSP_FirmwareLoaded)) {
4548 snd_printk(KERN_ERR "Hammerfall-DSP: Firmware needs to be uploaded to the card.\n");
4551 spin_lock_irqsave(&hdsp->lock, flags);
4552 info.pref_sync_ref = (unsigned char)hdsp_pref_sync_ref(hdsp);
4553 info.wordclock_sync_check = (unsigned char)hdsp_wc_sync_check(hdsp);
4554 if (hdsp->io_type != H9632)
4555 info.adatsync_sync_check = (unsigned char)hdsp_adatsync_sync_check(hdsp);
4556 info.spdif_sync_check = (unsigned char)hdsp_spdif_sync_check(hdsp);
4557 for (i = 0; i < ((hdsp->io_type != Multiface && hdsp->io_type != H9632) ? 3 : 1); ++i)
4558 info.adat_sync_check[i] = (unsigned char)hdsp_adat_sync_check(hdsp, i);
4559 info.spdif_in = (unsigned char)hdsp_spdif_in(hdsp);
4560 info.spdif_out = (unsigned char)hdsp_spdif_out(hdsp);
4561 info.spdif_professional = (unsigned char)hdsp_spdif_professional(hdsp);
4562 info.spdif_emphasis = (unsigned char)hdsp_spdif_emphasis(hdsp);
4563 info.spdif_nonaudio = (unsigned char)hdsp_spdif_nonaudio(hdsp);
4564 info.spdif_sample_rate = hdsp_spdif_sample_rate(hdsp);
4565 info.system_sample_rate = hdsp->system_sample_rate;
4566 info.autosync_sample_rate = hdsp_external_sample_rate(hdsp);
4567 info.system_clock_mode = (unsigned char)hdsp_system_clock_mode(hdsp);
4568 info.clock_source = (unsigned char)hdsp_clock_source(hdsp);
4569 info.autosync_ref = (unsigned char)hdsp_autosync_ref(hdsp);
4570 info.line_out = (unsigned char)hdsp_line_out(hdsp);
4571 if (hdsp->io_type == H9632) {
4572 info.da_gain = (unsigned char)hdsp_da_gain(hdsp);
4573 info.ad_gain = (unsigned char)hdsp_ad_gain(hdsp);
4574 info.phone_gain = (unsigned char)hdsp_phone_gain(hdsp);
4575 info.xlr_breakout_cable = (unsigned char)hdsp_xlr_breakout_cable(hdsp);
4578 if (hdsp->io_type == H9632 || hdsp->io_type == H9652)
4579 info.analog_extension_board = (unsigned char)hdsp_aeb(hdsp);
4580 spin_unlock_irqrestore(&hdsp->lock, flags);
4581 if (copy_to_user(argp, &info, sizeof(info)))
4585 case SNDRV_HDSP_IOCTL_GET_9632_AEB: {
4586 struct hdsp_9632_aeb h9632_aeb;
4588 if (hdsp->io_type != H9632) return -EINVAL;
4589 h9632_aeb.aebi = hdsp->ss_in_channels - H9632_SS_CHANNELS;
4590 h9632_aeb.aebo = hdsp->ss_out_channels - H9632_SS_CHANNELS;
4591 if (copy_to_user(argp, &h9632_aeb, sizeof(h9632_aeb)))
4595 case SNDRV_HDSP_IOCTL_GET_VERSION: {
4596 struct hdsp_version hdsp_version;
4599 if (hdsp->io_type == H9652 || hdsp->io_type == H9632) return -EINVAL;
4600 if (hdsp->io_type == Undefined) {
4601 if ((err = hdsp_get_iobox_version(hdsp)) < 0)
4604 hdsp_version.io_type = hdsp->io_type;
4605 hdsp_version.firmware_rev = hdsp->firmware_rev;
4606 if ((err = copy_to_user(argp, &hdsp_version, sizeof(hdsp_version))))
4610 case SNDRV_HDSP_IOCTL_UPLOAD_FIRMWARE: {
4611 struct hdsp_firmware __user *firmware;
4612 u32 __user *firmware_data;
4615 if (hdsp->io_type == H9652 || hdsp->io_type == H9632) return -EINVAL;
4616 /* SNDRV_HDSP_IOCTL_GET_VERSION must have been called */
4617 if (hdsp->io_type == Undefined) return -EINVAL;
4619 if (hdsp->state & (HDSP_FirmwareCached | HDSP_FirmwareLoaded))
4622 snd_printk(KERN_INFO "Hammerfall-DSP: initializing firmware upload\n");
4623 firmware = (struct hdsp_firmware __user *)argp;
4625 if (get_user(firmware_data, &firmware->firmware_data))
4628 if (hdsp_check_for_iobox (hdsp))
4631 if (copy_from_user(hdsp->firmware_cache, firmware_data, sizeof(hdsp->firmware_cache)) != 0)
4634 hdsp->state |= HDSP_FirmwareCached;
4636 if ((err = snd_hdsp_load_firmware_from_cache(hdsp)) < 0)
4639 if (!(hdsp->state & HDSP_InitializationComplete)) {
4640 if ((err = snd_hdsp_enable_io(hdsp)) < 0)
4643 snd_hdsp_initialize_channels(hdsp);
4644 snd_hdsp_initialize_midi_flush(hdsp);
4646 if ((err = snd_hdsp_create_alsa_devices(hdsp->card, hdsp)) < 0) {
4647 snd_printk(KERN_ERR "Hammerfall-DSP: error creating alsa devices\n");
4653 case SNDRV_HDSP_IOCTL_GET_MIXER: {
4654 struct hdsp_mixer __user *mixer = (struct hdsp_mixer __user *)argp;
4655 if (copy_to_user(mixer->matrix, hdsp->mixer_matrix, sizeof(unsigned short)*HDSP_MATRIX_MIXER_SIZE))
4665 static struct snd_pcm_ops snd_hdsp_playback_ops = {
4666 .open = snd_hdsp_playback_open,
4667 .close = snd_hdsp_playback_release,
4668 .ioctl = snd_hdsp_ioctl,
4669 .hw_params = snd_hdsp_hw_params,
4670 .prepare = snd_hdsp_prepare,
4671 .trigger = snd_hdsp_trigger,
4672 .pointer = snd_hdsp_hw_pointer,
4673 .copy = snd_hdsp_playback_copy,
4674 .silence = snd_hdsp_hw_silence,
4677 static struct snd_pcm_ops snd_hdsp_capture_ops = {
4678 .open = snd_hdsp_capture_open,
4679 .close = snd_hdsp_capture_release,
4680 .ioctl = snd_hdsp_ioctl,
4681 .hw_params = snd_hdsp_hw_params,
4682 .prepare = snd_hdsp_prepare,
4683 .trigger = snd_hdsp_trigger,
4684 .pointer = snd_hdsp_hw_pointer,
4685 .copy = snd_hdsp_capture_copy,
4688 static int __devinit snd_hdsp_create_hwdep(struct snd_card *card,
4691 struct snd_hwdep *hw;
4694 if ((err = snd_hwdep_new(card, "HDSP hwdep", 0, &hw)) < 0)
4698 hw->private_data = hdsp;
4699 strcpy(hw->name, "HDSP hwdep interface");
4701 hw->ops.open = snd_hdsp_hwdep_dummy_op;
4702 hw->ops.ioctl = snd_hdsp_hwdep_ioctl;
4703 hw->ops.release = snd_hdsp_hwdep_dummy_op;
4708 static int snd_hdsp_create_pcm(struct snd_card *card, struct hdsp *hdsp)
4710 struct snd_pcm *pcm;
4713 if ((err = snd_pcm_new(card, hdsp->card_name, 0, 1, 1, &pcm)) < 0)
4717 pcm->private_data = hdsp;
4718 strcpy(pcm->name, hdsp->card_name);
4720 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_hdsp_playback_ops);
4721 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_hdsp_capture_ops);
4723 pcm->info_flags = SNDRV_PCM_INFO_JOINT_DUPLEX;
4728 static void snd_hdsp_9652_enable_mixer (struct hdsp *hdsp)
4730 hdsp->control2_register |= HDSP_9652_ENABLE_MIXER;
4731 hdsp_write (hdsp, HDSP_control2Reg, hdsp->control2_register);
4734 static int snd_hdsp_enable_io (struct hdsp *hdsp)
4738 if (hdsp_fifo_wait (hdsp, 0, 100)) {
4739 snd_printk(KERN_ERR "Hammerfall-DSP: enable_io fifo_wait failed\n");
4743 for (i = 0; i < hdsp->max_channels; ++i) {
4744 hdsp_write (hdsp, HDSP_inputEnable + (4 * i), 1);
4745 hdsp_write (hdsp, HDSP_outputEnable + (4 * i), 1);
4751 static void snd_hdsp_initialize_channels(struct hdsp *hdsp)
4753 int status, aebi_channels, aebo_channels;
4755 switch (hdsp->io_type) {
4757 hdsp->card_name = "RME Hammerfall DSP + Digiface";
4758 hdsp->ss_in_channels = hdsp->ss_out_channels = DIGIFACE_SS_CHANNELS;
4759 hdsp->ds_in_channels = hdsp->ds_out_channels = DIGIFACE_DS_CHANNELS;
4763 hdsp->card_name = "RME Hammerfall HDSP 9652";
4764 hdsp->ss_in_channels = hdsp->ss_out_channels = H9652_SS_CHANNELS;
4765 hdsp->ds_in_channels = hdsp->ds_out_channels = H9652_DS_CHANNELS;
4769 status = hdsp_read(hdsp, HDSP_statusRegister);
4770 /* HDSP_AEBx bits are low when AEB are connected */
4771 aebi_channels = (status & HDSP_AEBI) ? 0 : 4;
4772 aebo_channels = (status & HDSP_AEBO) ? 0 : 4;
4773 hdsp->card_name = "RME Hammerfall HDSP 9632";
4774 hdsp->ss_in_channels = H9632_SS_CHANNELS+aebi_channels;
4775 hdsp->ds_in_channels = H9632_DS_CHANNELS+aebi_channels;
4776 hdsp->qs_in_channels = H9632_QS_CHANNELS+aebi_channels;
4777 hdsp->ss_out_channels = H9632_SS_CHANNELS+aebo_channels;
4778 hdsp->ds_out_channels = H9632_DS_CHANNELS+aebo_channels;
4779 hdsp->qs_out_channels = H9632_QS_CHANNELS+aebo_channels;
4783 hdsp->card_name = "RME Hammerfall DSP + Multiface";
4784 hdsp->ss_in_channels = hdsp->ss_out_channels = MULTIFACE_SS_CHANNELS;
4785 hdsp->ds_in_channels = hdsp->ds_out_channels = MULTIFACE_DS_CHANNELS;
4789 /* should never get here */
4794 static void snd_hdsp_initialize_midi_flush (struct hdsp *hdsp)
4796 snd_hdsp_flush_midi_input (hdsp, 0);
4797 snd_hdsp_flush_midi_input (hdsp, 1);
4800 static int snd_hdsp_create_alsa_devices(struct snd_card *card, struct hdsp *hdsp)
4804 if ((err = snd_hdsp_create_pcm(card, hdsp)) < 0) {
4805 snd_printk(KERN_ERR "Hammerfall-DSP: Error creating pcm interface\n");
4810 if ((err = snd_hdsp_create_midi(card, hdsp, 0)) < 0) {
4811 snd_printk(KERN_ERR "Hammerfall-DSP: Error creating first midi interface\n");
4815 if (hdsp->io_type == Digiface || hdsp->io_type == H9652) {
4816 if ((err = snd_hdsp_create_midi(card, hdsp, 1)) < 0) {
4817 snd_printk(KERN_ERR "Hammerfall-DSP: Error creating second midi interface\n");
4822 if ((err = snd_hdsp_create_controls(card, hdsp)) < 0) {
4823 snd_printk(KERN_ERR "Hammerfall-DSP: Error creating ctl interface\n");
4827 snd_hdsp_proc_init(hdsp);
4829 hdsp->system_sample_rate = -1;
4830 hdsp->playback_pid = -1;
4831 hdsp->capture_pid = -1;
4832 hdsp->capture_substream = NULL;
4833 hdsp->playback_substream = NULL;
4835 if ((err = snd_hdsp_set_defaults(hdsp)) < 0) {
4836 snd_printk(KERN_ERR "Hammerfall-DSP: Error setting default values\n");
4840 if (!(hdsp->state & HDSP_InitializationComplete)) {
4841 strcpy(card->shortname, "Hammerfall DSP");
4842 sprintf(card->longname, "%s at 0x%lx, irq %d", hdsp->card_name,
4843 hdsp->port, hdsp->irq);
4845 if ((err = snd_card_register(card)) < 0) {
4846 snd_printk(KERN_ERR "Hammerfall-DSP: error registering card\n");
4849 hdsp->state |= HDSP_InitializationComplete;
4855 #ifdef HDSP_FW_LOADER
4856 /* load firmware via hotplug fw loader */
4857 static int __devinit hdsp_request_fw_loader(struct hdsp *hdsp)
4860 const struct firmware *fw;
4863 if (hdsp->io_type == H9652 || hdsp->io_type == H9632)
4865 if (hdsp->io_type == Undefined) {
4866 if ((err = hdsp_get_iobox_version(hdsp)) < 0)
4868 if (hdsp->io_type == H9652 || hdsp->io_type == H9632)
4872 /* caution: max length of firmware filename is 30! */
4873 switch (hdsp->io_type) {
4875 if (hdsp->firmware_rev == 0xa)
4876 fwfile = "multiface_firmware.bin";
4878 fwfile = "multiface_firmware_rev11.bin";
4881 if (hdsp->firmware_rev == 0xa)
4882 fwfile = "digiface_firmware.bin";
4884 fwfile = "digiface_firmware_rev11.bin";
4887 snd_printk(KERN_ERR "Hammerfall-DSP: invalid io_type %d\n", hdsp->io_type);
4891 if (request_firmware(&fw, fwfile, &hdsp->pci->dev)) {
4892 snd_printk(KERN_ERR "Hammerfall-DSP: cannot load firmware %s\n", fwfile);
4895 if (fw->size < sizeof(hdsp->firmware_cache)) {
4896 snd_printk(KERN_ERR "Hammerfall-DSP: too short firmware size %d (expected %d)\n",
4897 (int)fw->size, (int)sizeof(hdsp->firmware_cache));
4898 release_firmware(fw);
4902 memcpy(hdsp->firmware_cache, fw->data, sizeof(hdsp->firmware_cache));
4904 release_firmware(fw);
4906 hdsp->state |= HDSP_FirmwareCached;
4908 if ((err = snd_hdsp_load_firmware_from_cache(hdsp)) < 0)
4911 if (!(hdsp->state & HDSP_InitializationComplete)) {
4912 if ((err = snd_hdsp_enable_io(hdsp)) < 0)
4915 if ((err = snd_hdsp_create_hwdep(hdsp->card, hdsp)) < 0) {
4916 snd_printk(KERN_ERR "Hammerfall-DSP: error creating hwdep device\n");
4919 snd_hdsp_initialize_channels(hdsp);
4920 snd_hdsp_initialize_midi_flush(hdsp);
4921 if ((err = snd_hdsp_create_alsa_devices(hdsp->card, hdsp)) < 0) {
4922 snd_printk(KERN_ERR "Hammerfall-DSP: error creating alsa devices\n");
4930 static int __devinit snd_hdsp_create(struct snd_card *card,
4933 struct pci_dev *pci = hdsp->pci;
4940 hdsp->midi[0].rmidi = NULL;
4941 hdsp->midi[1].rmidi = NULL;
4942 hdsp->midi[0].input = NULL;
4943 hdsp->midi[1].input = NULL;
4944 hdsp->midi[0].output = NULL;
4945 hdsp->midi[1].output = NULL;
4946 hdsp->midi[0].pending = 0;
4947 hdsp->midi[1].pending = 0;
4948 spin_lock_init(&hdsp->midi[0].lock);
4949 spin_lock_init(&hdsp->midi[1].lock);
4950 hdsp->iobase = NULL;
4951 hdsp->control_register = 0;
4952 hdsp->control2_register = 0;
4953 hdsp->io_type = Undefined;
4954 hdsp->max_channels = 26;
4958 spin_lock_init(&hdsp->lock);
4960 tasklet_init(&hdsp->midi_tasklet, hdsp_midi_tasklet, (unsigned long)hdsp);
4962 pci_read_config_word(hdsp->pci, PCI_CLASS_REVISION, &hdsp->firmware_rev);
4963 hdsp->firmware_rev &= 0xff;
4965 /* From Martin Bjoernsen :
4966 "It is important that the card's latency timer register in
4967 the PCI configuration space is set to a value much larger
4968 than 0 by the computer's BIOS or the driver.
4969 The windows driver always sets this 8 bit register [...]
4970 to its maximum 255 to avoid problems with some computers."
4972 pci_write_config_byte(hdsp->pci, PCI_LATENCY_TIMER, 0xFF);
4974 strcpy(card->driver, "H-DSP");
4975 strcpy(card->mixername, "Xilinx FPGA");
4977 if (hdsp->firmware_rev < 0xa)
4979 else if (hdsp->firmware_rev < 0x64)
4980 hdsp->card_name = "RME Hammerfall DSP";
4981 else if (hdsp->firmware_rev < 0x96) {
4982 hdsp->card_name = "RME HDSP 9652";
4985 hdsp->card_name = "RME HDSP 9632";
4986 hdsp->max_channels = 16;
4990 if ((err = pci_enable_device(pci)) < 0)
4993 pci_set_master(hdsp->pci);
4995 if ((err = pci_request_regions(pci, "hdsp")) < 0)
4997 hdsp->port = pci_resource_start(pci, 0);
4998 if ((hdsp->iobase = ioremap_nocache(hdsp->port, HDSP_IO_EXTENT)) == NULL) {
4999 snd_printk(KERN_ERR "Hammerfall-DSP: unable to remap region 0x%lx-0x%lx\n", hdsp->port, hdsp->port + HDSP_IO_EXTENT - 1);
5003 if (request_irq(pci->irq, snd_hdsp_interrupt, IRQF_SHARED,
5005 snd_printk(KERN_ERR "Hammerfall-DSP: unable to use IRQ %d\n", pci->irq);
5009 hdsp->irq = pci->irq;
5010 hdsp->precise_ptr = 0;
5011 hdsp->use_midi_tasklet = 1;
5012 hdsp->dds_value = 0;
5014 if ((err = snd_hdsp_initialize_memory(hdsp)) < 0)
5017 if (!is_9652 && !is_9632) {
5018 /* we wait 2 seconds to let freshly inserted cardbus cards do their hardware init */
5021 if ((hdsp_read (hdsp, HDSP_statusRegister) & HDSP_DllError) != 0) {
5022 #ifdef HDSP_FW_LOADER
5023 if ((err = hdsp_request_fw_loader(hdsp)) < 0)
5024 /* we don't fail as this can happen
5025 if userspace is not ready for
5028 snd_printk(KERN_ERR "Hammerfall-DSP: couldn't get firmware from userspace. try using hdsploader\n");
5030 /* init is complete, we return */
5033 /* no iobox connected, we defer initialization */
5034 snd_printk(KERN_INFO "Hammerfall-DSP: card initialization pending : waiting for firmware\n");
5035 if ((err = snd_hdsp_create_hwdep(card, hdsp)) < 0)
5039 snd_printk(KERN_INFO "Hammerfall-DSP: Firmware already present, initializing card.\n");
5040 if (hdsp_read(hdsp, HDSP_status2Register) & HDSP_version1)
5041 hdsp->io_type = Multiface;
5043 hdsp->io_type = Digiface;
5047 if ((err = snd_hdsp_enable_io(hdsp)) != 0)
5051 hdsp->io_type = H9652;
5054 hdsp->io_type = H9632;
5056 if ((err = snd_hdsp_create_hwdep(card, hdsp)) < 0)
5059 snd_hdsp_initialize_channels(hdsp);
5060 snd_hdsp_initialize_midi_flush(hdsp);
5062 hdsp->state |= HDSP_FirmwareLoaded;
5064 if ((err = snd_hdsp_create_alsa_devices(card, hdsp)) < 0)
5070 static int snd_hdsp_free(struct hdsp *hdsp)
5073 /* stop the audio, and cancel all interrupts */
5074 tasklet_kill(&hdsp->midi_tasklet);
5075 hdsp->control_register &= ~(HDSP_Start|HDSP_AudioInterruptEnable|HDSP_Midi0InterruptEnable|HDSP_Midi1InterruptEnable);
5076 hdsp_write (hdsp, HDSP_controlRegister, hdsp->control_register);
5080 free_irq(hdsp->irq, (void *)hdsp);
5082 snd_hdsp_free_buffers(hdsp);
5085 iounmap(hdsp->iobase);
5088 pci_release_regions(hdsp->pci);
5090 pci_disable_device(hdsp->pci);
5094 static void snd_hdsp_card_free(struct snd_card *card)
5096 struct hdsp *hdsp = (struct hdsp *) card->private_data;
5099 snd_hdsp_free(hdsp);
5102 static int __devinit snd_hdsp_probe(struct pci_dev *pci,
5103 const struct pci_device_id *pci_id)
5107 struct snd_card *card;
5110 if (dev >= SNDRV_CARDS)
5117 if (!(card = snd_card_new(index[dev], id[dev], THIS_MODULE, sizeof(struct hdsp))))
5120 hdsp = (struct hdsp *) card->private_data;
5121 card->private_free = snd_hdsp_card_free;
5124 snd_card_set_dev(card, &pci->dev);
5126 if ((err = snd_hdsp_create(card, hdsp)) < 0) {
5127 snd_card_free(card);
5131 strcpy(card->shortname, "Hammerfall DSP");
5132 sprintf(card->longname, "%s at 0x%lx, irq %d", hdsp->card_name,
5133 hdsp->port, hdsp->irq);
5135 if ((err = snd_card_register(card)) < 0) {
5136 snd_card_free(card);
5139 pci_set_drvdata(pci, card);
5144 static void __devexit snd_hdsp_remove(struct pci_dev *pci)
5146 snd_card_free(pci_get_drvdata(pci));
5147 pci_set_drvdata(pci, NULL);
5150 static struct pci_driver driver = {
5151 .name = "RME Hammerfall DSP",
5152 .id_table = snd_hdsp_ids,
5153 .probe = snd_hdsp_probe,
5154 .remove = __devexit_p(snd_hdsp_remove),
5157 static int __init alsa_card_hdsp_init(void)
5159 return pci_register_driver(&driver);
5162 static void __exit alsa_card_hdsp_exit(void)
5164 pci_unregister_driver(&driver);
5167 module_init(alsa_card_hdsp_init)
5168 module_exit(alsa_card_hdsp_exit)