2 * Copyright (C) Freescale Semicondutor, Inc. 2006-2007. All rights reserved.
4 * Author: Andy Fleming <afleming@freescale.com>
6 * Based on 83xx/mpc8360e_pb.c by:
7 * Li Yang <LeoLi@freescale.com>
8 * Yin Olivia <Hong-hua.Yin@freescale.com>
11 * MPC85xx MDS board specific routines.
13 * This program is free software; you can redistribute it and/or modify it
14 * under the terms of the GNU General Public License as published by the
15 * Free Software Foundation; either version 2 of the License, or (at your
16 * option) any later version.
19 #include <linux/stddef.h>
20 #include <linux/kernel.h>
21 #include <linux/init.h>
22 #include <linux/errno.h>
23 #include <linux/reboot.h>
24 #include <linux/pci.h>
25 #include <linux/kdev_t.h>
26 #include <linux/major.h>
27 #include <linux/console.h>
28 #include <linux/delay.h>
29 #include <linux/seq_file.h>
30 #include <linux/initrd.h>
31 #include <linux/module.h>
32 #include <linux/fsl_devices.h>
34 #include <asm/of_device.h>
35 #include <asm/of_platform.h>
36 #include <asm/system.h>
37 #include <asm/atomic.h>
40 #include <asm/machdep.h>
41 #include <asm/pci-bridge.h>
43 #include <mm/mmu_decl.h>
46 #include <sysdev/fsl_soc.h>
47 #include <sysdev/fsl_pci.h>
49 #include <asm/qe_ic.h>
54 #define DBG(fmt...) udbg_printf(fmt)
59 /* ************************************************************************
61 * Setup the architecture
64 static void __init mpc85xx_mds_setup_arch(void)
66 struct device_node *np;
67 static u8 *bcsr_regs = NULL;
70 ppc_md.progress("mpc85xx_mds_setup_arch()", 0);
73 np = of_find_node_by_name(NULL, "bcsr");
77 of_address_to_resource(np, 0, &res);
78 bcsr_regs = ioremap(res.start, res.end - res.start +1);
83 for_each_node_by_type(np, "pci") {
84 if (of_device_is_compatible(np, "fsl,mpc8540-pci") ||
85 of_device_is_compatible(np, "fsl,mpc8548-pcie")) {
87 of_address_to_resource(np, 0, &rsrc);
88 if ((rsrc.start & 0xfffff) == 0x8000)
89 fsl_add_bridge(np, 1);
91 fsl_add_bridge(np, 0);
96 #ifdef CONFIG_QUICC_ENGINE
97 if ((np = of_find_node_by_name(NULL, "qe")) != NULL) {
102 if ((np = of_find_node_by_name(NULL, "par_io")) != NULL) {
103 struct device_node *ucc = NULL;
108 for ( ;(ucc = of_find_node_by_name(ucc, "ucc")) != NULL;)
109 par_io_of_config(ucc);
115 #define BCSR_UCC1_GETH_EN (0x1 << 7)
116 #define BCSR_UCC2_GETH_EN (0x1 << 7)
117 #define BCSR_UCC1_MODE_MSK (0x3 << 4)
118 #define BCSR_UCC2_MODE_MSK (0x3 << 0)
120 /* Turn off UCC1 & UCC2 */
121 clrbits8(&bcsr_regs[8], BCSR_UCC1_GETH_EN);
122 clrbits8(&bcsr_regs[9], BCSR_UCC2_GETH_EN);
124 /* Mode is RGMII, all bits clear */
125 clrbits8(&bcsr_regs[11], BCSR_UCC1_MODE_MSK |
128 /* Turn UCC1 & UCC2 on */
129 setbits8(&bcsr_regs[8], BCSR_UCC1_GETH_EN);
130 setbits8(&bcsr_regs[9], BCSR_UCC2_GETH_EN);
135 #endif /* CONFIG_QUICC_ENGINE */
138 static struct of_device_id mpc85xx_ids[] = {
140 { .compatible = "soc", },
145 static int __init mpc85xx_publish_devices(void)
147 if (!machine_is(mpc85xx_mds))
150 /* Publish the QE devices */
151 of_platform_bus_probe(NULL,mpc85xx_ids,NULL);
155 device_initcall(mpc85xx_publish_devices);
157 static void __init mpc85xx_mds_pic_init(void)
161 struct device_node *np = NULL;
163 np = of_find_node_by_type(NULL, "open-pic");
167 if (of_address_to_resource(np, 0, &r)) {
168 printk(KERN_ERR "Failed to map mpic register space\n");
173 mpic = mpic_alloc(np, r.start,
174 MPIC_PRIMARY | MPIC_WANTS_RESET | MPIC_BIG_ENDIAN,
175 0, 256, " OpenPIC ");
176 BUG_ON(mpic == NULL);
181 #ifdef CONFIG_QUICC_ENGINE
182 np = of_find_node_by_type(NULL, "qeic");
186 qe_ic_init(np, 0, qe_ic_cascade_muxed_mpic, NULL);
188 #endif /* CONFIG_QUICC_ENGINE */
191 static int __init mpc85xx_mds_probe(void)
193 unsigned long root = of_get_flat_dt_root();
195 return of_flat_dt_is_compatible(root, "MPC85xxMDS");
198 define_machine(mpc85xx_mds) {
199 .name = "MPC85xx MDS",
200 .probe = mpc85xx_mds_probe,
201 .setup_arch = mpc85xx_mds_setup_arch,
202 .init_IRQ = mpc85xx_mds_pic_init,
203 .get_irq = mpic_get_irq,
204 .restart = fsl_rstcr_restart,
205 .calibrate_decr = generic_calibrate_decr,
206 .progress = udbg_progress,
208 .pcibios_fixup_bus = fsl_pcibios_fixup_bus,