2 * linux/drivers/ide/pci/hpt366.c Version 1.01 Dec 23, 2006
4 * Copyright (C) 1999-2003 Andre Hedrick <andre@linux-ide.org>
5 * Portions Copyright (C) 2001 Sun Microsystems, Inc.
6 * Portions Copyright (C) 2003 Red Hat Inc
7 * Portions Copyright (C) 2005-2006 MontaVista Software, Inc.
9 * Thanks to HighPoint Technologies for their assistance, and hardware.
10 * Special Thanks to Jon Burchmore in SanDiego for the deep pockets, his
11 * donation of an ABit BP6 mainboard, processor, and memory acellerated
12 * development and support.
15 * HighPoint has its own drivers (open source except for the RAID part)
16 * available from http://www.highpoint-tech.com/BIOS%20+%20Driver/.
17 * This may be useful to anyone wanting to work on this driver, however do not
18 * trust them too much since the code tends to become less and less meaningful
19 * as the time passes... :-/
21 * Note that final HPT370 support was done by force extraction of GPL.
23 * - add function for getting/setting power status of drive
24 * - the HPT370's state machine can get confused. reset it before each dma
25 * xfer to prevent that from happening.
26 * - reset state engine whenever we get an error.
27 * - check for busmaster state at end of dma.
28 * - use new highpoint timings.
29 * - detect bus speed using highpoint register.
30 * - use pll if we don't have a clock table. added a 66MHz table that's
31 * just 2x the 33MHz table.
32 * - removed turnaround. NOTE: we never want to switch between pll and
33 * pci clocks as the chip can glitch in those cases. the highpoint
34 * approved workaround slows everything down too much to be useful. in
35 * addition, we would have to serialize access to each chip.
36 * Adrian Sun <a.sun@sun.com>
38 * add drive timings for 66MHz PCI bus,
39 * fix ATA Cable signal detection, fix incorrect /proc info
40 * add /proc display for per-drive PIO/DMA/UDMA mode and
41 * per-channel ATA-33/66 Cable detect.
42 * Duncan Laurie <void@sun.com>
44 * fixup /proc output for multiple controllers
45 * Tim Hockin <thockin@sun.com>
48 * Reset the hpt366 on error, reset on dma
49 * Fix disabling Fast Interrupt hpt366.
50 * Mike Waychison <crlf@sun.com>
52 * Added support for 372N clocking and clock switching. The 372N needs
53 * different clocks on read/write. This requires overloading rw_disk and
54 * other deeply crazy things. Thanks to <http://www.hoerstreich.de> for
56 * Alan Cox <alan@redhat.com>
58 * - fix the clock turnaround code: it was writing to the wrong ports when
59 * called for the secondary channel, caching the current clock mode per-
60 * channel caused the cached register value to get out of sync with the
61 * actual one, the channels weren't serialized, the turnaround shouldn't
62 * be done on 66 MHz PCI bus
63 * - disable UltraATA/100 for HPT370 by default as the 33 MHz clock being used
64 * does not allow for this speed anyway
65 * - avoid touching disabled channels (e.g. HPT371/N are single channel chips,
66 * their primary channel is kind of virtual, it isn't tied to any pins)
67 * - fix/remove bad/unused timing tables and use one set of tables for the whole
68 * HPT37x chip family; save space by introducing the separate transfer mode
69 * table in which the mode lookup is done
70 * - use f_CNT value saved by the HighPoint BIOS as reading it directly gives
71 * the wrong PCI frequency since DPLL has already been calibrated by BIOS
72 * - fix the hotswap code: it caused RESET- to glitch when tristating the bus,
73 * and for HPT36x the obsolete HDIO_TRISTATE_HWIF handler was called instead
74 * - pass to init_chipset() handlers a copy of the IDE PCI device structure as
75 * they tamper with its fields
76 * - pass to the init_setup handlers a copy of the ide_pci_device_t structure
77 * since they may tamper with its fields
78 * - prefix the driver startup messages with the real chip name
79 * - claim the extra 240 bytes of I/O space for all chips
80 * - optimize the rate masking/filtering and the drive list lookup code
81 * - use pci_get_slot() to get to the function 1 of HPT36x/374
82 * - cache offset of the channel's misc. control registers (MCRs) being used
83 * throughout the driver
84 * - only touch the relevant MCR when detecting the cable type on HPT374's
86 * - rename all the register related variables consistently
87 * - move all the interrupt twiddling code from the speedproc handlers into
88 * init_hwif_hpt366(), also grouping all the DMA related code together there
89 * - merge two HPT37x speedproc handlers, fix the PIO timing register mask and
90 * separate the UltraDMA and MWDMA masks there to avoid changing PIO timings
91 * when setting an UltraDMA mode
92 * - fix hpt3xx_tune_drive() to set the PIO mode requested, not always select
93 * the best possible one
94 * - clean up DMA timeout handling for HPT370
95 * - switch to using the enumeration type to differ between the numerous chip
96 * variants, matching PCI device/revision ID with the chip type early, at the
98 * - extend the hpt_info structure to hold the DPLL and PCI clock frequencies,
99 * stop duplicating it for each channel by storing the pointer in the pci_dev
100 * structure: first, at the init_setup stage, point it to a static "template"
101 * with only the chip type and its specific base DPLL frequency, the highest
102 * supported DMA mode, and the chip settings table pointer filled, then, at
103 * the init_chipset stage, allocate per-chip instance and fill it with the
104 * rest of the necessary information
105 * - get rid of the constant thresholds in the HPT37x PCI clock detection code,
106 * switch to calculating PCI clock frequency based on the chip's base DPLL
108 * - switch to using the DPLL clock and enable UltraATA/133 mode by default on
109 * anything newer than HPT370/A
110 * - fold PCI clock detection and DPLL setup code into init_chipset_hpt366(),
111 * also fixing the interchanged 25/40 MHz PCI clock cases for HPT36x chips;
112 * unify HPT36x/37x timing setup code and the speedproc handlers by joining
113 * the register setting lists into the table indexed by the clock selected
114 * Sergei Shtylyov, <sshtylyov@ru.mvista.com> or <source@mvista.com>
117 #include <linux/types.h>
118 #include <linux/module.h>
119 #include <linux/kernel.h>
120 #include <linux/delay.h>
121 #include <linux/timer.h>
122 #include <linux/mm.h>
123 #include <linux/ioport.h>
124 #include <linux/blkdev.h>
125 #include <linux/hdreg.h>
127 #include <linux/interrupt.h>
128 #include <linux/pci.h>
129 #include <linux/init.h>
130 #include <linux/ide.h>
132 #include <asm/uaccess.h>
136 /* various tuning parameters */
137 #define HPT_RESET_STATE_ENGINE
138 #undef HPT_DELAY_INTERRUPT
139 #define HPT_SERIALIZE_IO 0
141 static const char *quirk_drives[] = {
142 "QUANTUM FIREBALLlct08 08",
143 "QUANTUM FIREBALLP KA6.4",
144 "QUANTUM FIREBALLP LM20.4",
145 "QUANTUM FIREBALLP LM20.5",
149 static const char *bad_ata100_5[] = {
168 static const char *bad_ata66_4[] = {
187 static const char *bad_ata66_3[] = {
192 static const char *bad_ata33[] = {
193 "Maxtor 92720U8", "Maxtor 92040U6", "Maxtor 91360U4", "Maxtor 91020U3", "Maxtor 90845U3", "Maxtor 90650U2",
194 "Maxtor 91360D8", "Maxtor 91190D7", "Maxtor 91020D6", "Maxtor 90845D5", "Maxtor 90680D4", "Maxtor 90510D3", "Maxtor 90340D2",
195 "Maxtor 91152D8", "Maxtor 91008D7", "Maxtor 90845D6", "Maxtor 90840D6", "Maxtor 90720D5", "Maxtor 90648D5", "Maxtor 90576D4",
197 "Maxtor 90432D3", "Maxtor 90288D2", "Maxtor 90256D2",
198 "Maxtor 91000D8", "Maxtor 90910D8", "Maxtor 90875D7", "Maxtor 90840D7", "Maxtor 90750D6", "Maxtor 90625D5", "Maxtor 90500D4",
199 "Maxtor 91728D8", "Maxtor 91512D7", "Maxtor 91303D6", "Maxtor 91080D5", "Maxtor 90845D4", "Maxtor 90680D4", "Maxtor 90648D3", "Maxtor 90432D2",
203 static u8 xfer_speeds[] = {
223 /* Key for bus clock timings
226 * 0:3 0:3 data_high_time. Inactive time of DIOW_/DIOR_ for PIO and MW DMA.
228 * 4:7 4:8 data_low_time. Active time of DIOW_/DIOR_ for PIO and MW DMA.
230 * 8:11 9:12 cmd_high_time. Inactive time of DIOW_/DIOR_ during task file
232 * 12:15 13:17 cmd_low_time. Active time of DIOW_/DIOR_ during task file
234 * 16:18 18:20 udma_cycle_time. Clock cycles for UDMA xfer.
235 * - 21 CLK frequency: 0=ATA clock, 1=dual ATA clock.
236 * 19:21 22:24 pre_high_time. Time to initialize the 1st cycle for PIO and
238 * 22:24 25:27 cmd_pre_high_time. Time to initialize the 1st PIO cycle for
239 * task file register access.
242 * 30 30 PIO MST enable. If set, the chip is in bus master mode during
247 static u32 forty_base_hpt36x[] = {
248 /* XFER_UDMA_6 */ 0x900fd943,
249 /* XFER_UDMA_5 */ 0x900fd943,
250 /* XFER_UDMA_4 */ 0x900fd943,
251 /* XFER_UDMA_3 */ 0x900ad943,
252 /* XFER_UDMA_2 */ 0x900bd943,
253 /* XFER_UDMA_1 */ 0x9008d943,
254 /* XFER_UDMA_0 */ 0x9008d943,
256 /* XFER_MW_DMA_2 */ 0xa008d943,
257 /* XFER_MW_DMA_1 */ 0xa010d955,
258 /* XFER_MW_DMA_0 */ 0xa010d9fc,
260 /* XFER_PIO_4 */ 0xc008d963,
261 /* XFER_PIO_3 */ 0xc010d974,
262 /* XFER_PIO_2 */ 0xc010d997,
263 /* XFER_PIO_1 */ 0xc010d9c7,
264 /* XFER_PIO_0 */ 0xc018d9d9
267 static u32 thirty_three_base_hpt36x[] = {
268 /* XFER_UDMA_6 */ 0x90c9a731,
269 /* XFER_UDMA_5 */ 0x90c9a731,
270 /* XFER_UDMA_4 */ 0x90c9a731,
271 /* XFER_UDMA_3 */ 0x90cfa731,
272 /* XFER_UDMA_2 */ 0x90caa731,
273 /* XFER_UDMA_1 */ 0x90cba731,
274 /* XFER_UDMA_0 */ 0x90c8a731,
276 /* XFER_MW_DMA_2 */ 0xa0c8a731,
277 /* XFER_MW_DMA_1 */ 0xa0c8a732, /* 0xa0c8a733 */
278 /* XFER_MW_DMA_0 */ 0xa0c8a797,
280 /* XFER_PIO_4 */ 0xc0c8a731,
281 /* XFER_PIO_3 */ 0xc0c8a742,
282 /* XFER_PIO_2 */ 0xc0d0a753,
283 /* XFER_PIO_1 */ 0xc0d0a7a3, /* 0xc0d0a793 */
284 /* XFER_PIO_0 */ 0xc0d0a7aa /* 0xc0d0a7a7 */
287 static u32 twenty_five_base_hpt36x[] = {
288 /* XFER_UDMA_6 */ 0x90c98521,
289 /* XFER_UDMA_5 */ 0x90c98521,
290 /* XFER_UDMA_4 */ 0x90c98521,
291 /* XFER_UDMA_3 */ 0x90cf8521,
292 /* XFER_UDMA_2 */ 0x90cf8521,
293 /* XFER_UDMA_1 */ 0x90cb8521,
294 /* XFER_UDMA_0 */ 0x90cb8521,
296 /* XFER_MW_DMA_2 */ 0xa0ca8521,
297 /* XFER_MW_DMA_1 */ 0xa0ca8532,
298 /* XFER_MW_DMA_0 */ 0xa0ca8575,
300 /* XFER_PIO_4 */ 0xc0ca8521,
301 /* XFER_PIO_3 */ 0xc0ca8532,
302 /* XFER_PIO_2 */ 0xc0ca8542,
303 /* XFER_PIO_1 */ 0xc0d08572,
304 /* XFER_PIO_0 */ 0xc0d08585
307 static u32 thirty_three_base_hpt37x[] = {
308 /* XFER_UDMA_6 */ 0x12446231, /* 0x12646231 ?? */
309 /* XFER_UDMA_5 */ 0x12446231,
310 /* XFER_UDMA_4 */ 0x12446231,
311 /* XFER_UDMA_3 */ 0x126c6231,
312 /* XFER_UDMA_2 */ 0x12486231,
313 /* XFER_UDMA_1 */ 0x124c6233,
314 /* XFER_UDMA_0 */ 0x12506297,
316 /* XFER_MW_DMA_2 */ 0x22406c31,
317 /* XFER_MW_DMA_1 */ 0x22406c33,
318 /* XFER_MW_DMA_0 */ 0x22406c97,
320 /* XFER_PIO_4 */ 0x06414e31,
321 /* XFER_PIO_3 */ 0x06414e42,
322 /* XFER_PIO_2 */ 0x06414e53,
323 /* XFER_PIO_1 */ 0x06814e93,
324 /* XFER_PIO_0 */ 0x06814ea7
327 static u32 fifty_base_hpt37x[] = {
328 /* XFER_UDMA_6 */ 0x12848242,
329 /* XFER_UDMA_5 */ 0x12848242,
330 /* XFER_UDMA_4 */ 0x12ac8242,
331 /* XFER_UDMA_3 */ 0x128c8242,
332 /* XFER_UDMA_2 */ 0x120c8242,
333 /* XFER_UDMA_1 */ 0x12148254,
334 /* XFER_UDMA_0 */ 0x121882ea,
336 /* XFER_MW_DMA_2 */ 0x22808242,
337 /* XFER_MW_DMA_1 */ 0x22808254,
338 /* XFER_MW_DMA_0 */ 0x228082ea,
340 /* XFER_PIO_4 */ 0x0a81f442,
341 /* XFER_PIO_3 */ 0x0a81f443,
342 /* XFER_PIO_2 */ 0x0a81f454,
343 /* XFER_PIO_1 */ 0x0ac1f465,
344 /* XFER_PIO_0 */ 0x0ac1f48a
347 static u32 sixty_six_base_hpt37x[] = {
348 /* XFER_UDMA_6 */ 0x1c869c62,
349 /* XFER_UDMA_5 */ 0x1cae9c62, /* 0x1c8a9c62 */
350 /* XFER_UDMA_4 */ 0x1c8a9c62,
351 /* XFER_UDMA_3 */ 0x1c8e9c62,
352 /* XFER_UDMA_2 */ 0x1c929c62,
353 /* XFER_UDMA_1 */ 0x1c9a9c62,
354 /* XFER_UDMA_0 */ 0x1c829c62,
356 /* XFER_MW_DMA_2 */ 0x2c829c62,
357 /* XFER_MW_DMA_1 */ 0x2c829c66,
358 /* XFER_MW_DMA_0 */ 0x2c829d2e,
360 /* XFER_PIO_4 */ 0x0c829c62,
361 /* XFER_PIO_3 */ 0x0c829c84,
362 /* XFER_PIO_2 */ 0x0c829ca6,
363 /* XFER_PIO_1 */ 0x0d029d26,
364 /* XFER_PIO_0 */ 0x0d029d5e
367 #define HPT366_DEBUG_DRIVE_INFO 0
368 #define HPT374_ALLOW_ATA133_6 1
369 #define HPT371_ALLOW_ATA133_6 1
370 #define HPT302_ALLOW_ATA133_6 1
371 #define HPT372_ALLOW_ATA133_6 1
372 #define HPT370_ALLOW_ATA100_5 0
373 #define HPT366_ALLOW_ATA66_4 1
374 #define HPT366_ALLOW_ATA66_3 1
375 #define HPT366_MAX_DEVS 8
377 /* Supported ATA clock frequencies */
388 * Hold all the HighPoint chip information in one place.
392 u8 chip_type; /* Chip type */
393 u8 max_mode; /* Speeds allowed */
394 u8 dpll_clk; /* DPLL clock in MHz */
395 u8 pci_clk; /* PCI clock in MHz */
396 u32 **settings; /* Chipset settings table */
399 /* Supported HighPoint chips */
414 static u32 *hpt36x_settings[NUM_ATA_CLOCKS] = {
415 twenty_five_base_hpt36x,
416 thirty_three_base_hpt36x,
422 static u32 *hpt37x_settings[NUM_ATA_CLOCKS] = {
424 thirty_three_base_hpt37x,
427 sixty_six_base_hpt37x
430 static struct hpt_info hpt36x __devinitdata = {
432 .max_mode = (HPT366_ALLOW_ATA66_4 || HPT366_ALLOW_ATA66_3) ? 2 : 1,
433 .dpll_clk = 0, /* no DPLL */
434 .settings = hpt36x_settings
437 static struct hpt_info hpt370 __devinitdata = {
439 .max_mode = HPT370_ALLOW_ATA100_5 ? 3 : 2,
441 .settings = hpt37x_settings
444 static struct hpt_info hpt370a __devinitdata = {
445 .chip_type = HPT370A,
446 .max_mode = HPT370_ALLOW_ATA100_5 ? 3 : 2,
448 .settings = hpt37x_settings
451 static struct hpt_info hpt374 __devinitdata = {
453 .max_mode = HPT374_ALLOW_ATA133_6 ? 4 : 3,
455 .settings = hpt37x_settings
458 static struct hpt_info hpt372 __devinitdata = {
460 .max_mode = HPT372_ALLOW_ATA133_6 ? 4 : 3,
462 .settings = hpt37x_settings
465 static struct hpt_info hpt372a __devinitdata = {
466 .chip_type = HPT372A,
467 .max_mode = HPT372_ALLOW_ATA133_6 ? 4 : 3,
469 .settings = hpt37x_settings
472 static struct hpt_info hpt302 __devinitdata = {
474 .max_mode = HPT302_ALLOW_ATA133_6 ? 4 : 3,
476 .settings = hpt37x_settings
479 static struct hpt_info hpt371 __devinitdata = {
481 .max_mode = HPT371_ALLOW_ATA133_6 ? 4 : 3,
483 .settings = hpt37x_settings
486 static struct hpt_info hpt372n __devinitdata = {
487 .chip_type = HPT372N,
488 .max_mode = HPT372_ALLOW_ATA133_6 ? 4 : 3,
490 .settings = hpt37x_settings
493 static struct hpt_info hpt302n __devinitdata = {
494 .chip_type = HPT302N,
495 .max_mode = HPT302_ALLOW_ATA133_6 ? 4 : 3,
499 static struct hpt_info hpt371n __devinitdata = {
500 .chip_type = HPT371N,
501 .max_mode = HPT371_ALLOW_ATA133_6 ? 4 : 3,
503 .settings = hpt37x_settings
506 static int check_in_drive_list(ide_drive_t *drive, const char **list)
508 struct hd_driveid *id = drive->id;
511 if (!strcmp(*list++,id->model))
516 static u8 hpt3xx_ratemask(ide_drive_t *drive)
518 struct hpt_info *info = pci_get_drvdata(HWIF(drive)->pci_dev);
519 u8 mode = info->max_mode;
521 if (!eighty_ninty_three(drive) && mode)
522 mode = min(mode, (u8)1);
527 * Note for the future; the SATA hpt37x we must set
528 * either PIO or UDMA modes 0,4,5
531 static u8 hpt3xx_ratefilter(ide_drive_t *drive, u8 speed)
533 struct hpt_info *info = pci_get_drvdata(HWIF(drive)->pci_dev);
534 u8 chip_type = info->chip_type;
535 u8 mode = hpt3xx_ratemask(drive);
537 if (drive->media != ide_disk)
538 return min(speed, (u8)XFER_PIO_4);
542 speed = min_t(u8, speed, XFER_UDMA_6);
545 speed = min_t(u8, speed, XFER_UDMA_5);
546 if (chip_type >= HPT374)
548 if (!check_in_drive_list(drive, bad_ata100_5))
549 goto check_bad_ata33;
552 speed = min_t(u8, speed, XFER_UDMA_4);
555 * CHECK ME, Does this need to be changed to HPT374 ??
557 if (chip_type >= HPT370)
558 goto check_bad_ata33;
559 if (HPT366_ALLOW_ATA66_4 &&
560 !check_in_drive_list(drive, bad_ata66_4))
561 goto check_bad_ata33;
563 speed = min_t(u8, speed, XFER_UDMA_3);
564 if (HPT366_ALLOW_ATA66_3 &&
565 !check_in_drive_list(drive, bad_ata66_3))
566 goto check_bad_ata33;
569 speed = min_t(u8, speed, XFER_UDMA_2);
572 if (chip_type >= HPT370A)
574 if (!check_in_drive_list(drive, bad_ata33))
579 speed = min_t(u8, speed, XFER_MW_DMA_2);
585 static u32 get_speed_setting(u8 speed, struct hpt_info *info)
590 * Lookup the transfer mode table to get the index into
593 * NOTE: For XFER_PIO_SLOW, PIO mode 0 timings will be used.
595 for (i = 0; i < ARRAY_SIZE(xfer_speeds) - 1; i++)
596 if (xfer_speeds[i] == speed)
599 * NOTE: info->settings only points to the pointer
600 * to the list of the actual register values
602 return (*info->settings)[i];
605 static int hpt36x_tune_chipset(ide_drive_t *drive, u8 xferspeed)
607 ide_hwif_t *hwif = HWIF(drive);
608 struct pci_dev *dev = hwif->pci_dev;
609 struct hpt_info *info = pci_get_drvdata(dev);
610 u8 speed = hpt3xx_ratefilter(drive, xferspeed);
611 u8 itr_addr = drive->dn ? 0x44 : 0x40;
612 u32 itr_mask = speed < XFER_MW_DMA_0 ? 0x30070000 :
613 (speed < XFER_UDMA_0 ? 0xc0070000 : 0xc03800ff);
614 u32 new_itr = get_speed_setting(speed, info);
618 * Disable on-chip PIO FIFO/buffer (and PIO MST mode as well)
619 * to avoid problems handling I/O errors later
621 pci_read_config_dword(dev, itr_addr, &old_itr);
622 new_itr = (new_itr & ~itr_mask) | (old_itr & itr_mask);
623 new_itr &= ~0xc0000000;
625 pci_write_config_dword(dev, itr_addr, new_itr);
627 return ide_config_drive_speed(drive, speed);
630 static int hpt37x_tune_chipset(ide_drive_t *drive, u8 xferspeed)
632 ide_hwif_t *hwif = HWIF(drive);
633 struct pci_dev *dev = hwif->pci_dev;
634 struct hpt_info *info = pci_get_drvdata(dev);
635 u8 speed = hpt3xx_ratefilter(drive, xferspeed);
636 u8 itr_addr = 0x40 + (drive->dn * 4);
637 u32 itr_mask = speed < XFER_MW_DMA_0 ? 0x303c0000 :
638 (speed < XFER_UDMA_0 ? 0xc03c0000 : 0xc1c001ff);
639 u32 new_itr = get_speed_setting(speed, info);
642 pci_read_config_dword(dev, itr_addr, &old_itr);
643 new_itr = (new_itr & ~itr_mask) | (old_itr & itr_mask);
645 if (speed < XFER_MW_DMA_0)
646 new_itr &= ~0x80000000; /* Disable on-chip PIO FIFO/buffer */
647 pci_write_config_dword(dev, itr_addr, new_itr);
649 return ide_config_drive_speed(drive, speed);
652 static int hpt3xx_tune_chipset(ide_drive_t *drive, u8 speed)
654 ide_hwif_t *hwif = HWIF(drive);
655 struct hpt_info *info = pci_get_drvdata(hwif->pci_dev);
657 if (info->chip_type >= HPT370)
658 return hpt37x_tune_chipset(drive, speed);
659 else /* hpt368: hpt_minimum_revision(dev, 2) */
660 return hpt36x_tune_chipset(drive, speed);
663 static void hpt3xx_tune_drive(ide_drive_t *drive, u8 pio)
665 pio = ide_get_best_pio_mode(drive, pio, 4, NULL);
666 (void) hpt3xx_tune_chipset (drive, XFER_PIO_0 + pio);
670 * This allows the configuration of ide_pci chipset registers
671 * for cards that learn about the drive's UDMA, DMA, PIO capabilities
672 * after the drive is reported by the OS. Initially designed for
673 * HPT366 UDMA chipset by HighPoint|Triones Technologies, Inc.
676 static int config_chipset_for_dma(ide_drive_t *drive)
678 u8 speed = ide_dma_speed(drive, hpt3xx_ratemask(drive));
683 (void) hpt3xx_tune_chipset(drive, speed);
684 return ide_dma_enable(drive);
687 static int hpt3xx_quirkproc(ide_drive_t *drive)
689 struct hd_driveid *id = drive->id;
690 const char **list = quirk_drives;
693 if (strstr(id->model, *list++))
698 static void hpt3xx_intrproc(ide_drive_t *drive)
700 ide_hwif_t *hwif = HWIF(drive);
702 if (drive->quirk_list)
704 /* drives in the quirk_list may not like intr setups/cleanups */
705 hwif->OUTB(drive->ctl | 2, IDE_CONTROL_REG);
708 static void hpt3xx_maskproc(ide_drive_t *drive, int mask)
710 ide_hwif_t *hwif = HWIF(drive);
711 struct pci_dev *dev = hwif->pci_dev;
712 struct hpt_info *info = pci_get_drvdata(dev);
714 if (drive->quirk_list) {
715 if (info->chip_type >= HPT370) {
718 pci_read_config_byte(dev, 0x5a, &scr1);
719 if (((scr1 & 0x10) >> 4) != mask) {
724 pci_write_config_byte(dev, 0x5a, scr1);
728 disable_irq(hwif->irq);
730 enable_irq (hwif->irq);
733 hwif->OUTB(mask ? (drive->ctl | 2) : (drive->ctl & ~2),
737 static int hpt366_config_drive_xfer_rate(ide_drive_t *drive)
739 ide_hwif_t *hwif = HWIF(drive);
740 struct hd_driveid *id = drive->id;
742 drive->init_speed = 0;
744 if ((id->capability & 1) && drive->autodma) {
745 if (ide_use_dma(drive) && config_chipset_for_dma(drive))
746 return hwif->ide_dma_on(drive);
750 } else if ((id->capability & 8) || (id->field_valid & 2)) {
752 hpt3xx_tune_drive(drive, 255);
753 return hwif->ide_dma_off_quietly(drive);
755 /* IORDY not supported */
760 * This is specific to the HPT366 UDMA chipset
761 * by HighPoint|Triones Technologies, Inc.
763 static int hpt366_ide_dma_lostirq(ide_drive_t *drive)
765 struct pci_dev *dev = HWIF(drive)->pci_dev;
766 u8 mcr1 = 0, mcr3 = 0, scr1 = 0;
768 pci_read_config_byte(dev, 0x50, &mcr1);
769 pci_read_config_byte(dev, 0x52, &mcr3);
770 pci_read_config_byte(dev, 0x5a, &scr1);
771 printk("%s: (%s) mcr1=0x%02x, mcr3=0x%02x, scr1=0x%02x\n",
772 drive->name, __FUNCTION__, mcr1, mcr3, scr1);
774 pci_write_config_byte(dev, 0x5a, scr1 & ~0x10);
775 return __ide_dma_lostirq(drive);
778 static void hpt370_clear_engine(ide_drive_t *drive)
780 ide_hwif_t *hwif = HWIF(drive);
782 pci_write_config_byte(hwif->pci_dev, hwif->select_data, 0x37);
786 static void hpt370_irq_timeout(ide_drive_t *drive)
788 ide_hwif_t *hwif = HWIF(drive);
792 pci_read_config_word(hwif->pci_dev, hwif->select_data + 2, &bfifo);
793 printk(KERN_DEBUG "%s: %d bytes in FIFO\n", drive->name, bfifo & 0x1ff);
795 /* get DMA command mode */
796 dma_cmd = hwif->INB(hwif->dma_command);
798 hwif->OUTB(dma_cmd & ~0x1, hwif->dma_command);
799 hpt370_clear_engine(drive);
802 static void hpt370_ide_dma_start(ide_drive_t *drive)
804 #ifdef HPT_RESET_STATE_ENGINE
805 hpt370_clear_engine(drive);
807 ide_dma_start(drive);
810 static int hpt370_ide_dma_end(ide_drive_t *drive)
812 ide_hwif_t *hwif = HWIF(drive);
813 u8 dma_stat = hwif->INB(hwif->dma_status);
815 if (dma_stat & 0x01) {
818 dma_stat = hwif->INB(hwif->dma_status);
820 hpt370_irq_timeout(drive);
822 return __ide_dma_end(drive);
825 static int hpt370_ide_dma_timeout(ide_drive_t *drive)
827 hpt370_irq_timeout(drive);
828 return __ide_dma_timeout(drive);
831 /* returns 1 if DMA IRQ issued, 0 otherwise */
832 static int hpt374_ide_dma_test_irq(ide_drive_t *drive)
834 ide_hwif_t *hwif = HWIF(drive);
838 pci_read_config_word(hwif->pci_dev, hwif->select_data + 2, &bfifo);
840 // printk("%s: %d bytes in FIFO\n", drive->name, bfifo);
844 dma_stat = hwif->INB(hwif->dma_status);
845 /* return 1 if INTR asserted */
849 if (!drive->waiting_for_dma)
850 printk(KERN_WARNING "%s: (%s) called while not waiting\n",
851 drive->name, __FUNCTION__);
855 static int hpt374_ide_dma_end(ide_drive_t *drive)
857 ide_hwif_t *hwif = HWIF(drive);
858 struct pci_dev *dev = hwif->pci_dev;
859 u8 mcr = 0, mcr_addr = hwif->select_data;
860 u8 bwsr = 0, mask = hwif->channel ? 0x02 : 0x01;
862 pci_read_config_byte(dev, 0x6a, &bwsr);
863 pci_read_config_byte(dev, mcr_addr, &mcr);
865 pci_write_config_byte(dev, mcr_addr, mcr | 0x30);
866 return __ide_dma_end(drive);
870 * hpt3xxn_set_clock - perform clock switching dance
871 * @hwif: hwif to switch
872 * @mode: clocking mode (0x21 for write, 0x23 otherwise)
874 * Switch the DPLL clock on the HPT3xxN devices. This is a right mess.
877 static void hpt3xxn_set_clock(ide_hwif_t *hwif, u8 mode)
879 u8 scr2 = hwif->INB(hwif->dma_master + 0x7b);
881 if ((scr2 & 0x7f) == mode)
884 /* Tristate the bus */
885 hwif->OUTB(0x80, hwif->dma_master + 0x73);
886 hwif->OUTB(0x80, hwif->dma_master + 0x77);
888 /* Switch clock and reset channels */
889 hwif->OUTB(mode, hwif->dma_master + 0x7b);
890 hwif->OUTB(0xc0, hwif->dma_master + 0x79);
893 * Reset the state machines.
894 * NOTE: avoid accidentally enabling the disabled channels.
896 hwif->OUTB(hwif->INB(hwif->dma_master + 0x70) | 0x32,
897 hwif->dma_master + 0x70);
898 hwif->OUTB(hwif->INB(hwif->dma_master + 0x74) | 0x32,
899 hwif->dma_master + 0x74);
902 hwif->OUTB(0x00, hwif->dma_master + 0x79);
904 /* Reconnect channels to bus */
905 hwif->OUTB(0x00, hwif->dma_master + 0x73);
906 hwif->OUTB(0x00, hwif->dma_master + 0x77);
910 * hpt3xxn_rw_disk - prepare for I/O
911 * @drive: drive for command
912 * @rq: block request structure
914 * This is called when a disk I/O is issued to HPT3xxN.
915 * We need it because of the clock switching.
918 static void hpt3xxn_rw_disk(ide_drive_t *drive, struct request *rq)
920 hpt3xxn_set_clock(HWIF(drive), rq_data_dir(rq) ? 0x23 : 0x21);
924 * Set/get power state for a drive.
925 * NOTE: affects both drives on each channel.
927 * When we turn the power back on, we need to re-initialize things.
929 #define TRISTATE_BIT 0x8000
931 static int hpt3xx_busproc(ide_drive_t *drive, int state)
933 ide_hwif_t *hwif = HWIF(drive);
934 struct pci_dev *dev = hwif->pci_dev;
935 u8 mcr_addr = hwif->select_data + 2;
936 u8 resetmask = hwif->channel ? 0x80 : 0x40;
940 hwif->bus_state = state;
942 /* Grab the status. */
943 pci_read_config_word(dev, mcr_addr, &mcr);
944 pci_read_config_byte(dev, 0x59, &bsr2);
947 * Set the state. We don't set it if we don't need to do so.
948 * Make sure that the drive knows that it has failed if it's off.
952 if (!(bsr2 & resetmask))
954 hwif->drives[0].failures = hwif->drives[1].failures = 0;
956 pci_write_config_byte(dev, 0x59, bsr2 & ~resetmask);
957 pci_write_config_word(dev, mcr_addr, mcr & ~TRISTATE_BIT);
960 if ((bsr2 & resetmask) && !(mcr & TRISTATE_BIT))
962 mcr &= ~TRISTATE_BIT;
964 case BUSSTATE_TRISTATE:
965 if ((bsr2 & resetmask) && (mcr & TRISTATE_BIT))
973 hwif->drives[0].failures = hwif->drives[0].max_failures + 1;
974 hwif->drives[1].failures = hwif->drives[1].max_failures + 1;
976 pci_write_config_word(dev, mcr_addr, mcr);
977 pci_write_config_byte(dev, 0x59, bsr2 | resetmask);
982 * hpt37x_calibrate_dpll - calibrate the DPLL
985 * Perform a calibration cycle on the DPLL.
986 * Returns 1 if this succeeds
988 static int __devinit hpt37x_calibrate_dpll(struct pci_dev *dev, u16 f_low, u16 f_high)
990 u32 dpll = (f_high << 16) | f_low | 0x100;
994 pci_write_config_dword(dev, 0x5c, dpll);
996 /* Wait for oscillator ready */
997 for(i = 0; i < 0x5000; ++i) {
999 pci_read_config_byte(dev, 0x5b, &scr2);
1003 /* See if it stays ready (we'll just bail out if it's not yet) */
1004 for(i = 0; i < 0x1000; ++i) {
1005 pci_read_config_byte(dev, 0x5b, &scr2);
1006 /* DPLL destabilized? */
1010 /* Turn off tuning, we have the DPLL set */
1011 pci_read_config_dword (dev, 0x5c, &dpll);
1012 pci_write_config_dword(dev, 0x5c, (dpll & ~0x100));
1016 static unsigned int __devinit init_chipset_hpt366(struct pci_dev *dev, const char *name)
1018 struct hpt_info *info = kmalloc(sizeof(struct hpt_info), GFP_KERNEL);
1019 unsigned long io_base = pci_resource_start(dev, 4);
1020 u8 pci_clk, dpll_clk = 0; /* PCI and DPLL clock in MHz */
1021 enum ata_clock clock;
1024 printk(KERN_ERR "%s: out of memory!\n", name);
1029 * Copy everything from a static "template" structure
1030 * to just allocated per-chip hpt_info structure.
1032 *info = *(struct hpt_info *)pci_get_drvdata(dev);
1035 * FIXME: Not portable. Also, why do we enable the ROM in the first place?
1036 * We don't seem to be using it.
1038 if (dev->resource[PCI_ROM_RESOURCE].start)
1039 pci_write_config_dword(dev, PCI_ROM_ADDRESS,
1040 dev->resource[PCI_ROM_RESOURCE].start | PCI_ROM_ADDRESS_ENABLE);
1042 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
1043 pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
1044 pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
1045 pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
1048 * First, try to estimate the PCI clock frequency...
1050 if (info->chip_type >= HPT370) {
1055 /* Interrupt force enable. */
1056 pci_read_config_byte(dev, 0x5a, &scr1);
1058 pci_write_config_byte(dev, 0x5a, scr1 & ~0x10);
1061 * HighPoint does this for HPT372A.
1062 * NOTE: This register is only writeable via I/O space.
1064 if (info->chip_type == HPT372A)
1065 outb(0x0e, io_base + 0x9c);
1068 * Default to PCI clock. Make sure MA15/16 are set to output
1069 * to prevent drives having problems with 40-pin cables.
1071 pci_write_config_byte(dev, 0x5b, 0x23);
1074 * We'll have to read f_CNT value in order to determine
1075 * the PCI clock frequency according to the following ratio:
1077 * f_CNT = Fpci * 192 / Fdpll
1079 * First try reading the register in which the HighPoint BIOS
1080 * saves f_CNT value before reprogramming the DPLL from its
1081 * default setting (which differs for the various chips).
1082 * NOTE: This register is only accessible via I/O space.
1084 * In case the signature check fails, we'll have to resort to
1085 * reading the f_CNT register itself in hopes that nobody has
1086 * touched the DPLL yet...
1088 temp = inl(io_base + 0x90);
1089 if ((temp & 0xFFFFF000) != 0xABCDE000) {
1092 printk(KERN_WARNING "%s: no clock data saved by BIOS\n",
1095 /* Calculate the average value of f_CNT. */
1096 for (temp = i = 0; i < 128; i++) {
1097 pci_read_config_word(dev, 0x78, &f_cnt);
1098 temp += f_cnt & 0x1ff;
1103 f_cnt = temp & 0x1ff;
1105 dpll_clk = info->dpll_clk;
1106 pci_clk = (f_cnt * dpll_clk) / 192;
1108 /* Clamp PCI clock to bands. */
1111 else if(pci_clk < 45)
1113 else if(pci_clk < 55)
1118 printk(KERN_INFO "%s: DPLL base: %d MHz, f_CNT: %d, "
1119 "assuming %d MHz PCI\n", name, dpll_clk, f_cnt, pci_clk);
1123 pci_read_config_dword(dev, 0x40, &itr1);
1125 /* Detect PCI clock by looking at cmd_high_time. */
1126 switch((itr1 >> 8) & 0x07) {
1140 /* Let's assume we'll use PCI clock for the ATA clock... */
1143 clock = ATA_CLOCK_25MHZ;
1147 clock = ATA_CLOCK_33MHZ;
1150 clock = ATA_CLOCK_40MHZ;
1153 clock = ATA_CLOCK_50MHZ;
1156 clock = ATA_CLOCK_66MHZ;
1161 * Only try the DPLL if we don't have a table for the PCI clock that
1162 * we are running at for HPT370/A, always use it for anything newer...
1164 * NOTE: Using the internal DPLL results in slow reads on 33 MHz PCI.
1165 * We also don't like using the DPLL because this causes glitches
1166 * on PRST-/SRST- when the state engine gets reset...
1168 if (info->chip_type >= HPT374 || info->settings[clock] == NULL) {
1169 u16 f_low, delta = pci_clk < 50 ? 2 : 4;
1173 * Select 66 MHz DPLL clock only if UltraATA/133 mode is
1174 * supported/enabled, use 50 MHz DPLL clock otherwise...
1176 if (info->max_mode == 0x04) {
1178 clock = ATA_CLOCK_66MHZ;
1179 } else if (dpll_clk) { /* HPT36x chips don't have DPLL */
1181 clock = ATA_CLOCK_50MHZ;
1184 if (info->settings[clock] == NULL) {
1185 printk(KERN_ERR "%s: unknown bus timing!\n", name);
1190 /* Select the DPLL clock. */
1191 pci_write_config_byte(dev, 0x5b, 0x21);
1194 * Adjust the DPLL based upon PCI clock, enable it,
1195 * and wait for stabilization...
1197 f_low = (pci_clk * 48) / dpll_clk;
1199 for (adjust = 0; adjust < 8; adjust++) {
1200 if(hpt37x_calibrate_dpll(dev, f_low, f_low + delta))
1204 * See if it'll settle at a fractionally different clock
1207 f_low -= adjust >> 1;
1209 f_low += adjust >> 1;
1212 printk(KERN_ERR "%s: DPLL did not stabilize!\n", name);
1217 printk("%s: using %d MHz DPLL clock\n", name, dpll_clk);
1219 /* Mark the fact that we're not using the DPLL. */
1222 printk("%s: using %d MHz PCI clock\n", name, pci_clk);
1226 * Advance the table pointer to a slot which points to the list
1227 * of the register values settings matching the clock being used.
1229 info->settings += clock;
1231 /* Store the clock frequencies. */
1232 info->dpll_clk = dpll_clk;
1233 info->pci_clk = pci_clk;
1235 /* Point to this chip's own instance of the hpt_info structure. */
1236 pci_set_drvdata(dev, info);
1238 if (info->chip_type >= HPT370) {
1242 * Reset the state engines.
1243 * NOTE: Avoid accidentally enabling the disabled channels.
1245 pci_read_config_byte (dev, 0x50, &mcr1);
1246 pci_read_config_byte (dev, 0x54, &mcr4);
1247 pci_write_config_byte(dev, 0x50, (mcr1 | 0x32));
1248 pci_write_config_byte(dev, 0x54, (mcr4 | 0x32));
1253 * On HPT371N, if ATA clock is 66 MHz we must set bit 2 in
1254 * the MISC. register to stretch the UltraDMA Tss timing.
1255 * NOTE: This register is only writeable via I/O space.
1257 if (info->chip_type == HPT371N && clock == ATA_CLOCK_66MHZ)
1259 outb(inb(io_base + 0x9c) | 0x04, io_base + 0x9c);
1264 static void __devinit init_hwif_hpt366(ide_hwif_t *hwif)
1266 struct pci_dev *dev = hwif->pci_dev;
1267 struct hpt_info *info = pci_get_drvdata(dev);
1268 int serialize = HPT_SERIALIZE_IO;
1269 u8 scr1 = 0, ata66 = (hwif->channel) ? 0x01 : 0x02;
1270 u8 chip_type = info->chip_type;
1271 u8 new_mcr, old_mcr = 0;
1273 /* Cache the channel's MISC. control registers' offset */
1274 hwif->select_data = hwif->channel ? 0x54 : 0x50;
1276 hwif->tuneproc = &hpt3xx_tune_drive;
1277 hwif->speedproc = &hpt3xx_tune_chipset;
1278 hwif->quirkproc = &hpt3xx_quirkproc;
1279 hwif->intrproc = &hpt3xx_intrproc;
1280 hwif->maskproc = &hpt3xx_maskproc;
1281 hwif->busproc = &hpt3xx_busproc;
1284 * HPT3xxN chips have some complications:
1286 * - on 33 MHz PCI we must clock switch
1287 * - on 66 MHz PCI we must NOT use the PCI clock
1289 if (chip_type >= HPT372N && info->dpll_clk && info->pci_clk < 66) {
1291 * Clock is shared between the channels,
1292 * so we'll have to serialize them... :-(
1295 hwif->rw_disk = &hpt3xxn_rw_disk;
1298 /* Serialize access to this device if needed */
1299 if (serialize && hwif->mate)
1300 hwif->serialized = hwif->mate->serialized = 1;
1303 * Disable the "fast interrupt" prediction. Don't hold off
1304 * on interrupts. (== 0x01 despite what the docs say)
1306 pci_read_config_byte(dev, hwif->select_data + 1, &old_mcr);
1308 if (info->chip_type >= HPT374)
1309 new_mcr = old_mcr & ~0x07;
1310 else if (info->chip_type >= HPT370) {
1314 #ifdef HPT_DELAY_INTERRUPT
1319 } else /* HPT366 and HPT368 */
1320 new_mcr = old_mcr & ~0x80;
1322 if (new_mcr != old_mcr)
1323 pci_write_config_byte(dev, hwif->select_data + 1, new_mcr);
1325 if (!hwif->dma_base) {
1326 hwif->drives[0].autotune = hwif->drives[1].autotune = 1;
1330 hwif->ultra_mask = 0x7f;
1331 hwif->mwdma_mask = 0x07;
1334 * The HPT37x uses the CBLID pins as outputs for MA15/MA16
1335 * address lines to access an external EEPROM. To read valid
1336 * cable detect state the pins must be enabled as inputs.
1338 if (chip_type == HPT374 && (PCI_FUNC(dev->devfn) & 1)) {
1340 * HPT374 PCI function 1
1341 * - set bit 15 of reg 0x52 to enable TCBLID as input
1342 * - set bit 15 of reg 0x56 to enable FCBLID as input
1344 u8 mcr_addr = hwif->select_data + 2;
1347 pci_read_config_word (dev, mcr_addr, &mcr);
1348 pci_write_config_word(dev, mcr_addr, (mcr | 0x8000));
1349 /* now read cable id register */
1350 pci_read_config_byte (dev, 0x5a, &scr1);
1351 pci_write_config_word(dev, mcr_addr, mcr);
1352 } else if (chip_type >= HPT370) {
1354 * HPT370/372 and 374 pcifn 0
1355 * - clear bit 0 of reg 0x5b to enable P/SCBLID as inputs
1359 pci_read_config_byte (dev, 0x5b, &scr2);
1360 pci_write_config_byte(dev, 0x5b, (scr2 & ~1));
1361 /* now read cable id register */
1362 pci_read_config_byte (dev, 0x5a, &scr1);
1363 pci_write_config_byte(dev, 0x5b, scr2);
1365 pci_read_config_byte (dev, 0x5a, &scr1);
1367 if (!hwif->udma_four)
1368 hwif->udma_four = (scr1 & ata66) ? 0 : 1;
1370 hwif->ide_dma_check = &hpt366_config_drive_xfer_rate;
1372 if (chip_type >= HPT374) {
1373 hwif->ide_dma_test_irq = &hpt374_ide_dma_test_irq;
1374 hwif->ide_dma_end = &hpt374_ide_dma_end;
1375 } else if (chip_type >= HPT370) {
1376 hwif->dma_start = &hpt370_ide_dma_start;
1377 hwif->ide_dma_end = &hpt370_ide_dma_end;
1378 hwif->ide_dma_timeout = &hpt370_ide_dma_timeout;
1380 hwif->ide_dma_lostirq = &hpt366_ide_dma_lostirq;
1384 hwif->drives[0].autodma = hwif->drives[1].autodma = hwif->autodma;
1387 static void __devinit init_dma_hpt366(ide_hwif_t *hwif, unsigned long dmabase)
1389 struct pci_dev *dev = hwif->pci_dev;
1390 u8 masterdma = 0, slavedma = 0;
1391 u8 dma_new = 0, dma_old = 0;
1392 unsigned long flags;
1397 dma_old = hwif->INB(dmabase + 2);
1399 local_irq_save(flags);
1402 pci_read_config_byte(dev, hwif->channel ? 0x4b : 0x43, &masterdma);
1403 pci_read_config_byte(dev, hwif->channel ? 0x4f : 0x47, &slavedma);
1405 if (masterdma & 0x30) dma_new |= 0x20;
1406 if ( slavedma & 0x30) dma_new |= 0x40;
1407 if (dma_new != dma_old)
1408 hwif->OUTB(dma_new, dmabase + 2);
1410 local_irq_restore(flags);
1412 ide_setup_dma(hwif, dmabase, 8);
1415 static int __devinit init_setup_hpt374(struct pci_dev *dev, ide_pci_device_t *d)
1417 struct pci_dev *dev2;
1419 if (PCI_FUNC(dev->devfn) & 1)
1422 pci_set_drvdata(dev, &hpt374);
1424 if ((dev2 = pci_get_slot(dev->bus, dev->devfn + 1)) != NULL) {
1427 pci_set_drvdata(dev2, &hpt374);
1429 if (dev2->irq != dev->irq) {
1430 /* FIXME: we need a core pci_set_interrupt() */
1431 dev2->irq = dev->irq;
1432 printk(KERN_WARNING "%s: PCI config space interrupt "
1433 "fixed.\n", d->name);
1435 ret = ide_setup_pci_devices(dev, dev2, d);
1440 return ide_setup_pci_device(dev, d);
1443 static int __devinit init_setup_hpt372n(struct pci_dev *dev, ide_pci_device_t *d)
1445 pci_set_drvdata(dev, &hpt372n);
1447 return ide_setup_pci_device(dev, d);
1450 static int __devinit init_setup_hpt371(struct pci_dev *dev, ide_pci_device_t *d)
1452 struct hpt_info *info;
1453 u8 rev = 0, mcr1 = 0;
1455 pci_read_config_byte(dev, PCI_REVISION_ID, &rev);
1458 d->name = "HPT371N";
1465 * HPT371 chips physically have only one channel, the secondary one,
1466 * but the primary channel registers do exist! Go figure...
1467 * So, we manually disable the non-existing channel here
1468 * (if the BIOS hasn't done this already).
1470 pci_read_config_byte(dev, 0x50, &mcr1);
1472 pci_write_config_byte(dev, 0x50, mcr1 & ~0x04);
1474 pci_set_drvdata(dev, info);
1476 return ide_setup_pci_device(dev, d);
1479 static int __devinit init_setup_hpt372a(struct pci_dev *dev, ide_pci_device_t *d)
1481 struct hpt_info *info;
1484 pci_read_config_byte(dev, PCI_REVISION_ID, &rev);
1487 d->name = "HPT372N";
1492 pci_set_drvdata(dev, info);
1494 return ide_setup_pci_device(dev, d);
1497 static int __devinit init_setup_hpt302(struct pci_dev *dev, ide_pci_device_t *d)
1499 struct hpt_info *info;
1502 pci_read_config_byte(dev, PCI_REVISION_ID, &rev);
1505 d->name = "HPT302N";
1510 pci_set_drvdata(dev, info);
1512 return ide_setup_pci_device(dev, d);
1515 static int __devinit init_setup_hpt366(struct pci_dev *dev, ide_pci_device_t *d)
1517 struct pci_dev *dev2;
1519 static char *chipset_names[] = { "HPT366", "HPT366", "HPT368",
1520 "HPT370", "HPT370A", "HPT372",
1522 static struct hpt_info *info[] = { &hpt36x, &hpt36x, &hpt36x,
1523 &hpt370, &hpt370a, &hpt372,
1526 if (PCI_FUNC(dev->devfn) & 1)
1529 pci_read_config_byte(dev, PCI_REVISION_ID, &rev);
1534 d->name = chipset_names[rev];
1536 pci_set_drvdata(dev, info[rev]);
1543 if ((dev2 = pci_get_slot(dev->bus, dev->devfn + 1)) != NULL) {
1544 u8 pin1 = 0, pin2 = 0;
1547 pci_set_drvdata(dev2, info[rev]);
1549 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin1);
1550 pci_read_config_byte(dev2, PCI_INTERRUPT_PIN, &pin2);
1551 if (pin1 != pin2 && dev->irq == dev2->irq) {
1552 d->bootable = ON_BOARD;
1553 printk("%s: onboard version of chipset, pin1=%d pin2=%d\n",
1554 d->name, pin1, pin2);
1556 ret = ide_setup_pci_devices(dev, dev2, d);
1562 return ide_setup_pci_device(dev, d);
1565 static ide_pci_device_t hpt366_chipsets[] __devinitdata = {
1568 .init_setup = init_setup_hpt366,
1569 .init_chipset = init_chipset_hpt366,
1570 .init_hwif = init_hwif_hpt366,
1571 .init_dma = init_dma_hpt366,
1574 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
1575 .bootable = OFF_BOARD,
1579 .init_setup = init_setup_hpt372a,
1580 .init_chipset = init_chipset_hpt366,
1581 .init_hwif = init_hwif_hpt366,
1582 .init_dma = init_dma_hpt366,
1585 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
1586 .bootable = OFF_BOARD,
1590 .init_setup = init_setup_hpt302,
1591 .init_chipset = init_chipset_hpt366,
1592 .init_hwif = init_hwif_hpt366,
1593 .init_dma = init_dma_hpt366,
1596 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
1597 .bootable = OFF_BOARD,
1601 .init_setup = init_setup_hpt371,
1602 .init_chipset = init_chipset_hpt366,
1603 .init_hwif = init_hwif_hpt366,
1604 .init_dma = init_dma_hpt366,
1607 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
1608 .bootable = OFF_BOARD,
1612 .init_setup = init_setup_hpt374,
1613 .init_chipset = init_chipset_hpt366,
1614 .init_hwif = init_hwif_hpt366,
1615 .init_dma = init_dma_hpt366,
1616 .channels = 2, /* 4 */
1618 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
1619 .bootable = OFF_BOARD,
1623 .init_setup = init_setup_hpt372n,
1624 .init_chipset = init_chipset_hpt366,
1625 .init_hwif = init_hwif_hpt366,
1626 .init_dma = init_dma_hpt366,
1627 .channels = 2, /* 4 */
1629 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
1630 .bootable = OFF_BOARD,
1636 * hpt366_init_one - called when an HPT366 is found
1637 * @dev: the hpt366 device
1638 * @id: the matching pci id
1640 * Called when the PCI registration layer (or the IDE initialization)
1641 * finds a device matching our IDE device tables.
1643 * NOTE: since we'll have to modify some fields of the ide_pci_device_t
1644 * structure depending on the chip's revision, we'd better pass a local
1645 * copy down the call chain...
1647 static int __devinit hpt366_init_one(struct pci_dev *dev, const struct pci_device_id *id)
1649 ide_pci_device_t d = hpt366_chipsets[id->driver_data];
1651 return d.init_setup(dev, &d);
1654 static struct pci_device_id hpt366_pci_tbl[] = {
1655 { PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT366, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1656 { PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT372, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1},
1657 { PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT302, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 2},
1658 { PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT371, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 3},
1659 { PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT374, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 4},
1660 { PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT372N, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 5},
1663 MODULE_DEVICE_TABLE(pci, hpt366_pci_tbl);
1665 static struct pci_driver driver = {
1666 .name = "HPT366_IDE",
1667 .id_table = hpt366_pci_tbl,
1668 .probe = hpt366_init_one,
1671 static int __init hpt366_ide_init(void)
1673 return ide_pci_register_driver(&driver);
1676 module_init(hpt366_ide_init);
1678 MODULE_AUTHOR("Andre Hedrick");
1679 MODULE_DESCRIPTION("PCI driver module for Highpoint HPT366 IDE");
1680 MODULE_LICENSE("GPL");