2 * linux/arch/arm/mach-pxa/lpd270.c
4 * Support for the LogicPD PXA270 Card Engine.
5 * Derived from the mainstone code, which carries these notices:
7 * Author: Nicolas Pitre
8 * Created: Nov 05, 2002
9 * Copyright: MontaVista Software Inc.
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
16 #include <linux/init.h>
17 #include <linux/platform_device.h>
18 #include <linux/sysdev.h>
19 #include <linux/interrupt.h>
20 #include <linux/sched.h>
21 #include <linux/bitops.h>
23 #include <linux/ioport.h>
24 #include <linux/mtd/mtd.h>
25 #include <linux/mtd/partitions.h>
26 #include <linux/pwm_backlight.h>
28 #include <asm/types.h>
29 #include <asm/setup.h>
30 #include <asm/memory.h>
31 #include <asm/mach-types.h>
32 #include <mach/hardware.h>
34 #include <asm/sizes.h>
36 #include <asm/mach/arch.h>
37 #include <asm/mach/map.h>
38 #include <asm/mach/irq.h>
39 #include <asm/mach/flash.h>
41 #include <mach/pxa-regs.h>
42 #include <mach/pxa2xx-regs.h>
43 #include <mach/mfp-pxa27x.h>
44 #include <mach/lpd270.h>
45 #include <mach/audio.h>
46 #include <mach/pxafb.h>
48 #include <mach/irda.h>
49 #include <mach/ohci.h>
54 static unsigned long lpd270_pin_config[] __initdata = {
56 GPIO15_nCS_1, /* Mainboard Flash */
57 GPIO78_nCS_2, /* CPLD + Ethernet */
59 /* LCD - 16bpp Active TFT */
80 GPIO16_PWM0_OUT, /* Backlight */
89 GPIO1_GPIO | WAKEUP_ON_EDGE_BOTH,
92 static unsigned int lpd270_irq_enabled;
94 static void lpd270_mask_irq(unsigned int irq)
96 int lpd270_irq = irq - LPD270_IRQ(0);
98 __raw_writew(~(1 << lpd270_irq), LPD270_INT_STATUS);
100 lpd270_irq_enabled &= ~(1 << lpd270_irq);
101 __raw_writew(lpd270_irq_enabled, LPD270_INT_MASK);
104 static void lpd270_unmask_irq(unsigned int irq)
106 int lpd270_irq = irq - LPD270_IRQ(0);
108 lpd270_irq_enabled |= 1 << lpd270_irq;
109 __raw_writew(lpd270_irq_enabled, LPD270_INT_MASK);
112 static struct irq_chip lpd270_irq_chip = {
114 .ack = lpd270_mask_irq,
115 .mask = lpd270_mask_irq,
116 .unmask = lpd270_unmask_irq,
119 static void lpd270_irq_handler(unsigned int irq, struct irq_desc *desc)
121 unsigned long pending;
123 pending = __raw_readw(LPD270_INT_STATUS) & lpd270_irq_enabled;
125 GEDR(0) = GPIO_bit(0); /* clear useless edge notification */
126 if (likely(pending)) {
127 irq = LPD270_IRQ(0) + __ffs(pending);
128 desc = irq_desc + irq;
129 desc_handle_irq(irq, desc);
131 pending = __raw_readw(LPD270_INT_STATUS) &
137 static void __init lpd270_init_irq(void)
143 __raw_writew(0, LPD270_INT_MASK);
144 __raw_writew(0, LPD270_INT_STATUS);
146 /* setup extra LogicPD PXA270 irqs */
147 for (irq = LPD270_IRQ(2); irq <= LPD270_IRQ(4); irq++) {
148 set_irq_chip(irq, &lpd270_irq_chip);
149 set_irq_handler(irq, handle_level_irq);
150 set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
152 set_irq_chained_handler(IRQ_GPIO(0), lpd270_irq_handler);
153 set_irq_type(IRQ_GPIO(0), IRQ_TYPE_EDGE_FALLING);
158 static int lpd270_irq_resume(struct sys_device *dev)
160 __raw_writew(lpd270_irq_enabled, LPD270_INT_MASK);
164 static struct sysdev_class lpd270_irq_sysclass = {
166 .resume = lpd270_irq_resume,
169 static struct sys_device lpd270_irq_device = {
170 .cls = &lpd270_irq_sysclass,
173 static int __init lpd270_irq_device_init(void)
176 if (machine_is_logicpd_pxa270()) {
177 ret = sysdev_class_register(&lpd270_irq_sysclass);
179 ret = sysdev_register(&lpd270_irq_device);
184 device_initcall(lpd270_irq_device_init);
188 static struct resource smc91x_resources[] = {
190 .start = LPD270_ETH_PHYS,
191 .end = (LPD270_ETH_PHYS + 0xfffff),
192 .flags = IORESOURCE_MEM,
195 .start = LPD270_ETHERNET_IRQ,
196 .end = LPD270_ETHERNET_IRQ,
197 .flags = IORESOURCE_IRQ,
201 static struct platform_device smc91x_device = {
204 .num_resources = ARRAY_SIZE(smc91x_resources),
205 .resource = smc91x_resources,
208 static struct resource lpd270_flash_resources[] = {
210 .start = PXA_CS0_PHYS,
211 .end = PXA_CS0_PHYS + SZ_64M - 1,
212 .flags = IORESOURCE_MEM,
215 .start = PXA_CS1_PHYS,
216 .end = PXA_CS1_PHYS + SZ_64M - 1,
217 .flags = IORESOURCE_MEM,
221 static struct mtd_partition lpd270_flash0_partitions[] = {
223 .name = "Bootloader",
226 .mask_flags = MTD_WRITEABLE /* force read-only */
230 .offset = 0x00040000,
232 .name = "Filesystem",
233 .size = MTDPART_SIZ_FULL,
238 static struct flash_platform_data lpd270_flash_data[2] = {
240 .name = "processor-flash",
241 .map_name = "cfi_probe",
242 .parts = lpd270_flash0_partitions,
243 .nr_parts = ARRAY_SIZE(lpd270_flash0_partitions),
245 .name = "mainboard-flash",
246 .map_name = "cfi_probe",
252 static struct platform_device lpd270_flash_device[2] = {
254 .name = "pxa2xx-flash",
257 .platform_data = &lpd270_flash_data[0],
259 .resource = &lpd270_flash_resources[0],
262 .name = "pxa2xx-flash",
265 .platform_data = &lpd270_flash_data[1],
267 .resource = &lpd270_flash_resources[1],
272 static struct platform_pwm_backlight_data lpd270_backlight_data = {
276 .pwm_period_ns = 78770,
279 static struct platform_device lpd270_backlight_device = {
280 .name = "pwm-backlight",
282 .parent = &pxa27x_device_pwm0.dev,
283 .platform_data = &lpd270_backlight_data,
287 /* 5.7" TFT QVGA (LoLo display number 1) */
288 static struct pxafb_mode_info sharp_lq057q3dc02_mode = {
295 .right_margin = 0x0a,
297 .upper_margin = 0x08,
298 .lower_margin = 0x14,
299 .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
302 static struct pxafb_mach_info sharp_lq057q3dc02 = {
303 .modes = &sharp_lq057q3dc02_mode,
305 .lcd_conn = LCD_COLOR_TFT_16BPP | LCD_PCLK_EDGE_FALL |
306 LCD_ALTERNATE_MAPPING,
309 /* 12.1" TFT SVGA (LoLo display number 2) */
310 static struct pxafb_mode_info sharp_lq121s1dg31_mode = {
317 .right_margin = 0x05,
319 .upper_margin = 0x14,
320 .lower_margin = 0x0a,
321 .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
324 static struct pxafb_mach_info sharp_lq121s1dg31 = {
325 .modes = &sharp_lq121s1dg31_mode,
327 .lcd_conn = LCD_COLOR_TFT_16BPP | LCD_PCLK_EDGE_FALL |
328 LCD_ALTERNATE_MAPPING,
331 /* 3.6" TFT QVGA (LoLo display number 3) */
332 static struct pxafb_mode_info sharp_lq036q1da01_mode = {
339 .right_margin = 0x0a,
341 .upper_margin = 0x03,
342 .lower_margin = 0x03,
343 .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
346 static struct pxafb_mach_info sharp_lq036q1da01 = {
347 .modes = &sharp_lq036q1da01_mode,
349 .lcd_conn = LCD_COLOR_TFT_16BPP | LCD_PCLK_EDGE_FALL |
350 LCD_ALTERNATE_MAPPING,
353 /* 6.4" TFT VGA (LoLo display number 5) */
354 static struct pxafb_mode_info sharp_lq64d343_mode = {
361 .right_margin = 0x19,
363 .upper_margin = 0x22,
364 .lower_margin = 0x00,
365 .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
368 static struct pxafb_mach_info sharp_lq64d343 = {
369 .modes = &sharp_lq64d343_mode,
371 .lcd_conn = LCD_COLOR_TFT_16BPP | LCD_PCLK_EDGE_FALL |
372 LCD_ALTERNATE_MAPPING,
375 /* 10.4" TFT VGA (LoLo display number 7) */
376 static struct pxafb_mode_info sharp_lq10d368_mode = {
383 .right_margin = 0x19,
385 .upper_margin = 0x22,
386 .lower_margin = 0x00,
387 .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
390 static struct pxafb_mach_info sharp_lq10d368 = {
391 .modes = &sharp_lq10d368_mode,
393 .lcd_conn = LCD_COLOR_TFT_16BPP | LCD_PCLK_EDGE_FALL |
394 LCD_ALTERNATE_MAPPING,
397 /* 3.5" TFT QVGA (LoLo display number 8) */
398 static struct pxafb_mode_info sharp_lq035q7db02_20_mode = {
405 .right_margin = 0x0a,
407 .upper_margin = 0x05,
408 .lower_margin = 0x14,
409 .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
412 static struct pxafb_mach_info sharp_lq035q7db02_20 = {
413 .modes = &sharp_lq035q7db02_20_mode,
415 .lcd_conn = LCD_COLOR_TFT_16BPP | LCD_PCLK_EDGE_FALL |
416 LCD_ALTERNATE_MAPPING,
419 static struct pxafb_mach_info *lpd270_lcd_to_use;
421 static int __init lpd270_set_lcd(char *str)
423 if (!strnicmp(str, "lq057q3dc02", 11)) {
424 lpd270_lcd_to_use = &sharp_lq057q3dc02;
425 } else if (!strnicmp(str, "lq121s1dg31", 11)) {
426 lpd270_lcd_to_use = &sharp_lq121s1dg31;
427 } else if (!strnicmp(str, "lq036q1da01", 11)) {
428 lpd270_lcd_to_use = &sharp_lq036q1da01;
429 } else if (!strnicmp(str, "lq64d343", 8)) {
430 lpd270_lcd_to_use = &sharp_lq64d343;
431 } else if (!strnicmp(str, "lq10d368", 8)) {
432 lpd270_lcd_to_use = &sharp_lq10d368;
433 } else if (!strnicmp(str, "lq035q7db02-20", 14)) {
434 lpd270_lcd_to_use = &sharp_lq035q7db02_20;
436 printk(KERN_INFO "lpd270: unknown lcd panel [%s]\n", str);
442 __setup("lcd=", lpd270_set_lcd);
444 static struct platform_device *platform_devices[] __initdata = {
446 &lpd270_backlight_device,
447 &lpd270_flash_device[0],
448 &lpd270_flash_device[1],
451 static struct pxaohci_platform_data lpd270_ohci_platform_data = {
452 .port_mode = PMM_PERPORT_MODE,
453 .flags = ENABLE_PORT_ALL | POWER_CONTROL_LOW | POWER_SENSE_LOW,
456 static void __init lpd270_init(void)
458 pxa2xx_mfp_config(ARRAY_AND_SIZE(lpd270_pin_config));
460 lpd270_flash_data[0].width = (BOOT_DEF & 1) ? 2 : 4;
461 lpd270_flash_data[1].width = 4;
464 * System bus arbiter setting:
466 * - LCD_wt:DMA_wt:CORE_Wt = 2:3:4
468 ARB_CNTRL = ARB_CORE_PARK | 0x234;
470 platform_add_devices(platform_devices, ARRAY_SIZE(platform_devices));
472 pxa_set_ac97_info(NULL);
474 if (lpd270_lcd_to_use != NULL)
475 set_pxa_fb_info(lpd270_lcd_to_use);
477 pxa_set_ohci_info(&lpd270_ohci_platform_data);
481 static struct map_desc lpd270_io_desc[] __initdata = {
483 .virtual = LPD270_CPLD_VIRT,
484 .pfn = __phys_to_pfn(LPD270_CPLD_PHYS),
485 .length = LPD270_CPLD_SIZE,
490 static void __init lpd270_map_io(void)
493 iotable_init(lpd270_io_desc, ARRAY_SIZE(lpd270_io_desc));
495 /* for use I SRAM as framebuffer. */
500 MACHINE_START(LOGICPD_PXA270, "LogicPD PXA270 Card Engine")
501 /* Maintainer: Peter Barada */
502 .phys_io = 0x40000000,
503 .io_pg_offst = (io_p2v(0x40000000) >> 18) & 0xfffc,
504 .boot_params = 0xa0000100,
505 .map_io = lpd270_map_io,
506 .init_irq = lpd270_init_irq,
508 .init_machine = lpd270_init,