2 * Freescale General-purpose Timers Module
4 * Copyright (c) Freescale Semicondutor, Inc. 2006.
5 * Shlomi Gridish <gridish@freescale.com>
6 * Jerry Huang <Chang-Ming.Huang@freescale.com>
7 * Copyright (c) MontaVista Software, Inc. 2008.
8 * Anton Vorontsov <avorontsov@ru.mvista.com>
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License as published by the
12 * Free Software Foundation; either version 2 of the License, or (at your
13 * option) any later version.
16 #include <linux/kernel.h>
17 #include <linux/errno.h>
18 #include <linux/list.h>
21 #include <linux/spinlock.h>
22 #include <linux/bitops.h>
23 #include <asm/fsl_gtm.h>
25 #define GTCFR_STP(x) ((x) & 1 ? 1 << 5 : 1 << 1)
26 #define GTCFR_RST(x) ((x) & 1 ? 1 << 4 : 1 << 0)
28 #define GTMDR_ICLK_MASK (3 << 1)
29 #define GTMDR_ICLK_ICAS (0 << 1)
30 #define GTMDR_ICLK_ICLK (1 << 1)
31 #define GTMDR_ICLK_SLGO (2 << 1)
32 #define GTMDR_FRR (1 << 3)
33 #define GTMDR_ORI (1 << 4)
34 #define GTMDR_SPS(x) ((x) << 8)
36 struct gtm_timers_regs {
37 u8 gtcfr1; /* Timer 1, Timer 2 global config register */
39 u8 gtcfr2; /* Timer 3, timer 4 global config register */
41 __be16 gtmdr1; /* Timer 1 mode register */
42 __be16 gtmdr2; /* Timer 2 mode register */
43 __be16 gtrfr1; /* Timer 1 reference register */
44 __be16 gtrfr2; /* Timer 2 reference register */
45 __be16 gtcpr1; /* Timer 1 capture register */
46 __be16 gtcpr2; /* Timer 2 capture register */
47 __be16 gtcnr1; /* Timer 1 counter */
48 __be16 gtcnr2; /* Timer 2 counter */
49 __be16 gtmdr3; /* Timer 3 mode register */
50 __be16 gtmdr4; /* Timer 4 mode register */
51 __be16 gtrfr3; /* Timer 3 reference register */
52 __be16 gtrfr4; /* Timer 4 reference register */
53 __be16 gtcpr3; /* Timer 3 capture register */
54 __be16 gtcpr4; /* Timer 4 capture register */
55 __be16 gtcnr3; /* Timer 3 counter */
56 __be16 gtcnr4; /* Timer 4 counter */
57 __be16 gtevr1; /* Timer 1 event register */
58 __be16 gtevr2; /* Timer 2 event register */
59 __be16 gtevr3; /* Timer 3 event register */
60 __be16 gtevr4; /* Timer 4 event register */
61 __be16 gtpsr1; /* Timer 1 prescale register */
62 __be16 gtpsr2; /* Timer 2 prescale register */
63 __be16 gtpsr3; /* Timer 3 prescale register */
64 __be16 gtpsr4; /* Timer 4 prescale register */
66 } __attribute__ ((packed));
70 struct gtm_timers_regs __iomem *regs;
71 struct gtm_timer timers[4];
73 struct list_head list_node;
76 static LIST_HEAD(gtms);
79 * gtm_get_timer - request GTM timer to use it with the rest of GTM API
82 * This function reserves GTM timer for later use. It returns gtm_timer
83 * structure to use with the rest of GTM API, you should use timer->irq
84 * to manage timer interrupt.
86 struct gtm_timer *gtm_get_timer16(void)
88 struct gtm *gtm = NULL;
91 list_for_each_entry(gtm, >ms, list_node) {
92 spin_lock_irq(>m->lock);
94 for (i = 0; i < ARRAY_SIZE(gtm->timers); i++) {
95 if (!gtm->timers[i].requested) {
96 gtm->timers[i].requested = true;
97 spin_unlock_irq(>m->lock);
98 return >m->timers[i];
102 spin_unlock_irq(>m->lock);
106 return ERR_PTR(-EBUSY);
107 return ERR_PTR(-ENODEV);
109 EXPORT_SYMBOL(gtm_get_timer16);
112 * gtm_get_specific_timer - request specific GTM timer
113 * @gtm: specific GTM, pass here GTM's device_node->data
114 * @timer: specific timer number, Timer1 is 0.
117 * This function reserves GTM timer for later use. It returns gtm_timer
118 * structure to use with the rest of GTM API, you should use timer->irq
119 * to manage timer interrupt.
121 struct gtm_timer *gtm_get_specific_timer16(struct gtm *gtm,
124 struct gtm_timer *ret = ERR_PTR(-EBUSY);
127 return ERR_PTR(-EINVAL);
129 spin_lock_irq(>m->lock);
131 if (gtm->timers[timer].requested)
134 ret = >m->timers[timer];
135 ret->requested = true;
138 spin_unlock_irq(>m->lock);
141 EXPORT_SYMBOL(gtm_get_specific_timer16);
144 * gtm_put_timer16 - release 16 bits GTM timer
145 * @tmr: pointer to the gtm_timer structure obtained from gtm_get_timer
148 * This function releases GTM timer so others may request it.
150 void gtm_put_timer16(struct gtm_timer *tmr)
152 gtm_stop_timer16(tmr);
154 spin_lock_irq(&tmr->gtm->lock);
155 tmr->requested = false;
156 spin_unlock_irq(&tmr->gtm->lock);
158 EXPORT_SYMBOL(gtm_put_timer16);
161 * This is back-end for the exported functions, it's used to reset single
162 * timer in reference mode.
164 static int gtm_set_ref_timer16(struct gtm_timer *tmr, int frequency,
165 int reference_value, bool free_run)
167 struct gtm *gtm = tmr->gtm;
168 int num = tmr - >m->timers[0];
169 unsigned int prescaler;
170 u8 iclk = GTMDR_ICLK_ICLK;
174 int max_prescaler = 256 * 256 * 16;
176 /* CPM2 doesn't have primary prescaler */
178 max_prescaler /= 256;
180 prescaler = gtm->clock / frequency;
182 * We have two 8 bit prescalers -- primary and secondary (psr, sps),
183 * plus "slow go" mode (clk / 16). So, total prescale value is
184 * 16 * (psr + 1) * (sps + 1). Though, for CPM2 GTMs we losing psr.
186 if (prescaler > max_prescaler)
189 if (prescaler > max_prescaler / 16) {
190 iclk = GTMDR_ICLK_SLGO;
194 if (prescaler <= 256) {
199 sps = prescaler / 256 - 1;
202 spin_lock_irqsave(>m->lock, flags);
205 * Properly reset timers: stop, reset, set up prescalers, reference
206 * value and clear event register.
208 clrsetbits_8(tmr->gtcfr, ~(GTCFR_STP(num) | GTCFR_RST(num)),
209 GTCFR_STP(num) | GTCFR_RST(num));
211 setbits8(tmr->gtcfr, GTCFR_STP(num));
214 out_be16(tmr->gtpsr, psr);
215 clrsetbits_be16(tmr->gtmdr, 0xFFFF, iclk | GTMDR_SPS(sps) |
216 GTMDR_ORI | (free_run ? GTMDR_FRR : 0));
217 out_be16(tmr->gtcnr, 0);
218 out_be16(tmr->gtrfr, reference_value);
219 out_be16(tmr->gtevr, 0xFFFF);
222 clrbits8(tmr->gtcfr, GTCFR_STP(num));
224 spin_unlock_irqrestore(>m->lock, flags);
230 * gtm_set_timer16 - (re)set 16 bit timer with arbitrary precision
231 * @tmr: pointer to the gtm_timer structure obtained from gtm_get_timer
232 * @usec: timer interval in microseconds
233 * @reload: if set, the timer will reset upon expiry rather than
234 * continue running free.
237 * This function (re)sets the GTM timer so that it counts up to the requested
238 * interval value, and fires the interrupt when the value is reached. This
239 * function will reduce the precision of the timer as needed in order for the
240 * requested timeout to fit in a 16-bit register.
242 int gtm_set_timer16(struct gtm_timer *tmr, unsigned long usec, bool reload)
244 /* quite obvious, frequency which is enough for µSec precision */
248 bit = fls_long(usec);
257 return gtm_set_ref_timer16(tmr, freq, usec, reload);
259 EXPORT_SYMBOL(gtm_set_timer16);
262 * gtm_set_exact_utimer16 - (re)set 16 bits timer
263 * @tmr: pointer to the gtm_timer structure obtained from gtm_get_timer
264 * @usec: timer interval in microseconds
265 * @reload: if set, the timer will reset upon expiry rather than
266 * continue running free.
269 * This function (re)sets GTM timer so that it counts up to the requested
270 * interval value, and fires the interrupt when the value is reached. If reload
271 * flag was set, timer will also reset itself upon reference value, otherwise
272 * it continues to increment.
274 * The _exact_ bit in the function name states that this function will not
275 * crop precision of the "usec" argument, thus usec is limited to 16 bits
276 * (single timer width).
278 int gtm_set_exact_timer16(struct gtm_timer *tmr, u16 usec, bool reload)
280 /* quite obvious, frequency which is enough for µSec precision */
281 const int freq = 1000000;
284 * We can lower the frequency (and probably power consumption) by
285 * dividing both frequency and usec by 2 until there is no remainder.
286 * But we won't bother with this unless savings are measured, so just
287 * run the timer as is.
290 return gtm_set_ref_timer16(tmr, freq, usec, reload);
292 EXPORT_SYMBOL(gtm_set_exact_timer16);
295 * gtm_stop_timer16 - stop single timer
296 * @tmr: pointer to the gtm_timer structure obtained from gtm_get_timer
299 * This function simply stops the GTM timer.
301 void gtm_stop_timer16(struct gtm_timer *tmr)
303 struct gtm *gtm = tmr->gtm;
304 int num = tmr - >m->timers[0];
307 spin_lock_irqsave(>m->lock, flags);
309 setbits8(tmr->gtcfr, GTCFR_STP(num));
310 out_be16(tmr->gtevr, 0xFFFF);
312 spin_unlock_irqrestore(>m->lock, flags);
314 EXPORT_SYMBOL(gtm_stop_timer16);
317 * gtm_ack_timer16 - acknowledge timer event (free-run timers only)
318 * @tmr: pointer to the gtm_timer structure obtained from gtm_get_timer
319 * @events: events mask to ack
322 * Thus function used to acknowledge timer interrupt event, use it inside the
325 void gtm_ack_timer16(struct gtm_timer *tmr, u16 events)
327 out_be16(tmr->gtevr, events);
329 EXPORT_SYMBOL(gtm_ack_timer16);
331 static void __init gtm_set_shortcuts(struct device_node *np,
332 struct gtm_timer *timers,
333 struct gtm_timers_regs __iomem *regs)
336 * Yeah, I don't like this either, but timers' registers a bit messed,
337 * so we have to provide shortcuts to write timer independent code.
338 * Alternative option is to create gt*() accessors, but that will be
339 * even uglier and cryptic.
341 timers[0].gtcfr = ®s->gtcfr1;
342 timers[0].gtmdr = ®s->gtmdr1;
343 timers[0].gtcnr = ®s->gtcnr1;
344 timers[0].gtrfr = ®s->gtrfr1;
345 timers[0].gtevr = ®s->gtevr1;
347 timers[1].gtcfr = ®s->gtcfr1;
348 timers[1].gtmdr = ®s->gtmdr2;
349 timers[1].gtcnr = ®s->gtcnr2;
350 timers[1].gtrfr = ®s->gtrfr2;
351 timers[1].gtevr = ®s->gtevr2;
353 timers[2].gtcfr = ®s->gtcfr2;
354 timers[2].gtmdr = ®s->gtmdr3;
355 timers[2].gtcnr = ®s->gtcnr3;
356 timers[2].gtrfr = ®s->gtrfr3;
357 timers[2].gtevr = ®s->gtevr3;
359 timers[3].gtcfr = ®s->gtcfr2;
360 timers[3].gtmdr = ®s->gtmdr4;
361 timers[3].gtcnr = ®s->gtcnr4;
362 timers[3].gtrfr = ®s->gtrfr4;
363 timers[3].gtevr = ®s->gtevr4;
365 /* CPM2 doesn't have primary prescaler */
366 if (!of_device_is_compatible(np, "fsl,cpm2-gtm")) {
367 timers[0].gtpsr = ®s->gtpsr1;
368 timers[1].gtpsr = ®s->gtpsr2;
369 timers[2].gtpsr = ®s->gtpsr3;
370 timers[3].gtpsr = ®s->gtpsr4;
374 static int __init fsl_gtm_init(void)
376 struct device_node *np;
378 for_each_compatible_node(np, NULL, "fsl,gtm") {
384 gtm = kzalloc(sizeof(*gtm), GFP_KERNEL);
386 pr_err("%s: unable to allocate memory\n",
391 spin_lock_init(>m->lock);
393 clock = of_get_property(np, "clock-frequency", &size);
394 if (!clock || size != sizeof(*clock)) {
395 pr_err("%s: no clock-frequency\n", np->full_name);
400 for (i = 0; i < ARRAY_SIZE(gtm->timers); i++) {
404 ret = of_irq_to_resource(np, i, &irq);
406 pr_err("%s: not enough interrupts specified\n",
410 gtm->timers[i].irq = irq.start;
411 gtm->timers[i].gtm = gtm;
414 gtm->regs = of_iomap(np, 0);
416 pr_err("%s: unable to iomap registers\n",
421 gtm_set_shortcuts(np, gtm->timers, gtm->regs);
422 list_add(>m->list_node, >ms);
424 /* We don't want to lose the node and its ->data */
434 arch_initcall(fsl_gtm_init);