2 * QLogic Fibre Channel HBA Driver
3 * Copyright (c) 2003-2008 QLogic Corporation
5 * See LICENSE.qla2xxx for copyright and licensing details.
10 #define MBS_CHECKSUM_ERROR 0x4010
11 #define MBS_INVALID_PRODUCT_KEY 0x4020
16 #define FO1_ENABLE_PUREX BIT_10
17 #define FO1_DISABLE_LED_CTRL BIT_6
18 #define FO1_ENABLE_8016 BIT_0
19 #define FO2_ENABLE_SEL_CLASS2 BIT_5
20 #define FO3_NO_ABTS_ON_LINKDOWN BIT_14
21 #define FO3_HOLD_STS_IOCB BIT_12
24 * Port Database structure definition for ISP 24xx.
26 #define PDO_FORCE_ADISC BIT_1
27 #define PDO_FORCE_PLOGI BIT_0
30 #define PORT_DATABASE_24XX_SIZE 64
31 struct port_database_24xx {
33 #define PDF_TASK_RETRY_ID BIT_14
34 #define PDF_FC_TAPE BIT_7
35 #define PDF_ACK0_CAPABLE BIT_6
36 #define PDF_FCP2_CONF BIT_5
37 #define PDF_CLASS_2 BIT_4
38 #define PDF_HARD_ADDR BIT_1
40 uint8_t current_login_state;
41 uint8_t last_login_state;
42 #define PDS_PLOGI_PENDING 0x03
43 #define PDS_PLOGI_COMPLETE 0x04
44 #define PDS_PRLI_PENDING 0x05
45 #define PDS_PRLI_COMPLETE 0x06
46 #define PDS_PORT_UNAVAILABLE 0x07
47 #define PDS_PRLO_PENDING 0x09
48 #define PDS_LOGO_PENDING 0x11
49 #define PDS_PRLI2_PENDING 0x12
51 uint8_t hard_address[3];
59 uint16_t nport_handle; /* N_PORT handle. */
61 uint16_t receive_data_size;
64 uint8_t prli_svc_param_word_0[2]; /* Big endian */
65 /* Bits 15-0 of word 0 */
66 uint8_t prli_svc_param_word_3[2]; /* Big endian */
67 /* Bits 15-0 of word 3 */
69 uint8_t port_name[WWN_SIZE];
70 uint8_t node_name[WWN_SIZE];
72 uint8_t reserved_3[24];
75 struct vp_database_24xx {
79 uint8_t port_name[WWN_SIZE];
80 uint8_t node_name[WWN_SIZE];
82 uint16_t port_id_high;
88 uint16_t nvram_version;
91 /* Firmware Initialization Control Block. */
94 uint16_t frame_payload_size;
95 uint16_t execution_throttle;
96 uint16_t exchange_count;
97 uint16_t hard_address;
99 uint8_t port_name[WWN_SIZE];
100 uint8_t node_name[WWN_SIZE];
102 uint16_t login_retry_count;
103 uint16_t link_down_on_nos;
104 uint16_t interrupt_delay_timer;
105 uint16_t login_timeout;
107 uint32_t firmware_options_1;
108 uint32_t firmware_options_2;
109 uint32_t firmware_options_3;
114 * BIT 0 = Control Enable
118 * BIT 8-10 = Output Swing 1G
119 * BIT 11-13 = Output Emphasis 1G
120 * BIT 14-15 = Reserved
123 * BIT 8-10 = Output Swing 2G
124 * BIT 11-13 = Output Emphasis 2G
125 * BIT 14-15 = Reserved
128 * BIT 8-10 = Output Swing 4G
129 * BIT 11-13 = Output Emphasis 4G
130 * BIT 14-15 = Reserved
132 uint16_t seriallink_options[4];
134 uint16_t reserved_2[16];
137 uint16_t reserved_3[16];
139 /* PCIe table entries. */
140 uint16_t reserved_4[16];
143 uint16_t reserved_5[16];
146 uint16_t reserved_6[16];
149 uint16_t reserved_7[16];
152 * BIT 0 = Enable spinup delay
153 * BIT 1 = Disable BIOS
154 * BIT 2 = Enable Memory Map BIOS
155 * BIT 3 = Enable Selectable Boot
156 * BIT 4 = Disable RISC code load
157 * BIT 5 = Disable Serdes
163 * BIT 10 = Enable lip full login
164 * BIT 11 = Enable target reset
168 * BIT 15 = Enable alternate WWN
174 uint8_t alternate_port_name[WWN_SIZE];
175 uint8_t alternate_node_name[WWN_SIZE];
177 uint8_t boot_port_name[WWN_SIZE];
178 uint16_t boot_lun_number;
181 uint8_t alt1_boot_port_name[WWN_SIZE];
182 uint16_t alt1_boot_lun_number;
185 uint8_t alt2_boot_port_name[WWN_SIZE];
186 uint16_t alt2_boot_lun_number;
187 uint16_t reserved_10;
189 uint8_t alt3_boot_port_name[WWN_SIZE];
190 uint16_t alt3_boot_lun_number;
191 uint16_t reserved_11;
194 * BIT 0 = Selective Login
195 * BIT 1 = Alt-Boot Enable
197 * BIT 3 = Boot Order List
199 * BIT 5 = Selective LUN
203 uint32_t efi_parameters;
207 uint16_t reserved_13;
209 uint16_t boot_id_number;
210 uint16_t reserved_14;
212 uint16_t max_luns_per_target;
213 uint16_t reserved_15;
215 uint16_t port_down_retry_count;
216 uint16_t link_down_timeout;
218 /* FCode parameters. */
219 uint16_t fcode_parameter;
221 uint16_t reserved_16[3];
224 uint8_t prev_drv_ver_major;
225 uint8_t prev_drv_ver_submajob;
226 uint8_t prev_drv_ver_minor;
227 uint8_t prev_drv_ver_subminor;
229 uint16_t prev_bios_ver_major;
230 uint16_t prev_bios_ver_minor;
232 uint16_t prev_efi_ver_major;
233 uint16_t prev_efi_ver_minor;
235 uint16_t prev_fw_ver_major;
236 uint8_t prev_fw_ver_minor;
237 uint8_t prev_fw_ver_subminor;
239 uint16_t reserved_17[8];
242 uint16_t reserved_18[16];
245 uint16_t reserved_19[16];
248 uint16_t reserved_20[16];
251 uint8_t model_name[16];
253 uint16_t reserved_21[2];
256 /* HW Parameter Block. */
257 uint16_t pcie_table_sig;
258 uint16_t pcie_table_offset;
260 uint16_t subsystem_vendor_id;
261 uint16_t subsystem_device_id;
267 * ISP Initialization Control Block.
268 * Little endian except where noted.
270 #define ICB_VERSION 1
271 struct init_cb_24xx {
275 uint16_t frame_payload_size;
276 uint16_t execution_throttle;
277 uint16_t exchange_count;
279 uint16_t hard_address;
281 uint8_t port_name[WWN_SIZE]; /* Big endian. */
282 uint8_t node_name[WWN_SIZE]; /* Big endian. */
284 uint16_t response_q_inpointer;
285 uint16_t request_q_outpointer;
287 uint16_t login_retry_count;
289 uint16_t prio_request_q_outpointer;
291 uint16_t response_q_length;
292 uint16_t request_q_length;
294 uint16_t link_down_on_nos; /* Milliseconds. */
296 uint16_t prio_request_q_length;
298 uint32_t request_q_address[2];
299 uint32_t response_q_address[2];
300 uint32_t prio_request_q_address[2];
303 uint8_t reserved_2[6];
305 uint16_t atio_q_inpointer;
306 uint16_t atio_q_length;
307 uint32_t atio_q_address[2];
309 uint16_t interrupt_delay_timer; /* 100us increments. */
310 uint16_t login_timeout;
313 * BIT 0 = Enable Hard Loop Id
314 * BIT 1 = Enable Fairness
315 * BIT 2 = Enable Full-Duplex
317 * BIT 4 = Enable Target Mode
318 * BIT 5 = Disable Initiator Mode
323 * BIT 9 = Non Participating LIP
324 * BIT 10 = Descending Loop ID Search
325 * BIT 11 = Acquire Loop ID in LIPA
327 * BIT 13 = Full Login after LIP
328 * BIT 14 = Node Name Option
329 * BIT 15-31 = Reserved
331 uint32_t firmware_options_1;
334 * BIT 0 = Operation Mode bit 0
335 * BIT 1 = Operation Mode bit 1
336 * BIT 2 = Operation Mode bit 2
337 * BIT 3 = Operation Mode bit 3
338 * BIT 4 = Connection Options bit 0
339 * BIT 5 = Connection Options bit 1
340 * BIT 6 = Connection Options bit 2
341 * BIT 7 = Enable Non part on LIHA failure
343 * BIT 8 = Enable Class 2
344 * BIT 9 = Enable ACK0
346 * BIT 11 = Enable FC-SP Security
347 * BIT 12 = FC Tape Enable
349 * BIT 14 = Enable Target PRLI Control
350 * BIT 15-31 = Reserved
352 uint32_t firmware_options_2;
356 * BIT 1 = Soft ID only
359 * BIT 4 = FCP RSP Payload bit 0
360 * BIT 5 = FCP RSP Payload bit 1
361 * BIT 6 = Enable Receive Out-of-Order data frame handling
362 * BIT 7 = Disable Automatic PLOGI on Local Loop
365 * BIT 9 = Enable Out-of-Order FCP_XFER_RDY relative offset handling
369 * BIT 13 = Data Rate bit 0
370 * BIT 14 = Data Rate bit 1
371 * BIT 15 = Data Rate bit 2
372 * BIT 16 = Enable 75 ohm Termination Select
373 * BIT 17-31 = Reserved
375 uint32_t firmware_options_3;
378 uint8_t reserved_3[20];
382 * ISP queue - command entry structure definition.
384 #define COMMAND_TYPE_6 0x48 /* Command Type 6 entry */
386 uint8_t entry_type; /* Entry type. */
387 uint8_t entry_count; /* Entry count. */
388 uint8_t sys_define; /* System defined. */
389 uint8_t entry_status; /* Entry Status. */
391 uint32_t handle; /* System handle. */
393 uint16_t nport_handle; /* N_PORT handle. */
394 uint16_t timeout; /* Command timeout. */
396 uint16_t dseg_count; /* Data segment count. */
398 uint16_t fcp_rsp_dsd_len; /* FCP_RSP DSD length. */
400 struct scsi_lun lun; /* FCP LUN (BE). */
402 uint16_t control_flags; /* Control flags. */
403 #define CF_DATA_SEG_DESCR_ENABLE BIT_2
404 #define CF_READ_DATA BIT_1
405 #define CF_WRITE_DATA BIT_0
407 uint16_t fcp_cmnd_dseg_len; /* Data segment length. */
408 uint32_t fcp_cmnd_dseg_address[2]; /* Data segment address. */
410 uint32_t fcp_rsp_dseg_address[2]; /* Data segment address. */
412 uint32_t byte_count; /* Total byte count. */
414 uint8_t port_id[3]; /* PortID of destination port. */
417 uint32_t fcp_data_dseg_address[2]; /* Data segment address. */
418 uint16_t fcp_data_dseg_len; /* Data segment length. */
419 uint16_t reserved_1; /* MUST be set to 0. */
422 #define COMMAND_TYPE_7 0x18 /* Command Type 7 entry */
424 uint8_t entry_type; /* Entry type. */
425 uint8_t entry_count; /* Entry count. */
426 uint8_t sys_define; /* System defined. */
427 uint8_t entry_status; /* Entry Status. */
429 uint32_t handle; /* System handle. */
431 uint16_t nport_handle; /* N_PORT handle. */
432 uint16_t timeout; /* Command timeout. */
433 #define FW_MAX_TIMEOUT 0x1999
435 uint16_t dseg_count; /* Data segment count. */
438 struct scsi_lun lun; /* FCP LUN (BE). */
440 uint16_t task_mgmt_flags; /* Task management flags. */
441 #define TMF_CLEAR_ACA BIT_14
442 #define TMF_TARGET_RESET BIT_13
443 #define TMF_LUN_RESET BIT_12
444 #define TMF_CLEAR_TASK_SET BIT_10
445 #define TMF_ABORT_TASK_SET BIT_9
446 #define TMF_DSD_LIST_ENABLE BIT_2
447 #define TMF_READ_DATA BIT_1
448 #define TMF_WRITE_DATA BIT_0
452 #define TSK_HEAD_OF_QUEUE 1
453 #define TSK_ORDERED 2
455 #define TSK_UNTAGGED 5
459 uint8_t fcp_cdb[MAX_CMDSZ]; /* SCSI command words. */
460 uint32_t byte_count; /* Total byte count. */
462 uint8_t port_id[3]; /* PortID of destination port. */
465 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
466 uint32_t dseg_0_len; /* Data segment 0 length. */
470 * ISP queue - status entry structure definition.
472 #define STATUS_TYPE 0x03 /* Status entry. */
473 struct sts_entry_24xx {
474 uint8_t entry_type; /* Entry type. */
475 uint8_t entry_count; /* Entry count. */
476 uint8_t sys_define; /* System defined. */
477 uint8_t entry_status; /* Entry Status. */
479 uint32_t handle; /* System handle. */
481 uint16_t comp_status; /* Completion status. */
482 uint16_t ox_id; /* OX_ID used by the firmware. */
484 uint32_t residual_len; /* FW calc residual transfer length. */
487 uint16_t state_flags; /* State flags. */
488 #define SF_TRANSFERRED_DATA BIT_11
489 #define SF_FCP_RSP_DMA BIT_0
492 uint16_t scsi_status; /* SCSI status. */
493 #define SS_CONFIRMATION_REQ BIT_12
495 uint32_t rsp_residual_count; /* FCP RSP residual count. */
497 uint32_t sense_len; /* FCP SENSE length. */
498 uint32_t rsp_data_len; /* FCP response data length. */
500 uint8_t data[28]; /* FCP response/sense information. */
504 * Status entry completion status
506 #define CS_DATA_REASSEMBLY_ERROR 0x11 /* Data Reassembly Error.. */
507 #define CS_ABTS_BY_TARGET 0x13 /* Target send ABTS to abort IOCB. */
508 #define CS_FW_RESOURCE 0x2C /* Firmware Resource Unavailable. */
509 #define CS_TASK_MGMT_OVERRUN 0x30 /* Task management overrun (8+). */
510 #define CS_ABORT_BY_TARGET 0x47 /* Abort By Target. */
513 * ISP queue - marker entry structure definition.
515 #define MARKER_TYPE 0x04 /* Marker entry. */
516 struct mrk_entry_24xx {
517 uint8_t entry_type; /* Entry type. */
518 uint8_t entry_count; /* Entry count. */
519 uint8_t handle_count; /* Handle count. */
520 uint8_t entry_status; /* Entry Status. */
522 uint32_t handle; /* System handle. */
524 uint16_t nport_handle; /* N_PORT handle. */
526 uint8_t modifier; /* Modifier (7-0). */
527 #define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */
528 #define MK_SYNC_ID 1 /* Synchronize ID */
529 #define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */
537 uint8_t lun[8]; /* FCP LUN (BE). */
538 uint8_t reserved_4[40];
542 * ISP queue - CT Pass-Through entry structure definition.
544 #define CT_IOCB_TYPE 0x29 /* CT Pass-Through IOCB entry */
545 struct ct_entry_24xx {
546 uint8_t entry_type; /* Entry type. */
547 uint8_t entry_count; /* Entry count. */
548 uint8_t sys_define; /* System Defined. */
549 uint8_t entry_status; /* Entry Status. */
551 uint32_t handle; /* System handle. */
553 uint16_t comp_status; /* Completion status. */
555 uint16_t nport_handle; /* N_PORT handle. */
557 uint16_t cmd_dsd_count;
562 uint16_t timeout; /* Command timeout. */
565 uint16_t rsp_dsd_count;
567 uint8_t reserved_3[10];
569 uint32_t rsp_byte_count;
570 uint32_t cmd_byte_count;
572 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
573 uint32_t dseg_0_len; /* Data segment 0 length. */
574 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
575 uint32_t dseg_1_len; /* Data segment 1 length. */
579 * ISP queue - ELS Pass-Through entry structure definition.
581 #define ELS_IOCB_TYPE 0x53 /* ELS Pass-Through IOCB entry */
582 struct els_entry_24xx {
583 uint8_t entry_type; /* Entry type. */
584 uint8_t entry_count; /* Entry count. */
585 uint8_t sys_define; /* System Defined. */
586 uint8_t entry_status; /* Entry Status. */
588 uint32_t handle; /* System handle. */
592 uint16_t nport_handle; /* N_PORT handle. */
594 uint16_t tx_dsd_count;
598 #define EST_SOFI3 (1 << 4)
599 #define EST_SOFI2 (3 << 4)
601 uint32_t rx_xchg_address; /* Receive exchange address. */
602 uint16_t rx_dsd_count;
612 uint16_t control_flags; /* Control flags. */
613 #define ECF_PAYLOAD_DESCR_MASK (BIT_15|BIT_14|BIT_13)
614 #define EPD_ELS_COMMAND (0 << 13)
615 #define EPD_ELS_ACC (1 << 13)
616 #define EPD_ELS_RJT (2 << 13)
617 #define EPD_RX_XCHG (3 << 13)
618 #define ECF_CLR_PASSTHRU_PEND BIT_12
619 #define ECF_INCL_FRAME_HDR BIT_11
621 uint32_t rx_byte_count;
622 uint32_t tx_byte_count;
624 uint32_t tx_address[2]; /* Data segment 0 address. */
625 uint32_t tx_len; /* Data segment 0 length. */
626 uint32_t rx_address[2]; /* Data segment 1 address. */
627 uint32_t rx_len; /* Data segment 1 length. */
631 * ISP queue - Mailbox Command entry structure definition.
633 #define MBX_IOCB_TYPE 0x39
634 struct mbx_entry_24xx {
635 uint8_t entry_type; /* Entry type. */
636 uint8_t entry_count; /* Entry count. */
637 uint8_t handle_count; /* Handle count. */
638 uint8_t entry_status; /* Entry Status. */
640 uint32_t handle; /* System handle. */
646 #define LOGINOUT_PORT_IOCB_TYPE 0x52 /* Login/Logout Port entry. */
647 struct logio_entry_24xx {
648 uint8_t entry_type; /* Entry type. */
649 uint8_t entry_count; /* Entry count. */
650 uint8_t sys_define; /* System defined. */
651 uint8_t entry_status; /* Entry Status. */
653 uint32_t handle; /* System handle. */
655 uint16_t comp_status; /* Completion status. */
656 #define CS_LOGIO_ERROR 0x31 /* Login/Logout IOCB error. */
658 uint16_t nport_handle; /* N_PORT handle. */
660 uint16_t control_flags; /* Control flags. */
662 #define LCF_INCLUDE_SNS BIT_10 /* Include SNS (FFFFFC) during LOGO. */
663 #define LCF_FCP2_OVERRIDE BIT_9 /* Set/Reset word 3 of PRLI. */
664 #define LCF_CLASS_2 BIT_8 /* Enable class 2 during PLOGI. */
665 #define LCF_FREE_NPORT BIT_7 /* Release NPORT handle after LOGO. */
666 #define LCF_EXPL_LOGO BIT_6 /* Perform an explicit LOGO. */
667 #define LCF_SKIP_PRLI BIT_5 /* Skip PRLI after PLOGI. */
668 #define LCF_IMPL_LOGO_ALL BIT_5 /* Implicit LOGO to all ports. */
669 #define LCF_COND_PLOGI BIT_4 /* PLOGI only if not logged-in. */
670 #define LCF_IMPL_LOGO BIT_4 /* Perform an implicit LOGO. */
671 #define LCF_IMPL_PRLO BIT_4 /* Perform an implicit PRLO. */
673 #define LCF_COMMAND_PLOGI 0x00 /* PLOGI. */
674 #define LCF_COMMAND_PRLI 0x01 /* PRLI. */
675 #define LCF_COMMAND_PDISC 0x02 /* PDISC. */
676 #define LCF_COMMAND_ADISC 0x03 /* ADISC. */
677 #define LCF_COMMAND_LOGO 0x08 /* LOGO. */
678 #define LCF_COMMAND_PRLO 0x09 /* PRLO. */
679 #define LCF_COMMAND_TPRLO 0x0A /* TPRLO. */
684 uint8_t port_id[3]; /* PortID of destination port. */
686 uint8_t rsp_size; /* Response size in 32bit words. */
688 uint32_t io_parameter[11]; /* General I/O parameters. */
689 #define LSC_SCODE_NOLINK 0x01
690 #define LSC_SCODE_NOIOCB 0x02
691 #define LSC_SCODE_NOXCB 0x03
692 #define LSC_SCODE_CMD_FAILED 0x04
693 #define LSC_SCODE_NOFABRIC 0x05
694 #define LSC_SCODE_FW_NOT_READY 0x07
695 #define LSC_SCODE_NOT_LOGGED_IN 0x09
696 #define LSC_SCODE_NOPCB 0x0A
698 #define LSC_SCODE_ELS_REJECT 0x18
699 #define LSC_SCODE_CMD_PARAM_ERR 0x19
700 #define LSC_SCODE_PORTID_USED 0x1A
701 #define LSC_SCODE_NPORT_USED 0x1B
702 #define LSC_SCODE_NONPORT 0x1C
703 #define LSC_SCODE_LOGGED_IN 0x1D
704 #define LSC_SCODE_NOFLOGI_ACC 0x1F
707 #define TSK_MGMT_IOCB_TYPE 0x14
708 struct tsk_mgmt_entry {
709 uint8_t entry_type; /* Entry type. */
710 uint8_t entry_count; /* Entry count. */
711 uint8_t handle_count; /* Handle count. */
712 uint8_t entry_status; /* Entry Status. */
714 uint32_t handle; /* System handle. */
716 uint16_t nport_handle; /* N_PORT handle. */
720 uint16_t delay; /* Activity delay in seconds. */
722 uint16_t timeout; /* Command timeout. */
724 struct scsi_lun lun; /* FCP LUN (BE). */
726 uint32_t control_flags; /* Control Flags. */
727 #define TCF_NOTMCMD_TO_TARGET BIT_31
728 #define TCF_LUN_RESET BIT_4
729 #define TCF_ABORT_TASK_SET BIT_3
730 #define TCF_CLEAR_TASK_SET BIT_2
731 #define TCF_TARGET_RESET BIT_1
732 #define TCF_CLEAR_ACA BIT_0
734 uint8_t reserved_2[20];
736 uint8_t port_id[3]; /* PortID of destination port. */
739 uint8_t reserved_3[12];
742 #define ABORT_IOCB_TYPE 0x33
743 struct abort_entry_24xx {
744 uint8_t entry_type; /* Entry type. */
745 uint8_t entry_count; /* Entry count. */
746 uint8_t handle_count; /* Handle count. */
747 uint8_t entry_status; /* Entry Status. */
749 uint32_t handle; /* System handle. */
751 uint16_t nport_handle; /* N_PORT handle. */
752 /* or Completion status. */
754 uint16_t options; /* Options. */
755 #define AOF_NO_ABTS BIT_0 /* Do not send any ABTS. */
757 uint32_t handle_to_abort; /* System handle to abort. */
760 uint8_t reserved_1[30];
762 uint8_t port_id[3]; /* PortID of destination port. */
765 uint8_t reserved_2[12];
769 * ISP I/O Register Set structure definitions.
771 struct device_reg_24xx {
772 uint32_t flash_addr; /* Flash/NVRAM BIOS address. */
773 #define FARX_DATA_FLAG BIT_31
774 #define FARX_ACCESS_FLASH_CONF 0x7FFD0000
775 #define FARX_ACCESS_FLASH_DATA 0x7FF00000
776 #define FARX_ACCESS_NVRAM_CONF 0x7FFF0000
777 #define FARX_ACCESS_NVRAM_DATA 0x7FFE0000
779 #define FA_NVRAM_FUNC0_ADDR 0x80
780 #define FA_NVRAM_FUNC1_ADDR 0x180
782 #define FA_NVRAM_VPD_SIZE 0x200
783 #define FA_NVRAM_VPD0_ADDR 0x00
784 #define FA_NVRAM_VPD1_ADDR 0x100
786 #define FA_BOOT_CODE_ADDR 0x00000
788 * RISC code begins at offset 512KB
789 * within flash. Consisting of two
790 * contiguous RISC code segments.
792 #define FA_RISC_CODE_ADDR 0x20000
793 #define FA_RISC_CODE_SEGMENTS 2
795 #define FA_FLASH_DESCR_ADDR_24 0x11000
796 #define FA_FLASH_LAYOUT_ADDR_24 0x11400
797 #define FA_NPIV_CONF0_ADDR_24 0x16000
798 #define FA_NPIV_CONF1_ADDR_24 0x17000
800 #define FA_FW_AREA_ADDR 0x40000
801 #define FA_VPD_NVRAM_ADDR 0x48000
802 #define FA_FEATURE_ADDR 0x4C000
803 #define FA_FLASH_DESCR_ADDR 0x50000
804 #define FA_FLASH_LAYOUT_ADDR 0x50400
805 #define FA_HW_EVENT0_ADDR 0x54000
806 #define FA_HW_EVENT1_ADDR 0x54400
807 #define FA_HW_EVENT_SIZE 0x200
808 #define FA_HW_EVENT_ENTRY_SIZE 4
809 #define FA_NPIV_CONF0_ADDR 0x5C000
810 #define FA_NPIV_CONF1_ADDR 0x5D000
813 * Flash Error Log Event Codes.
815 #define HW_EVENT_RESET_ERR 0xF00B
816 #define HW_EVENT_ISP_ERR 0xF020
817 #define HW_EVENT_PARITY_ERR 0xF022
818 #define HW_EVENT_NVRAM_CHKSUM_ERR 0xF023
819 #define HW_EVENT_FLASH_FW_ERR 0xF024
821 uint32_t flash_data; /* Flash/NVRAM BIOS data. */
823 uint32_t ctrl_status; /* Control/Status. */
824 #define CSRX_FLASH_ACCESS_ERROR BIT_18 /* Flash/NVRAM Access Error. */
825 #define CSRX_DMA_ACTIVE BIT_17 /* DMA Active status. */
826 #define CSRX_DMA_SHUTDOWN BIT_16 /* DMA Shutdown control status. */
827 #define CSRX_FUNCTION BIT_15 /* Function number. */
828 /* PCI-X Bus Mode. */
829 #define CSRX_PCIX_BUS_MODE_MASK (BIT_11|BIT_10|BIT_9|BIT_8)
830 #define PBM_PCI_33MHZ (0 << 8)
831 #define PBM_PCIX_M1_66MHZ (1 << 8)
832 #define PBM_PCIX_M1_100MHZ (2 << 8)
833 #define PBM_PCIX_M1_133MHZ (3 << 8)
834 #define PBM_PCIX_M2_66MHZ (5 << 8)
835 #define PBM_PCIX_M2_100MHZ (6 << 8)
836 #define PBM_PCIX_M2_133MHZ (7 << 8)
837 #define PBM_PCI_66MHZ (8 << 8)
838 /* Max Write Burst byte count. */
839 #define CSRX_MAX_WRT_BURST_MASK (BIT_5|BIT_4)
840 #define MWB_512_BYTES (0 << 4)
841 #define MWB_1024_BYTES (1 << 4)
842 #define MWB_2048_BYTES (2 << 4)
843 #define MWB_4096_BYTES (3 << 4)
845 #define CSRX_64BIT_SLOT BIT_2 /* PCI 64-Bit Bus Slot. */
846 #define CSRX_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable. */
847 #define CSRX_ISP_SOFT_RESET BIT_0 /* ISP soft reset. */
849 uint32_t ictrl; /* Interrupt control. */
850 #define ICRX_EN_RISC_INT BIT_3 /* Enable RISC interrupts on PCI. */
852 uint32_t istatus; /* Interrupt status. */
853 #define ISRX_RISC_INT BIT_3 /* RISC interrupt. */
855 uint32_t unused_1[2]; /* Gap. */
858 uint32_t req_q_in; /* In-Pointer. */
859 uint32_t req_q_out; /* Out-Pointer. */
860 /* Response Queue. */
861 uint32_t rsp_q_in; /* In-Pointer. */
862 uint32_t rsp_q_out; /* Out-Pointer. */
863 /* Priority Request Queue. */
864 uint32_t preq_q_in; /* In-Pointer. */
865 uint32_t preq_q_out; /* Out-Pointer. */
867 uint32_t unused_2[2]; /* Gap. */
870 uint32_t atio_q_in; /* In-Pointer. */
871 uint32_t atio_q_out; /* Out-Pointer. */
873 uint32_t host_status;
874 #define HSRX_RISC_INT BIT_15 /* RISC to Host interrupt. */
875 #define HSRX_RISC_PAUSED BIT_8 /* RISC Paused. */
877 uint32_t hccr; /* Host command & control register. */
879 #define HCCRX_HOST_INT BIT_6 /* Host to RISC interrupt bit. */
880 #define HCCRX_RISC_RESET BIT_5 /* RISC Reset mode bit. */
881 #define HCCRX_RISC_PAUSE BIT_4 /* RISC Pause mode bit. */
884 #define HCCRX_NOOP 0x00000000
885 /* Set RISC Reset. */
886 #define HCCRX_SET_RISC_RESET 0x10000000
887 /* Clear RISC Reset. */
888 #define HCCRX_CLR_RISC_RESET 0x20000000
889 /* Set RISC Pause. */
890 #define HCCRX_SET_RISC_PAUSE 0x30000000
891 /* Releases RISC Pause. */
892 #define HCCRX_REL_RISC_PAUSE 0x40000000
893 /* Set HOST to RISC interrupt. */
894 #define HCCRX_SET_HOST_INT 0x50000000
895 /* Clear HOST to RISC interrupt. */
896 #define HCCRX_CLR_HOST_INT 0x60000000
897 /* Clear RISC to PCI interrupt. */
898 #define HCCRX_CLR_RISC_INT 0xA0000000
900 uint32_t gpiod; /* GPIO Data register. */
902 /* LED update mask. */
903 #define GPDX_LED_UPDATE_MASK (BIT_20|BIT_19|BIT_18)
904 /* Data update mask. */
905 #define GPDX_DATA_UPDATE_MASK (BIT_17|BIT_16)
906 /* Data update mask. */
907 #define GPDX_DATA_UPDATE_2_MASK (BIT_28|BIT_27|BIT_26|BIT_17|BIT_16)
908 /* LED control mask. */
909 #define GPDX_LED_COLOR_MASK (BIT_4|BIT_3|BIT_2)
910 /* LED bit values. Color names as
911 * referenced in fw spec.
913 #define GPDX_LED_YELLOW_ON BIT_2
914 #define GPDX_LED_GREEN_ON BIT_3
915 #define GPDX_LED_AMBER_ON BIT_4
917 #define GPDX_DATA_INOUT (BIT_1|BIT_0)
919 uint32_t gpioe; /* GPIO Enable register. */
920 /* Enable update mask. */
921 #define GPEX_ENABLE_UPDATE_MASK (BIT_17|BIT_16)
922 /* Enable update mask. */
923 #define GPEX_ENABLE_UPDATE_2_MASK (BIT_28|BIT_27|BIT_26|BIT_17|BIT_16)
925 #define GPEX_ENABLE (BIT_1|BIT_0)
927 uint32_t iobase_addr; /* I/O Bus Base Address register. */
929 uint32_t unused_3[10]; /* Gap. */
964 uint32_t iobase_window;
967 uint32_t unused_4_1[6]; /* Gap. */
969 uint32_t unused_5[2]; /* Gap. */
970 uint32_t iobase_select;
971 uint32_t unused_6[2]; /* Gap. */
972 uint32_t iobase_sdata;
975 /* Trace Control *************************************************************/
977 #define TC_AEN_DISABLE 0
979 #define TC_EFT_ENABLE 4
980 #define TC_EFT_DISABLE 5
982 #define TC_FCE_ENABLE 8
983 #define TC_FCE_OPTIONS 0
984 #define TC_FCE_DEFAULT_RX_SIZE 2112
985 #define TC_FCE_DEFAULT_TX_SIZE 2112
986 #define TC_FCE_DISABLE 9
987 #define TC_FCE_DISABLE_TRACE BIT_0
989 /* MID Support ***************************************************************/
991 #define MIN_MULTI_ID_FABRIC 64 /* Must be power-of-2. */
992 #define MAX_MULTI_ID_FABRIC 256 /* ... */
994 #define for_each_mapped_vp_idx(_ha, _idx) \
995 for (_idx = find_next_bit((_ha)->vp_idx_map, \
996 (_ha)->max_npiv_vports + 1, 1); \
997 _idx <= (_ha)->max_npiv_vports; \
998 _idx = find_next_bit((_ha)->vp_idx_map, \
999 (_ha)->max_npiv_vports + 1, _idx + 1)) \
1001 struct mid_conf_entry_24xx {
1002 uint16_t reserved_1;
1005 * BIT 0 = Enable Hard Loop Id
1006 * BIT 1 = Acquire Loop ID in LIPA
1007 * BIT 2 = ID not Acquired
1009 * BIT 4 = Enable Initiator Mode
1010 * BIT 5 = Disable Target Mode
1011 * BIT 6-7 = Reserved
1015 uint8_t hard_address;
1017 uint8_t port_name[WWN_SIZE];
1018 uint8_t node_name[WWN_SIZE];
1021 struct mid_init_cb_24xx {
1022 struct init_cb_24xx init_cb;
1027 struct mid_conf_entry_24xx entries[MAX_MULTI_ID_FABRIC];
1031 struct mid_db_entry_24xx {
1033 #define MDBS_NON_PARTIC BIT_3
1034 #define MDBS_ID_ACQUIRED BIT_1
1035 #define MDBS_ENABLED BIT_0
1038 uint8_t hard_address;
1040 uint8_t port_name[WWN_SIZE];
1041 uint8_t node_name[WWN_SIZE];
1048 * Virtual Port Control IOCB
1050 #define VP_CTRL_IOCB_TYPE 0x30 /* Vitual Port Control entry. */
1051 struct vp_ctrl_entry_24xx {
1052 uint8_t entry_type; /* Entry type. */
1053 uint8_t entry_count; /* Entry count. */
1054 uint8_t sys_define; /* System defined. */
1055 uint8_t entry_status; /* Entry Status. */
1057 uint32_t handle; /* System handle. */
1059 uint16_t vp_idx_failed;
1061 uint16_t comp_status; /* Completion status. */
1062 #define CS_VCE_IOCB_ERROR 0x01 /* Error processing IOCB */
1063 #define CS_VCE_ACQ_ID_ERROR 0x02 /* Error while acquireing ID. */
1064 #define CS_VCE_BUSY 0x05 /* Firmware not ready to accept cmd. */
1067 #define VCE_COMMAND_ENABLE_VPS 0x00 /* Enable VPs. */
1068 #define VCE_COMMAND_DISABLE_VPS 0x08 /* Disable VPs. */
1069 #define VCE_COMMAND_DISABLE_VPS_REINIT 0x09 /* Disable VPs and reinit link. */
1070 #define VCE_COMMAND_DISABLE_VPS_LOGO 0x0a /* Disable VPs and LOGO ports. */
1071 #define VCE_COMMAND_DISABLE_VPS_LOGO_ALL 0x0b /* Disable VPs and LOGO ports. */
1075 uint8_t vp_idx_map[16];
1078 uint16_t reserved_4;
1080 uint8_t reserved_5[24];
1084 * Modify Virtual Port Configuration IOCB
1086 #define VP_CONFIG_IOCB_TYPE 0x31 /* Vitual Port Config entry. */
1087 struct vp_config_entry_24xx {
1088 uint8_t entry_type; /* Entry type. */
1089 uint8_t entry_count; /* Entry count. */
1090 uint8_t handle_count;
1091 uint8_t entry_status; /* Entry Status. */
1093 uint32_t handle; /* System handle. */
1096 #define CS_VF_BIND_VPORTS_TO_VF BIT_0
1097 #define CS_VF_SET_QOS_OF_VPORTS BIT_1
1098 #define CS_VF_SET_HOPS_OF_VPORTS BIT_2
1100 uint16_t comp_status; /* Completion status. */
1101 #define CS_VCT_STS_ERROR 0x01 /* Specified VPs were not disabled. */
1102 #define CS_VCT_CNT_ERROR 0x02 /* Invalid VP count. */
1103 #define CS_VCT_ERROR 0x03 /* Unknown error. */
1104 #define CS_VCT_IDX_ERROR 0x02 /* Invalid VP index. */
1105 #define CS_VCT_BUSY 0x05 /* Firmware not ready to accept cmd. */
1108 #define VCT_COMMAND_MOD_VPS 0x00 /* Modify VP configurations. */
1109 #define VCT_COMMAND_MOD_ENABLE_VPS 0x01 /* Modify configuration & enable VPs. */
1116 uint8_t options_idx1;
1117 uint8_t hard_address_idx1;
1118 uint16_t reserved_vp1;
1119 uint8_t port_name_idx1[WWN_SIZE];
1120 uint8_t node_name_idx1[WWN_SIZE];
1122 uint8_t options_idx2;
1123 uint8_t hard_address_idx2;
1124 uint16_t reserved_vp2;
1125 uint8_t port_name_idx2[WWN_SIZE];
1126 uint8_t node_name_idx2[WWN_SIZE];
1128 uint16_t reserved_4;
1133 #define VP_RPT_ID_IOCB_TYPE 0x32 /* Report ID Acquisition entry. */
1134 struct vp_rpt_id_entry_24xx {
1135 uint8_t entry_type; /* Entry type. */
1136 uint8_t entry_count; /* Entry count. */
1137 uint8_t sys_define; /* System defined. */
1138 uint8_t entry_status; /* Entry Status. */
1140 uint32_t handle; /* System handle. */
1142 uint16_t vp_count; /* Format 0 -- | VP setup | VP acq |. */
1143 /* Format 1 -- | VP count |. */
1144 uint16_t vp_idx; /* Format 0 -- Reserved. */
1145 /* Format 1 -- VP status and index. */
1150 uint8_t vp_idx_map[16];
1152 uint8_t reserved_4[32];
1155 #define VF_EVFP_IOCB_TYPE 0x26 /* Exchange Virtual Fabric Parameters entry. */
1156 struct vf_evfp_entry_24xx {
1157 uint8_t entry_type; /* Entry type. */
1158 uint8_t entry_count; /* Entry count. */
1159 uint8_t sys_define; /* System defined. */
1160 uint8_t entry_status; /* Entry Status. */
1162 uint32_t handle; /* System handle. */
1163 uint16_t comp_status; /* Completion status. */
1164 uint16_t timeout; /* timeout */
1165 uint16_t adim_tagging_mode;
1170 uint16_t nport_handle; /* N_PORT handle. */
1171 uint16_t control_flags;
1172 uint32_t io_parameter_0;
1173 uint32_t io_parameter_1;
1174 uint32_t tx_address[2]; /* Data segment 0 address. */
1175 uint32_t tx_len; /* Data segment 0 length. */
1176 uint32_t rx_address[2]; /* Data segment 1 address. */
1177 uint32_t rx_len; /* Data segment 1 length. */
1180 /* END MID Support ***********************************************************/
1182 /* Flash Description Table ***************************************************/
1184 struct qla_fdt_layout {
1195 uint8_t alt_erase_cmd;
1196 uint8_t wrt_enable_cmd;
1197 uint8_t wrt_enable_bits;
1198 uint8_t wrt_sts_reg_cmd;
1199 uint8_t unprotect_sec_cmd;
1200 uint8_t read_man_id_cmd;
1201 uint32_t block_size;
1202 uint32_t alt_block_size;
1203 uint32_t flash_size;
1204 uint32_t wrt_enable_data;
1205 uint8_t read_id_addr_len;
1206 uint8_t wrt_disable_bits;
1207 uint8_t read_dev_id_len;
1208 uint8_t chip_erase_cmd;
1209 uint16_t read_timeout;
1210 uint8_t protect_sec_cmd;
1211 uint8_t unused2[65];
1214 /* Flash Layout Table ********************************************************/
1216 struct qla_flt_location {
1225 struct qla_flt_header {
1232 #define FLT_REG_FW 0x01
1233 #define FLT_REG_BOOT_CODE 0x07
1234 #define FLT_REG_VPD_0 0x14
1235 #define FLT_REG_NVRAM_0 0x15
1236 #define FLT_REG_VPD_1 0x16
1237 #define FLT_REG_NVRAM_1 0x17
1238 #define FLT_REG_FDT 0x1a
1239 #define FLT_REG_FLT 0x1c
1240 #define FLT_REG_HW_EVENT_0 0x1d
1241 #define FLT_REG_HW_EVENT_1 0x1f
1242 #define FLT_REG_NPIV_CONF_0 0x29
1243 #define FLT_REG_NPIV_CONF_1 0x2a
1245 struct qla_flt_region {
1252 /* Flash NPIV Configuration Table ********************************************/
1254 struct qla_npiv_header {
1262 struct qla_npiv_entry {
1268 uint8_t port_name[WWN_SIZE];
1269 uint8_t node_name[WWN_SIZE];
1272 /* 84XX Support **************************************************************/
1274 #define MBA_ISP84XX_ALERT 0x800f /* Alert Notification. */
1275 #define A84_PANIC_RECOVERY 0x1
1276 #define A84_OP_LOGIN_COMPLETE 0x2
1277 #define A84_DIAG_LOGIN_COMPLETE 0x3
1278 #define A84_GOLD_LOGIN_COMPLETE 0x4
1280 #define MBC_ISP84XX_RESET 0x3a /* Reset. */
1282 #define FSTATE_REMOTE_FC_DOWN BIT_0
1283 #define FSTATE_NSL_LINK_DOWN BIT_1
1284 #define FSTATE_IS_DIAG_FW BIT_2
1285 #define FSTATE_LOGGED_IN BIT_3
1286 #define FSTATE_WAITING_FOR_VERIFY BIT_4
1288 #define VERIFY_CHIP_IOCB_TYPE 0x1B
1289 struct verify_chip_entry_84xx {
1291 uint8_t entry_count;
1292 uint8_t sys_defined;
1293 uint8_t entry_status;
1298 #define VCO_DONT_UPDATE_FW BIT_0
1299 #define VCO_FORCE_UPDATE BIT_1
1300 #define VCO_DONT_RESET_UPDATE BIT_2
1301 #define VCO_DIAG_FW BIT_3
1302 #define VCO_END_OF_DATA BIT_14
1303 #define VCO_ENABLE_DSD BIT_15
1305 uint16_t reserved_1;
1307 uint16_t data_seg_cnt;
1308 uint16_t reserved_2[3];
1311 uint32_t exchange_address;
1313 uint32_t reserved_3[3];
1315 uint32_t fw_seq_size;
1316 uint32_t relative_offset;
1318 uint32_t dseg_address[2];
1319 uint32_t dseg_length;
1322 struct verify_chip_rsp_84xx {
1324 uint8_t entry_count;
1325 uint8_t sys_defined;
1326 uint8_t entry_status;
1330 uint16_t comp_status;
1331 #define CS_VCS_CHIP_FAILURE 0x3
1332 #define CS_VCS_BAD_EXCHANGE 0x8
1333 #define CS_VCS_SEQ_COMPLETEi 0x40
1335 uint16_t failure_code;
1336 #define VFC_CHECKSUM_ERROR 0x1
1337 #define VFC_INVALID_LEN 0x2
1338 #define VFC_ALREADY_IN_PROGRESS 0x8
1340 uint16_t reserved_1[4];
1343 uint32_t exchange_address;
1345 uint32_t reserved_2[6];
1348 #define ACCESS_CHIP_IOCB_TYPE 0x2B
1349 struct access_chip_84xx {
1351 uint8_t entry_count;
1352 uint8_t sys_defined;
1353 uint8_t entry_status;
1358 #define ACO_DUMP_MEMORY 0x0
1359 #define ACO_LOAD_MEMORY 0x1
1360 #define ACO_CHANGE_CONFIG_PARAM 0x2
1361 #define ACO_REQUEST_INFO 0x3
1365 uint16_t dseg_count;
1366 uint16_t reserved2[3];
1368 uint32_t parameter1;
1369 uint32_t parameter2;
1370 uint32_t parameter3;
1372 uint32_t reserved3[3];
1373 uint32_t total_byte_cnt;
1376 uint32_t dseg_address[2];
1377 uint32_t dseg_length;
1380 struct access_chip_rsp_84xx {
1382 uint8_t entry_count;
1383 uint8_t sys_defined;
1384 uint8_t entry_status;
1388 uint16_t comp_status;
1389 uint16_t failure_code;
1390 uint32_t residual_count;
1392 uint32_t reserved[12];
1395 /* 81XX Support **************************************************************/
1397 #define MBA_DCBX_START 0x8016
1398 #define MBA_DCBX_COMPLETE 0x8030
1399 #define MBA_FCF_CONF_ERR 0x8031
1400 #define MBA_DCBX_PARAM_UPDATE 0x8032
1401 #define MBA_IDC_COMPLETE 0x8100
1402 #define MBA_IDC_NOTIFY 0x8101
1403 #define MBA_IDC_TIME_EXT 0x8102
1408 uint16_t nvram_version;
1409 uint16_t reserved_0;
1411 /* Firmware Initialization Control Block. */
1413 uint16_t reserved_1;
1414 uint16_t frame_payload_size;
1415 uint16_t execution_throttle;
1416 uint16_t exchange_count;
1417 uint16_t reserved_2;
1419 uint8_t port_name[WWN_SIZE];
1420 uint8_t node_name[WWN_SIZE];
1422 uint16_t login_retry_count;
1423 uint16_t reserved_3;
1424 uint16_t interrupt_delay_timer;
1425 uint16_t login_timeout;
1427 uint32_t firmware_options_1;
1428 uint32_t firmware_options_2;
1429 uint32_t firmware_options_3;
1431 uint16_t reserved_4[4];
1434 uint8_t enode_mac[6];
1435 uint16_t reserved_5[5];
1438 uint16_t reserved_6[24];
1441 uint16_t reserved_7[64];
1444 * BIT 0 = Enable spinup delay
1445 * BIT 1 = Disable BIOS
1446 * BIT 2 = Enable Memory Map BIOS
1447 * BIT 3 = Enable Selectable Boot
1448 * BIT 4 = Disable RISC code load
1449 * BIT 5 = Disable Serdes
1450 * BIT 6 = Opt boot mode
1451 * BIT 7 = Interrupt enable
1453 * BIT 8 = EV Control enable
1454 * BIT 9 = Enable lip reset
1455 * BIT 10 = Enable lip full login
1456 * BIT 11 = Enable target reset
1457 * BIT 12 = Stop firmware
1458 * BIT 13 = Enable nodename option
1459 * BIT 14 = Default WWPN valid
1460 * BIT 15 = Enable alternate WWN
1462 * BIT 16 = CLP LUN string
1463 * BIT 17 = CLP Target string
1464 * BIT 18 = CLP BIOS enable string
1465 * BIT 19 = CLP Serdes string
1466 * BIT 20 = CLP WWPN string
1467 * BIT 21 = CLP WWNN string
1470 * BIT 24 = Keep WWPN
1471 * BIT 25 = Temp WWPN
1476 uint8_t alternate_port_name[WWN_SIZE];
1477 uint8_t alternate_node_name[WWN_SIZE];
1479 uint8_t boot_port_name[WWN_SIZE];
1480 uint16_t boot_lun_number;
1481 uint16_t reserved_8;
1483 uint8_t alt1_boot_port_name[WWN_SIZE];
1484 uint16_t alt1_boot_lun_number;
1485 uint16_t reserved_9;
1487 uint8_t alt2_boot_port_name[WWN_SIZE];
1488 uint16_t alt2_boot_lun_number;
1489 uint16_t reserved_10;
1491 uint8_t alt3_boot_port_name[WWN_SIZE];
1492 uint16_t alt3_boot_lun_number;
1493 uint16_t reserved_11;
1496 * BIT 0 = Selective Login
1497 * BIT 1 = Alt-Boot Enable
1499 * BIT 3 = Boot Order List
1501 * BIT 5 = Selective LUN
1505 uint32_t efi_parameters;
1507 uint8_t reset_delay;
1508 uint8_t reserved_12;
1509 uint16_t reserved_13;
1511 uint16_t boot_id_number;
1512 uint16_t reserved_14;
1514 uint16_t max_luns_per_target;
1515 uint16_t reserved_15;
1517 uint16_t port_down_retry_count;
1518 uint16_t link_down_timeout;
1520 /* FCode parameters. */
1521 uint16_t fcode_parameter;
1523 uint16_t reserved_16[3];
1526 uint8_t reserved_17[4];
1527 uint16_t reserved_18[5];
1528 uint8_t reserved_19[2];
1529 uint16_t reserved_20[8];
1532 uint8_t reserved_21[16];
1533 uint16_t reserved_22[8];
1536 uint16_t reserved_23[32];
1539 uint8_t model_name[16];
1542 uint16_t feature_mask_l;
1543 uint16_t feature_mask_h;
1544 uint16_t reserved_24[2];
1546 uint16_t subsystem_vendor_id;
1547 uint16_t subsystem_device_id;
1553 * ISP Initialization Control Block.
1554 * Little endian except where noted.
1556 #define ICB_VERSION 1
1557 struct init_cb_81xx {
1559 uint16_t reserved_1;
1561 uint16_t frame_payload_size;
1562 uint16_t execution_throttle;
1563 uint16_t exchange_count;
1565 uint16_t reserved_2;
1567 uint8_t port_name[WWN_SIZE]; /* Big endian. */
1568 uint8_t node_name[WWN_SIZE]; /* Big endian. */
1570 uint16_t response_q_inpointer;
1571 uint16_t request_q_outpointer;
1573 uint16_t login_retry_count;
1575 uint16_t prio_request_q_outpointer;
1577 uint16_t response_q_length;
1578 uint16_t request_q_length;
1580 uint16_t reserved_3;
1582 uint16_t prio_request_q_length;
1584 uint32_t request_q_address[2];
1585 uint32_t response_q_address[2];
1586 uint32_t prio_request_q_address[2];
1588 uint8_t reserved_4[8];
1590 uint16_t atio_q_inpointer;
1591 uint16_t atio_q_length;
1592 uint32_t atio_q_address[2];
1594 uint16_t interrupt_delay_timer; /* 100us increments. */
1595 uint16_t login_timeout;
1598 * BIT 0-3 = Reserved
1599 * BIT 4 = Enable Target Mode
1600 * BIT 5 = Disable Initiator Mode
1604 * BIT 8-13 = Reserved
1605 * BIT 14 = Node Name Option
1606 * BIT 15-31 = Reserved
1608 uint32_t firmware_options_1;
1611 * BIT 0 = Operation Mode bit 0
1612 * BIT 1 = Operation Mode bit 1
1613 * BIT 2 = Operation Mode bit 2
1614 * BIT 3 = Operation Mode bit 3
1615 * BIT 4-7 = Reserved
1617 * BIT 8 = Enable Class 2
1618 * BIT 9 = Enable ACK0
1620 * BIT 11 = Enable FC-SP Security
1621 * BIT 12 = FC Tape Enable
1623 * BIT 14 = Enable Target PRLI Control
1624 * BIT 15-31 = Reserved
1626 uint32_t firmware_options_2;
1629 * BIT 0-3 = Reserved
1630 * BIT 4 = FCP RSP Payload bit 0
1631 * BIT 5 = FCP RSP Payload bit 1
1632 * BIT 6 = Enable Receive Out-of-Order data frame handling
1636 * BIT 9 = Enable Out-of-Order FCP_XFER_RDY relative offset handling
1637 * BIT 10-16 = Reserved
1638 * BIT 17 = Enable multiple FCFs
1639 * BIT 18-20 = MAC addressing mode
1640 * BIT 21-25 = Ethernet data rate
1641 * BIT 26 = Enable ethernet header rx IOCB for ATIO q
1642 * BIT 27 = Enable ethernet header rx IOCB for response q
1643 * BIT 28 = SPMA selection bit 0
1644 * BIT 28 = SPMA selection bit 1
1645 * BIT 30-31 = Reserved
1647 uint32_t firmware_options_3;
1649 uint8_t reserved_5[8];
1651 uint8_t enode_mac[6];
1653 uint8_t reserved_6[10];
1656 struct mid_init_cb_81xx {
1657 struct init_cb_81xx init_cb;
1662 struct mid_conf_entry_24xx entries[MAX_MULTI_ID_FABRIC];
1665 #define FARX_ACCESS_FLASH_CONF_81XX 0x7FFD0000
1666 #define FARX_ACCESS_FLASH_DATA_81XX 0x7F800000
1668 /* 81XX Flash locations -- occupies second 2MB region. */
1669 #define FA_BOOT_CODE_ADDR_81 0x80000
1670 #define FA_RISC_CODE_ADDR_81 0xA0000
1671 #define FA_FW_AREA_ADDR_81 0xC0000
1672 #define FA_VPD_NVRAM_ADDR_81 0xD0000
1673 #define FA_FEATURE_ADDR_81 0xD4000
1674 #define FA_FLASH_DESCR_ADDR_81 0xD8000
1675 #define FA_FLASH_LAYOUT_ADDR_81 0xD8400
1676 #define FA_HW_EVENT0_ADDR_81 0xDC000
1677 #define FA_HW_EVENT1_ADDR_81 0xDC400
1678 #define FA_NPIV_CONF0_ADDR_81 0xD1000
1679 #define FA_NPIV_CONF1_ADDR_81 0xD2000