2 * numaq_32.c - Low-level PCI access for NUMA-Q machines
6 #include <linux/init.h>
7 #include <linux/nodemask.h>
9 #include <asm/mpspec.h>
10 #include <asm/pci_x86.h>
12 #define XQUAD_PORTIO_BASE 0xfe400000
13 #define XQUAD_PORTIO_QUAD 0x40000 /* 256k per quad. */
15 #define BUS2QUAD(global) (mp_bus_id_to_node[global])
17 #define BUS2LOCAL(global) (mp_bus_id_to_local[global])
19 #define QUADLOCAL2BUS(quad,local) (quad_local_to_mp_bus_id[quad][local])
21 /* Where the IO area was mapped on multiquad, always 0 otherwise */
23 EXPORT_SYMBOL(xquad_portio);
25 #define XQUAD_PORT_ADDR(port, quad) (xquad_portio + (XQUAD_PORTIO_QUAD*quad) + port)
27 #define PCI_CONF1_MQ_ADDRESS(bus, devfn, reg) \
28 (0x80000000 | (BUS2LOCAL(bus) << 16) | (devfn << 8) | (reg & ~3))
30 static void write_cf8(unsigned bus, unsigned devfn, unsigned reg)
32 unsigned val = PCI_CONF1_MQ_ADDRESS(bus, devfn, reg);
34 writel(val, XQUAD_PORT_ADDR(0xcf8, BUS2QUAD(bus)));
39 static int pci_conf1_mq_read(unsigned int seg, unsigned int bus,
40 unsigned int devfn, int reg, int len, u32 *value)
43 void *adr __iomem = XQUAD_PORT_ADDR(0xcfc, BUS2QUAD(bus));
45 if (!value || (bus >= MAX_MP_BUSSES) || (devfn > 255) || (reg > 255))
48 spin_lock_irqsave(&pci_config_lock, flags);
50 write_cf8(bus, devfn, reg);
55 *value = readb(adr + (reg & 3));
57 *value = inb(0xCFC + (reg & 3));
61 *value = readw(adr + (reg & 2));
63 *value = inw(0xCFC + (reg & 2));
73 spin_unlock_irqrestore(&pci_config_lock, flags);
78 static int pci_conf1_mq_write(unsigned int seg, unsigned int bus,
79 unsigned int devfn, int reg, int len, u32 value)
82 void *adr __iomem = XQUAD_PORT_ADDR(0xcfc, BUS2QUAD(bus));
84 if ((bus >= MAX_MP_BUSSES) || (devfn > 255) || (reg > 255))
87 spin_lock_irqsave(&pci_config_lock, flags);
89 write_cf8(bus, devfn, reg);
94 writeb(value, adr + (reg & 3));
96 outb((u8)value, 0xCFC + (reg & 3));
100 writew(value, adr + (reg & 2));
102 outw((u16)value, 0xCFC + (reg & 2));
106 writel(value, adr + reg);
108 outl((u32)value, 0xCFC);
112 spin_unlock_irqrestore(&pci_config_lock, flags);
117 #undef PCI_CONF1_MQ_ADDRESS
119 static struct pci_raw_ops pci_direct_conf1_mq = {
120 .read = pci_conf1_mq_read,
121 .write = pci_conf1_mq_write
125 static void __devinit pci_fixup_i450nx(struct pci_dev *d)
128 * i450NX -- Find and scan all secondary buses on all PXB's.
131 u8 busno, suba, subb;
132 int quad = BUS2QUAD(d->bus->number);
134 dev_info(&d->dev, "searching for i450NX host bridges\n");
136 for(pxb=0; pxb<2; pxb++) {
137 pci_read_config_byte(d, reg++, &busno);
138 pci_read_config_byte(d, reg++, &suba);
139 pci_read_config_byte(d, reg++, &subb);
140 dev_dbg(&d->dev, "i450NX PXB %d: %02x/%02x/%02x\n",
141 pxb, busno, suba, subb);
144 pci_scan_bus_with_sysdata(QUADLOCAL2BUS(quad, busno));
148 pci_scan_bus_with_sysdata(QUADLOCAL2BUS(quad, suba+1));
151 pcibios_last_bus = -1;
153 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82451NX, pci_fixup_i450nx);
155 int __init pci_numaq_init(void)
162 raw_pci_ops = &pci_direct_conf1_mq;
164 if (pcibios_scanned++)
167 pci_root_bus = pcibios_scan_root(0);
169 pci_bus_add_devices(pci_root_bus);
170 if (num_online_nodes() > 1)
171 for_each_online_node(quad) {
174 printk("Scanning PCI bus %d for quad %d\n",
175 QUADLOCAL2BUS(quad,0), quad);
176 pci_scan_bus_with_sysdata(QUADLOCAL2BUS(quad, 0));