2 * Device Tree Source for AMCC Glacier (460GT)
4 * Copyright 2008 DENX Software Engineering, Stefan Roese <sr@denx.de>
6 * This file is licensed under the terms of the GNU General Public
7 * License version 2. This program is licensed "as is" without
8 * any warranty of any kind, whether express or implied.
16 model = "amcc,glacier";
17 compatible = "amcc,glacier";
18 dcr-parent = <&{/cpus/cpu@0}>;
35 model = "PowerPC,460GT";
37 clock-frequency = <0>; /* Filled in by U-Boot */
38 timebase-frequency = <0>; /* Filled in by U-Boot */
39 i-cache-line-size = <32>;
40 d-cache-line-size = <32>;
41 i-cache-size = <32768>;
42 d-cache-size = <32768>;
44 dcr-access-method = "native";
49 device_type = "memory";
50 reg = <0x00000000 0x00000000 0x00000000>; /* Filled in by U-Boot */
53 UIC0: interrupt-controller0 {
54 compatible = "ibm,uic-460gt","ibm,uic";
57 dcr-reg = <0x0c0 0x009>;
60 #interrupt-cells = <2>;
63 UIC1: interrupt-controller1 {
64 compatible = "ibm,uic-460gt","ibm,uic";
67 dcr-reg = <0x0d0 0x009>;
70 #interrupt-cells = <2>;
71 interrupts = <0x1e 0x4 0x1f 0x4>; /* cascade */
72 interrupt-parent = <&UIC0>;
75 UIC2: interrupt-controller2 {
76 compatible = "ibm,uic-460gt","ibm,uic";
79 dcr-reg = <0x0e0 0x009>;
82 #interrupt-cells = <2>;
83 interrupts = <0xa 0x4 0xb 0x4>; /* cascade */
84 interrupt-parent = <&UIC0>;
87 UIC3: interrupt-controller3 {
88 compatible = "ibm,uic-460gt","ibm,uic";
91 dcr-reg = <0x0f0 0x009>;
94 #interrupt-cells = <2>;
95 interrupts = <0x10 0x4 0x11 0x4>; /* cascade */
96 interrupt-parent = <&UIC0>;
100 compatible = "ibm,sdr-460gt";
101 dcr-reg = <0x00e 0x002>;
105 compatible = "ibm,cpr-460gt";
106 dcr-reg = <0x00c 0x002>;
110 compatible = "ibm,plb-460gt", "ibm,plb4";
111 #address-cells = <2>;
114 clock-frequency = <0>; /* Filled in by U-Boot */
117 compatible = "ibm,sdram-460gt", "ibm,sdram-405gp";
118 dcr-reg = <0x010 0x002>;
122 compatible = "ibm,mcmal-460gt", "ibm,mcmal2";
123 dcr-reg = <0x180 0x062>;
126 #address-cells = <0>;
128 interrupt-parent = <&UIC2>;
129 interrupts = < /*TXEOB*/ 0x6 0x4
134 desc-base-addr-high = <0x8>;
138 compatible = "ibm,opb-460gt", "ibm,opb";
139 #address-cells = <1>;
141 ranges = <0xb0000000 0x00000004 0xb0000000 0x50000000>;
142 clock-frequency = <0>; /* Filled in by U-Boot */
145 compatible = "ibm,ebc-460gt", "ibm,ebc";
146 dcr-reg = <0x012 0x002>;
147 #address-cells = <2>;
149 clock-frequency = <0>; /* Filled in by U-Boot */
150 /* ranges property is supplied by U-Boot */
151 interrupts = <0x6 0x4>;
152 interrupt-parent = <&UIC1>;
155 compatible = "amd,s29gl512n", "cfi-flash";
157 reg = <0x00000000 0x00000000 0x04000000>;
158 #address-cells = <1>;
162 reg = <0x00000000 0x001e0000>;
166 reg = <0x001e0000 0x00020000>;
170 reg = <0x00200000 0x01400000>;
174 reg = <0x01600000 0x00400000>;
178 reg = <0x01a00000 0x02560000>;
182 reg = <0x03f60000 0x00040000>;
186 reg = <0x03fa0000 0x00060000>;
191 UART0: serial@ef600300 {
192 device_type = "serial";
193 compatible = "ns16550";
194 reg = <0xef600300 0x00000008>;
195 virtual-reg = <0xef600300>;
196 clock-frequency = <0>; /* Filled in by U-Boot */
197 current-speed = <0>; /* Filled in by U-Boot */
198 interrupt-parent = <&UIC1>;
199 interrupts = <0x1 0x4>;
202 UART1: serial@ef600400 {
203 device_type = "serial";
204 compatible = "ns16550";
205 reg = <0xef600400 0x00000008>;
206 virtual-reg = <0xef600400>;
207 clock-frequency = <0>; /* Filled in by U-Boot */
208 current-speed = <0>; /* Filled in by U-Boot */
209 interrupt-parent = <&UIC0>;
210 interrupts = <0x1 0x4>;
213 UART2: serial@ef600500 {
214 device_type = "serial";
215 compatible = "ns16550";
216 reg = <0xef600500 0x00000008>;
217 virtual-reg = <0xef600500>;
218 clock-frequency = <0>; /* Filled in by U-Boot */
219 current-speed = <0>; /* Filled in by U-Boot */
220 interrupt-parent = <&UIC1>;
221 interrupts = <0x1d 0x4>;
224 UART3: serial@ef600600 {
225 device_type = "serial";
226 compatible = "ns16550";
227 reg = <0xef600600 0x00000008>;
228 virtual-reg = <0xef600600>;
229 clock-frequency = <0>; /* Filled in by U-Boot */
230 current-speed = <0>; /* Filled in by U-Boot */
231 interrupt-parent = <&UIC1>;
232 interrupts = <0x1e 0x4>;
236 compatible = "ibm,iic-460gt", "ibm,iic";
237 reg = <0xef600700 0x00000014>;
238 interrupt-parent = <&UIC0>;
239 interrupts = <0x2 0x4>;
243 compatible = "ibm,iic-460gt", "ibm,iic";
244 reg = <0xef600800 0x00000014>;
245 interrupt-parent = <&UIC0>;
246 interrupts = <0x3 0x4>;
249 ZMII0: emac-zmii@ef600d00 {
250 compatible = "ibm,zmii-460gt", "ibm,zmii";
251 reg = <0xef600d00 0x0000000c>;
254 RGMII0: emac-rgmii@ef601500 {
255 compatible = "ibm,rgmii-460gt", "ibm,rgmii";
256 reg = <0xef601500 0x00000008>;
260 RGMII1: emac-rgmii@ef601600 {
261 compatible = "ibm,rgmii-460gt", "ibm,rgmii";
262 reg = <0xef601600 0x00000008>;
266 TAH0: emac-tah@ef601350 {
267 compatible = "ibm,tah-460gt", "ibm,tah";
268 reg = <0xef601350 0x00000030>;
271 TAH1: emac-tah@ef601450 {
272 compatible = "ibm,tah-460gt", "ibm,tah";
273 reg = <0xef601450 0x00000030>;
276 EMAC0: ethernet@ef600e00 {
277 device_type = "network";
278 compatible = "ibm,emac-460gt", "ibm,emac4";
279 interrupt-parent = <&EMAC0>;
280 interrupts = <0x0 0x1>;
281 #interrupt-cells = <1>;
282 #address-cells = <0>;
284 interrupt-map = </*Status*/ 0x0 &UIC2 0x10 0x4
285 /*Wake*/ 0x1 &UIC2 0x14 0x4>;
286 reg = <0xef600e00 0x00000074>;
287 local-mac-address = [000000000000]; /* Filled in by U-Boot */
288 mal-device = <&MAL0>;
289 mal-tx-channel = <0>;
290 mal-rx-channel = <0>;
292 max-frame-size = <9000>;
293 rx-fifo-size = <4096>;
294 tx-fifo-size = <2048>;
296 phy-map = <0x00000000>;
297 rgmii-device = <&RGMII0>;
299 tah-device = <&TAH0>;
301 has-inverted-stacr-oc;
302 has-new-stacr-staopc;
305 EMAC1: ethernet@ef600f00 {
306 device_type = "network";
307 compatible = "ibm,emac-460gt", "ibm,emac4";
308 interrupt-parent = <&EMAC1>;
309 interrupts = <0x0 0x1>;
310 #interrupt-cells = <1>;
311 #address-cells = <0>;
313 interrupt-map = </*Status*/ 0x0 &UIC2 0x11 0x4
314 /*Wake*/ 0x1 &UIC2 0x15 0x4>;
315 reg = <0xef600f00 0x00000074>;
316 local-mac-address = [000000000000]; /* Filled in by U-Boot */
317 mal-device = <&MAL0>;
318 mal-tx-channel = <1>;
319 mal-rx-channel = <8>;
321 max-frame-size = <9000>;
322 rx-fifo-size = <4096>;
323 tx-fifo-size = <2048>;
325 phy-map = <0x00000000>;
326 rgmii-device = <&RGMII0>;
328 tah-device = <&TAH1>;
330 has-inverted-stacr-oc;
331 has-new-stacr-staopc;
332 mdio-device = <&EMAC0>;
335 EMAC2: ethernet@ef601100 {
336 device_type = "network";
337 compatible = "ibm,emac-460gt", "ibm,emac4";
338 interrupt-parent = <&EMAC2>;
339 interrupts = <0x0 0x1>;
340 #interrupt-cells = <1>;
341 #address-cells = <0>;
343 interrupt-map = </*Status*/ 0x0 &UIC2 0x12 0x4
344 /*Wake*/ 0x1 &UIC2 0x16 0x4>;
345 reg = <0xef601100 0x00000074>;
346 local-mac-address = [000000000000]; /* Filled in by U-Boot */
347 mal-device = <&MAL0>;
348 mal-tx-channel = <2>;
349 mal-rx-channel = <16>;
351 max-frame-size = <9000>;
352 rx-fifo-size = <4096>;
353 tx-fifo-size = <2048>;
355 phy-map = <0x00000000>;
356 rgmii-device = <&RGMII1>;
358 has-inverted-stacr-oc;
359 has-new-stacr-staopc;
360 mdio-device = <&EMAC0>;
363 EMAC3: ethernet@ef601200 {
364 device_type = "network";
365 compatible = "ibm,emac-460gt", "ibm,emac4";
366 interrupt-parent = <&EMAC3>;
367 interrupts = <0x0 0x1>;
368 #interrupt-cells = <1>;
369 #address-cells = <0>;
371 interrupt-map = </*Status*/ 0x0 &UIC2 0x13 0x4
372 /*Wake*/ 0x1 &UIC2 0x17 0x4>;
373 reg = <0xef601200 0x00000074>;
374 local-mac-address = [000000000000]; /* Filled in by U-Boot */
375 mal-device = <&MAL0>;
376 mal-tx-channel = <3>;
377 mal-rx-channel = <24>;
379 max-frame-size = <9000>;
380 rx-fifo-size = <4096>;
381 tx-fifo-size = <2048>;
383 phy-map = <0x00000000>;
384 rgmii-device = <&RGMII1>;
386 has-inverted-stacr-oc;
387 has-new-stacr-staopc;
388 mdio-device = <&EMAC0>;
392 PCIX0: pci@c0ec00000 {
394 #interrupt-cells = <1>;
396 #address-cells = <3>;
397 compatible = "ibm,plb-pcix-460gt", "ibm,plb-pcix";
399 large-inbound-windows;
401 reg = <0x0000000c 0x0ec00000 0x00000008 /* Config space access */
402 0x00000000 0x00000000 0x00000000 /* no IACK cycles */
403 0x0000000c 0x0ed00000 0x00000004 /* Special cycles */
404 0x0000000c 0x0ec80000 0x00000100 /* Internal registers */
405 0x0000000c 0x0ec80100 0x000000fc>; /* Internal messaging registers */
407 /* Outbound ranges, one memory and one IO,
408 * later cannot be changed
410 ranges = <0x02000000 0x00000000 0x80000000 0x0000000d 0x80000000 0x00000000 0x80000000
411 0x01000000 0x00000000 0x00000000 0x0000000c 0x08000000 0x00000000 0x00010000>;
413 /* Inbound 2GB range starting at 0 */
414 dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>;
416 /* This drives busses 0 to 0x3f */
417 bus-range = <0x0 0x3f>;
419 /* All PCI interrupts are routed to ext IRQ 2 -> UIC1-0 */
420 interrupt-map-mask = <0x0 0x0 0x0 0x0>;
421 interrupt-map = < 0x0 0x0 0x0 0x0 &UIC1 0x0 0x8 >;
424 PCIE0: pciex@d00000000 {
426 #interrupt-cells = <1>;
428 #address-cells = <3>;
429 compatible = "ibm,plb-pciex-460ex", "ibm,plb-pciex";
431 port = <0x0>; /* port number */
432 reg = <0x0000000d 0x00000000 0x20000000 /* Config space access */
433 0x0000000c 0x08010000 0x00001000>; /* Registers */
434 dcr-reg = <0x100 0x020>;
437 /* Outbound ranges, one memory and one IO,
438 * later cannot be changed
440 ranges = <0x02000000 0x00000000 0x80000000 0x0000000e 0x00000000 0x00000000 0x80000000
441 0x01000000 0x00000000 0x00000000 0x0000000f 0x80000000 0x00000000 0x00010000>;
443 /* Inbound 2GB range starting at 0 */
444 dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>;
446 /* This drives busses 40 to 0x7f */
447 bus-range = <0x40 0x7f>;
449 /* Legacy interrupts (note the weird polarity, the bridge seems
450 * to invert PCIe legacy interrupts).
451 * We are de-swizzling here because the numbers are actually for
452 * port of the root complex virtual P2P bridge. But I want
453 * to avoid putting a node for it in the tree, so the numbers
454 * below are basically de-swizzled numbers.
455 * The real slot is on idsel 0, so the swizzling is 1:1
457 interrupt-map-mask = <0x0 0x0 0x0 0x7>;
459 0x0 0x0 0x0 0x1 &UIC3 0xc 0x4 /* swizzled int A */
460 0x0 0x0 0x0 0x2 &UIC3 0xd 0x4 /* swizzled int B */
461 0x0 0x0 0x0 0x3 &UIC3 0xe 0x4 /* swizzled int C */
462 0x0 0x0 0x0 0x4 &UIC3 0xf 0x4 /* swizzled int D */>;
465 PCIE1: pciex@d20000000 {
467 #interrupt-cells = <1>;
469 #address-cells = <3>;
470 compatible = "ibm,plb-pciex-460ex", "ibm,plb-pciex";
472 port = <0x1>; /* port number */
473 reg = <0x0000000d 0x20000000 0x20000000 /* Config space access */
474 0x0000000c 0x08011000 0x00001000>; /* Registers */
475 dcr-reg = <0x120 0x020>;
478 /* Outbound ranges, one memory and one IO,
479 * later cannot be changed
481 ranges = <0x02000000 0x00000000 0x80000000 0x0000000e 0x80000000 0x00000000 0x80000000
482 0x01000000 0x00000000 0x00000000 0x0000000f 0x80010000 0x00000000 0x00010000>;
484 /* Inbound 2GB range starting at 0 */
485 dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>;
487 /* This drives busses 80 to 0xbf */
488 bus-range = <0x80 0xbf>;
490 /* Legacy interrupts (note the weird polarity, the bridge seems
491 * to invert PCIe legacy interrupts).
492 * We are de-swizzling here because the numbers are actually for
493 * port of the root complex virtual P2P bridge. But I want
494 * to avoid putting a node for it in the tree, so the numbers
495 * below are basically de-swizzled numbers.
496 * The real slot is on idsel 0, so the swizzling is 1:1
498 interrupt-map-mask = <0x0 0x0 0x0 0x7>;
500 0x0 0x0 0x0 0x1 &UIC3 0x10 0x4 /* swizzled int A */
501 0x0 0x0 0x0 0x2 &UIC3 0x11 0x4 /* swizzled int B */
502 0x0 0x0 0x0 0x3 &UIC3 0x12 0x4 /* swizzled int C */
503 0x0 0x0 0x0 0x4 &UIC3 0x13 0x4 /* swizzled int D */>;