2 * arch/ppc/platforms/83xx/mpc834x_sys.c
4 * MPC834x SYS board specific routines
6 * Maintainer: Kumar Gala <galak@kernel.crashing.org>
8 * Copyright 2005 Freescale Semiconductor Inc.
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License as published by the
12 * Free Software Foundation; either version 2 of the License, or (at your
13 * option) any later version.
16 #include <linux/config.h>
17 #include <linux/stddef.h>
18 #include <linux/kernel.h>
19 #include <linux/init.h>
20 #include <linux/errno.h>
21 #include <linux/reboot.h>
22 #include <linux/pci.h>
23 #include <linux/kdev_t.h>
24 #include <linux/major.h>
25 #include <linux/console.h>
26 #include <linux/delay.h>
27 #include <linux/seq_file.h>
28 #include <linux/root_dev.h>
29 #include <linux/serial.h>
30 #include <linux/tty.h> /* for linux/serial_core.h */
31 #include <linux/serial_core.h>
32 #include <linux/initrd.h>
33 #include <linux/module.h>
34 #include <linux/fsl_devices.h>
36 #include <asm/system.h>
37 #include <asm/pgtable.h>
39 #include <asm/atomic.h>
42 #include <asm/machdep.h>
44 #include <asm/bootinfo.h>
45 #include <asm/pci-bridge.h>
46 #include <asm/mpc83xx.h>
49 #include <asm/ppc_sys.h>
50 #include <mm/mmu_decl.h>
52 #include <syslib/ppc83xx_setup.h>
54 static const char *GFAR_PHY_0 = "phy0:0";
55 static const char *GFAR_PHY_1 = "phy0:1";
58 unsigned long isa_io_base = 0;
59 unsigned long isa_mem_base = 0;
62 extern unsigned long total_memory; /* in mm/init */
64 unsigned char __res[sizeof (bd_t)];
68 mpc83xx_map_irq(struct pci_dev *dev, unsigned char idsel, unsigned char pin)
70 static char pci_irq_table[][4] =
72 * PCI IDSEL/INTPIN->INTLINE
76 {PIRQA, PIRQB, PIRQC, PIRQD}, /* idsel 0x11 */
77 {PIRQC, PIRQD, PIRQA, PIRQB}, /* idsel 0x12 */
78 {PIRQD, PIRQA, PIRQB, PIRQC}, /* idsel 0x13 */
80 {PIRQA, PIRQB, PIRQC, PIRQD}, /* idsel 0x15 */
81 {PIRQD, PIRQA, PIRQB, PIRQC}, /* idsel 0x16 */
82 {PIRQC, PIRQD, PIRQA, PIRQB}, /* idsel 0x17 */
83 {PIRQB, PIRQC, PIRQD, PIRQA}, /* idsel 0x18 */
84 {0, 0, 0, 0}, /* idsel 0x19 */
85 {0, 0, 0, 0}, /* idsel 0x20 */
88 const long min_idsel = 0x11, max_idsel = 0x20, irqs_per_slot = 4;
89 return PCI_IRQ_TABLE_LOOKUP;
93 mpc83xx_exclude_device(u_char bus, u_char devfn)
95 return PCIBIOS_SUCCESSFUL;
97 #endif /* CONFIG_PCI */
99 /* ************************************************************************
101 * Setup the architecture
105 mpc834x_sys_setup_arch(void)
107 bd_t *binfo = (bd_t *) __res;
109 struct gianfar_platform_data *pdata;
110 struct gianfar_mdio_data *mdata;
112 /* get the core frequency */
113 freq = binfo->bi_intfreq;
115 /* Set loops_per_jiffy to a half-way reasonable value,
116 for use until calibrate_delay gets called. */
117 loops_per_jiffy = freq / HZ;
120 /* setup PCI host bridges */
121 mpc83xx_setup_hose();
123 mpc83xx_early_serial_map();
125 /* setup the board related info for the MDIO bus */
126 mdata = (struct gianfar_mdio_data *) ppc_sys_get_pdata(MPC83xx_MDIO);
128 mdata->irq[0] = MPC83xx_IRQ_EXT1;
129 mdata->irq[1] = MPC83xx_IRQ_EXT2;
132 mdata->paddr += binfo->bi_immr_base;
134 /* setup the board related information for the enet controllers */
135 pdata = (struct gianfar_platform_data *) ppc_sys_get_pdata(MPC83xx_TSEC1);
137 pdata->board_flags = FSL_GIANFAR_BRD_HAS_PHY_INTR;
138 pdata->bus_id = GFAR_PHY_0;
139 memcpy(pdata->mac_addr, binfo->bi_enetaddr, 6);
142 pdata = (struct gianfar_platform_data *) ppc_sys_get_pdata(MPC83xx_TSEC2);
144 pdata->board_flags = FSL_GIANFAR_BRD_HAS_PHY_INTR;
145 pdata->bus_id = GFAR_PHY_1;
146 memcpy(pdata->mac_addr, binfo->bi_enet1addr, 6);
149 #ifdef CONFIG_BLK_DEV_INITRD
151 ROOT_DEV = Root_RAM0;
154 #ifdef CONFIG_ROOT_NFS
157 ROOT_DEV = Root_HDA1;
162 mpc834x_sys_map_io(void)
164 /* we steal the lowest ioremap addr for virt space */
165 io_block_mapping(VIRT_IMMRBAR, immrbar, 1024*1024, _PAGE_IO);
169 mpc834x_sys_show_cpuinfo(struct seq_file *m)
171 uint pvid, svid, phid1;
172 bd_t *binfo = (bd_t *) __res;
175 /* get the core frequency */
176 freq = binfo->bi_intfreq;
178 pvid = mfspr(SPRN_PVR);
179 svid = mfspr(SPRN_SVR);
181 seq_printf(m, "Vendor\t\t: Freescale Inc.\n");
182 seq_printf(m, "Machine\t\t: mpc%s sys\n", cur_ppc_sys_spec->ppc_sys_name);
183 seq_printf(m, "core clock\t: %d MHz\n"
184 "bus clock\t: %d MHz\n",
185 (int)(binfo->bi_intfreq / 1000000),
186 (int)(binfo->bi_busfreq / 1000000));
187 seq_printf(m, "PVR\t\t: 0x%x\n", pvid);
188 seq_printf(m, "SVR\t\t: 0x%x\n", svid);
190 /* Display cpu Pll setting */
191 phid1 = mfspr(SPRN_HID1);
192 seq_printf(m, "PLL setting\t: 0x%x\n", ((phid1 >> 24) & 0x3f));
194 /* Display the amount of memory */
195 seq_printf(m, "Memory\t\t: %d MB\n", (int)(binfo->bi_memsize / (1024 * 1024)));
202 mpc834x_sys_init_IRQ(void)
204 bd_t *binfo = (bd_t *) __res;
208 IRQ_SENSE_LEVEL, /* EXT 1 */
209 IRQ_SENSE_LEVEL, /* EXT 2 */
212 IRQ_SENSE_LEVEL, /* EXT 4 */
213 IRQ_SENSE_LEVEL, /* EXT 5 */
214 IRQ_SENSE_LEVEL, /* EXT 6 */
215 IRQ_SENSE_LEVEL, /* EXT 7 */
224 ipic_init(binfo->bi_immr_base + 0x00700, 0, MPC83xx_IPIC_IRQ_OFFSET, senses, 8);
226 /* Initialize the default interrupt mapping priorities,
227 * in case the boot rom changed something on us.
229 ipic_set_default_priority();
232 #if defined(CONFIG_I2C_MPC) && defined(CONFIG_SENSORS_DS1374)
233 extern ulong ds1374_get_rtc_time(void);
234 extern int ds1374_set_rtc_time(ulong);
237 mpc834x_rtc_hookup(void)
241 ppc_md.get_rtc_time = ds1374_get_rtc_time;
242 ppc_md.set_rtc_time = ds1374_set_rtc_time;
245 tv.tv_sec = (ppc_md.get_rtc_time)();
246 do_settimeofday(&tv);
250 late_initcall(mpc834x_rtc_hookup);
252 static __inline__ void
253 mpc834x_sys_set_bat(void)
255 /* we steal the lowest ioremap addr for virt space */
257 mtspr(SPRN_DBAT1U, VIRT_IMMRBAR | 0x1e);
258 mtspr(SPRN_DBAT1L, immrbar | 0x2a);
263 platform_init(unsigned long r3, unsigned long r4, unsigned long r5,
264 unsigned long r6, unsigned long r7)
266 bd_t *binfo = (bd_t *) __res;
268 /* parse_bootinfo must always be called first */
269 parse_bootinfo(find_bootinfo());
272 * If we were passed in a board information, copy it into the
273 * residual data area.
276 memcpy((void *) __res, (void *) (r3 + KERNELBASE),
280 #if defined(CONFIG_BLK_DEV_INITRD)
282 * If the init RAM disk has been configured in, and there's a valid
283 * starting address for it, set it up.
286 initrd_start = r4 + KERNELBASE;
287 initrd_end = r5 + KERNELBASE;
289 #endif /* CONFIG_BLK_DEV_INITRD */
291 /* Copy the kernel command line arguments to a safe place. */
293 *(char *) (r7 + KERNELBASE) = 0;
294 strcpy(cmd_line, (char *) (r6 + KERNELBASE));
297 immrbar = binfo->bi_immr_base;
299 mpc834x_sys_set_bat();
301 #if defined(CONFIG_SERIAL_8250) && defined(CONFIG_SERIAL_TEXT_DEBUG)
305 memset(&p, 0, sizeof (p));
306 p.iotype = SERIAL_IO_MEM;
307 p.membase = (unsigned char __iomem *)(VIRT_IMMRBAR + 0x4500);
308 p.uartclk = binfo->bi_busfreq;
312 memset(&p, 0, sizeof (p));
313 p.iotype = SERIAL_IO_MEM;
314 p.membase = (unsigned char __iomem *)(VIRT_IMMRBAR + 0x4600);
315 p.uartclk = binfo->bi_busfreq;
321 identify_ppc_sys_by_id(mfspr(SPRN_SVR));
323 /* setup the PowerPC module struct */
324 ppc_md.setup_arch = mpc834x_sys_setup_arch;
325 ppc_md.show_cpuinfo = mpc834x_sys_show_cpuinfo;
327 ppc_md.init_IRQ = mpc834x_sys_init_IRQ;
328 ppc_md.get_irq = ipic_get_irq;
330 ppc_md.restart = mpc83xx_restart;
331 ppc_md.power_off = mpc83xx_power_off;
332 ppc_md.halt = mpc83xx_halt;
334 ppc_md.find_end_of_memory = mpc83xx_find_end_of_memory;
335 ppc_md.setup_io_mappings = mpc834x_sys_map_io;
337 ppc_md.time_init = mpc83xx_time_init;
338 ppc_md.set_rtc_time = NULL;
339 ppc_md.get_rtc_time = NULL;
340 ppc_md.calibrate_decr = mpc83xx_calibrate_decr;
342 ppc_md.early_serial_map = mpc83xx_early_serial_map;
343 #if defined(CONFIG_SERIAL_8250) && defined(CONFIG_SERIAL_TEXT_DEBUG)
344 ppc_md.progress = gen550_progress;
345 #endif /* CONFIG_SERIAL_8250 && CONFIG_SERIAL_TEXT_DEBUG */
348 ppc_md.progress("mpc834x_sys_init(): exit", 0);