2 * linux/arch/arm/kernel/dma-isa.c
4 * Copyright (C) 1999-2000 Russell King
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
11 * Taken from various sources, including:
12 * linux/include/asm/dma.h: Defines for using and allocating dma channels.
13 * Written by Hennus Bergman, 1992.
14 * High DMA channel support & info by Hannu Savolainen and John Boyd,
16 * arch/arm/kernel/dma-ebsa285.c
17 * Copyright (C) 1998 Phil Blundell
19 #include <linux/ioport.h>
20 #include <linux/init.h>
21 #include <linux/dma-mapping.h>
25 #include <asm/mach/dma.h>
27 #define ISA_DMA_MODE_READ 0x44
28 #define ISA_DMA_MODE_WRITE 0x48
29 #define ISA_DMA_MODE_CASCADE 0xc0
30 #define ISA_DMA_AUTOINIT 0x10
32 #define ISA_DMA_MASK 0
33 #define ISA_DMA_MODE 1
34 #define ISA_DMA_CLRFF 2
35 #define ISA_DMA_PGHI 3
36 #define ISA_DMA_PGLO 4
37 #define ISA_DMA_ADDR 5
38 #define ISA_DMA_COUNT 6
40 static unsigned int isa_dma_port[8][7] = {
41 /* MASK MODE CLRFF PAGE_HI PAGE_LO ADDR COUNT */
42 { 0x0a, 0x0b, 0x0c, 0x487, 0x087, 0x00, 0x01 },
43 { 0x0a, 0x0b, 0x0c, 0x483, 0x083, 0x02, 0x03 },
44 { 0x0a, 0x0b, 0x0c, 0x481, 0x081, 0x04, 0x05 },
45 { 0x0a, 0x0b, 0x0c, 0x482, 0x082, 0x06, 0x07 },
46 { 0xd4, 0xd6, 0xd8, 0x000, 0x000, 0xc0, 0xc2 },
47 { 0xd4, 0xd6, 0xd8, 0x48b, 0x08b, 0xc4, 0xc6 },
48 { 0xd4, 0xd6, 0xd8, 0x489, 0x089, 0xc8, 0xca },
49 { 0xd4, 0xd6, 0xd8, 0x48a, 0x08a, 0xcc, 0xce }
52 static int isa_get_dma_residue(dmach_t channel, dma_t *dma)
54 unsigned int io_port = isa_dma_port[channel][ISA_DMA_COUNT];
57 count = 1 + inb(io_port);
58 count |= inb(io_port) << 8;
60 return channel < 4 ? count : (count << 1);
63 static void isa_enable_dma(dmach_t channel, dma_t *dma)
66 unsigned long address, length;
68 enum dma_data_direction direction;
71 switch (dma->dma_mode & DMA_MODE_MASK) {
73 mode |= ISA_DMA_MODE_READ;
74 direction = DMA_FROM_DEVICE;
78 mode |= ISA_DMA_MODE_WRITE;
79 direction = DMA_TO_DEVICE;
82 case DMA_MODE_CASCADE:
83 mode |= ISA_DMA_MODE_CASCADE;
84 direction = DMA_BIDIRECTIONAL;
94 * Cope with ISA-style drivers which expect cache
99 dma->buf.length = dma->count;
100 dma->buf.dma_address = dma_map_single(NULL,
101 dma->addr, dma->count,
105 address = dma->buf.dma_address;
106 length = dma->buf.length - 1;
108 outb(address >> 16, isa_dma_port[channel][ISA_DMA_PGLO]);
109 outb(address >> 24, isa_dma_port[channel][ISA_DMA_PGHI]);
116 outb(0, isa_dma_port[channel][ISA_DMA_CLRFF]);
118 outb(address, isa_dma_port[channel][ISA_DMA_ADDR]);
119 outb(address >> 8, isa_dma_port[channel][ISA_DMA_ADDR]);
121 outb(length, isa_dma_port[channel][ISA_DMA_COUNT]);
122 outb(length >> 8, isa_dma_port[channel][ISA_DMA_COUNT]);
124 if (dma->dma_mode & DMA_AUTOINIT)
125 mode |= ISA_DMA_AUTOINIT;
127 outb(mode, isa_dma_port[channel][ISA_DMA_MODE]);
130 outb(channel & 3, isa_dma_port[channel][ISA_DMA_MASK]);
133 static void isa_disable_dma(dmach_t channel, dma_t *dma)
135 outb(channel | 4, isa_dma_port[channel][ISA_DMA_MASK]);
138 static struct dma_ops isa_dma_ops = {
140 .enable = isa_enable_dma,
141 .disable = isa_disable_dma,
142 .residue = isa_get_dma_residue,
145 static struct resource dma_resources[] = { {
150 .name = "dma low page",
158 .name = "dma high page",
163 void __init isa_init_dma(dma_t *dma)
166 * Try to autodetect presence of an ISA DMA controller.
167 * We do some minimal initialisation, and check that
168 * channel 0's DMA address registers are writeable.
174 * Write high and low address, and then read them back
180 if (inb(0) == 0x55 && inb(0) == 0xaa) {
183 for (channel = 0; channel < 8; channel++) {
184 dma[channel].d_ops = &isa_dma_ops;
185 isa_disable_dma(channel, NULL);
204 * Is this correct? According to my documentation, it
205 * doesn't appear to be. It should be:
206 * outb(0x3f, 0x40b); outb(0x3f, 0x4d6);
216 request_dma(DMA_ISA_CASCADE, "cascade");
218 for (i = 0; i < ARRAY_SIZE(dma_resources); i++)
219 request_resource(&ioport_resource, dma_resources + i);