2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
6 * Copyright (C) 2001-2004 Silicon Graphics, Inc. All rights reserved.
9 #include <linux/interrupt.h>
10 #include <linux/types.h>
11 #include <linux/pci.h>
12 #include <asm/sn/addrs.h>
13 #include <asm/sn/geo.h>
14 #include <asm/sn/pcibr_provider.h>
15 #include <asm/sn/pcibus_provider_defs.h>
16 #include <asm/sn/pcidev.h>
17 #include <asm/sn/sn_sal.h>
18 #include <asm/sn/sn2/sn_hwperf.h>
19 #include "xtalk/xwidgetdev.h"
20 #include "xtalk/hubdev.h"
23 sal_pcibr_slot_enable(struct pcibus_info *soft, int device, void *resp)
25 struct ia64_sal_retval ret_stuff;
31 busnum = soft->pbi_buscommon.bs_persist_busnum;
32 SAL_CALL_NOLOCK(ret_stuff, (u64) SN_SAL_IOIF_SLOT_ENABLE, (u64) busnum,
33 (u64) device, (u64) resp, 0, 0, 0, 0);
35 return (int)ret_stuff.v0;
39 sal_pcibr_slot_disable(struct pcibus_info *soft, int device, int action,
42 struct ia64_sal_retval ret_stuff;
48 busnum = soft->pbi_buscommon.bs_persist_busnum;
49 SAL_CALL_NOLOCK(ret_stuff, (u64) SN_SAL_IOIF_SLOT_DISABLE,
50 (u64) busnum, (u64) device, (u64) action,
53 return (int)ret_stuff.v0;
56 static int sal_pcibr_error_interrupt(struct pcibus_info *soft)
58 struct ia64_sal_retval ret_stuff;
64 segment = soft->pbi_buscommon.bs_persist_segment;
65 busnum = soft->pbi_buscommon.bs_persist_busnum;
66 SAL_CALL_NOLOCK(ret_stuff,
67 (u64) SN_SAL_IOIF_ERROR_INTERRUPT,
68 (u64) segment, (u64) busnum, 0, 0, 0, 0, 0);
70 return (int)ret_stuff.v0;
74 * PCI Bridge Error interrupt handler. Gets invoked whenever a PCI
75 * bridge sends an error interrupt.
78 pcibr_error_intr_handler(int irq, void *arg, struct pt_regs *regs)
80 struct pcibus_info *soft = (struct pcibus_info *)arg;
82 if (sal_pcibr_error_interrupt(soft) < 0) {
83 panic("pcibr_error_intr_handler(): Fatal Bridge Error");
89 pcibr_bus_fixup(struct pcibus_bussoft *prom_bussoft, struct pci_controller *controller)
93 struct hubdev_info *hubdev_info;
94 struct pcibus_info *soft;
95 struct sn_flush_device_kernel *sn_flush_device_kernel;
96 struct sn_flush_device_common *common;
98 if (! IS_PCI_BRIDGE_ASIC(prom_bussoft->bs_asic_type)) {
103 * Allocate kernel bus soft and copy from prom.
106 soft = kmalloc(sizeof(struct pcibus_info), GFP_KERNEL);
111 memcpy(soft, prom_bussoft, sizeof(struct pcibus_info));
112 soft->pbi_buscommon.bs_base =
113 (((u64) soft->pbi_buscommon.
114 bs_base << 4) >> 4) | __IA64_UNCACHED_OFFSET;
116 spin_lock_init(&soft->pbi_lock);
119 * register the bridge's error interrupt handler
121 if (request_irq(SGI_PCIASIC_ERROR, (void *)pcibr_error_intr_handler,
122 SA_SHIRQ, "PCIBR error", (void *)(soft))) {
124 "pcibr cannot allocate interrupt for error handler\n");
128 * Update the Bridge with the "kernel" pagesize
130 if (PAGE_SIZE < 16384) {
131 pcireg_control_bit_clr(soft, PCIBR_CTRL_PAGE_SIZE);
133 pcireg_control_bit_set(soft, PCIBR_CTRL_PAGE_SIZE);
136 nasid = NASID_GET(soft->pbi_buscommon.bs_base);
137 cnode = nasid_to_cnodeid(nasid);
138 hubdev_info = (struct hubdev_info *)(NODEPDA(cnode)->pdinfo);
140 if (hubdev_info->hdi_flush_nasid_list.widget_p) {
141 sn_flush_device_kernel = hubdev_info->hdi_flush_nasid_list.
142 widget_p[(int)soft->pbi_buscommon.bs_xid];
143 if (sn_flush_device_kernel) {
144 for (j = 0; j < DEV_PER_WIDGET;
145 j++, sn_flush_device_kernel++) {
146 common = sn_flush_device_kernel->common;
147 if (common->sfdl_slot == -1)
149 if ((common->sfdl_persistent_segment ==
150 soft->pbi_buscommon.bs_persist_segment) &&
151 (common->sfdl_persistent_busnum ==
152 soft->pbi_buscommon.bs_persist_busnum))
153 common->sfdl_pcibus_info =
159 /* Setup the PMU ATE map */
160 soft->pbi_int_ate_resource.lowest_free_index = 0;
161 soft->pbi_int_ate_resource.ate =
162 kmalloc(soft->pbi_int_ate_size * sizeof(uint64_t), GFP_KERNEL);
163 memset(soft->pbi_int_ate_resource.ate, 0,
164 (soft->pbi_int_ate_size * sizeof(uint64_t)));
166 if (prom_bussoft->bs_asic_type == PCIIO_ASIC_TYPE_TIOCP) {
167 /* TIO PCI Bridge: find nearest node with CPUs */
168 int e = sn_hwperf_get_nearest_node(cnode, NULL, &near_cnode);
171 near_cnode = (cnodeid_t)-1; /* use any node */
172 printk(KERN_WARNING "pcibr_bus_fixup: failed to find "
173 "near node with CPUs to TIO node %d, err=%d\n",
176 controller->node = near_cnode;
179 controller->node = cnode;
183 void pcibr_force_interrupt(struct sn_irq_info *sn_irq_info)
185 struct pcidev_info *pcidev_info;
186 struct pcibus_info *pcibus_info;
187 int bit = sn_irq_info->irq_int_bit;
189 if (! sn_irq_info->irq_bridge)
192 pcidev_info = (struct pcidev_info *)sn_irq_info->irq_pciioinfo;
195 (struct pcibus_info *)pcidev_info->pdi_host_pcidev_info->
197 pcireg_force_intr_set(pcibus_info, bit);
201 void pcibr_target_interrupt(struct sn_irq_info *sn_irq_info)
203 struct pcidev_info *pcidev_info;
204 struct pcibus_info *pcibus_info;
205 int bit = sn_irq_info->irq_int_bit;
206 uint64_t xtalk_addr = sn_irq_info->irq_xtalkaddr;
208 pcidev_info = (struct pcidev_info *)sn_irq_info->irq_pciioinfo;
211 (struct pcibus_info *)pcidev_info->pdi_host_pcidev_info->
214 /* Disable the device's IRQ */
215 pcireg_intr_enable_bit_clr(pcibus_info, (1 << bit));
217 /* Change the device's IRQ */
218 pcireg_intr_addr_addr_set(pcibus_info, bit, xtalk_addr);
220 /* Re-enable the device's IRQ */
221 pcireg_intr_enable_bit_set(pcibus_info, (1 << bit));
223 pcibr_force_interrupt(sn_irq_info);
228 * Provider entries for PIC/CP
231 struct sn_pcibus_provider pcibr_provider = {
232 .dma_map = pcibr_dma_map,
233 .dma_map_consistent = pcibr_dma_map_consistent,
234 .dma_unmap = pcibr_dma_unmap,
235 .bus_fixup = pcibr_bus_fixup,
236 .force_interrupt = pcibr_force_interrupt,
237 .target_interrupt = pcibr_target_interrupt
241 pcibr_init_provider(void)
243 sn_pci_provider[PCIIO_ASIC_TYPE_PIC] = &pcibr_provider;
244 sn_pci_provider[PCIIO_ASIC_TYPE_TIOCP] = &pcibr_provider;
249 EXPORT_SYMBOL_GPL(sal_pcibr_slot_enable);
250 EXPORT_SYMBOL_GPL(sal_pcibr_slot_disable);