2 * This file contains the routines for flushing entries from the
3 * TLB and MMU hash table.
5 * Derived from arch/ppc64/mm/init.c:
6 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
8 * Modifications by Paul Mackerras (PowerMac) (paulus@cs.anu.edu.au)
9 * and Cort Dougan (PReP) (cort@cs.nmt.edu)
10 * Copyright (C) 1996 Paul Mackerras
12 * Derived from "arch/i386/mm/init.c"
13 * Copyright (C) 1991, 1992, 1993, 1994 Linus Torvalds
15 * Dave Engebretsen <engebret@us.ibm.com>
16 * Rework for PPC64 port.
18 * This program is free software; you can redistribute it and/or
19 * modify it under the terms of the GNU General Public License
20 * as published by the Free Software Foundation; either version
21 * 2 of the License, or (at your option) any later version.
24 #include <linux/kernel.h>
26 #include <linux/init.h>
27 #include <linux/percpu.h>
28 #include <linux/hardirq.h>
29 #include <asm/pgalloc.h>
30 #include <asm/tlbflush.h>
34 DEFINE_PER_CPU(struct ppc64_tlb_batch, ppc64_tlb_batch);
36 /* This is declared as we are using the more or less generic
37 * include/asm-powerpc/tlb.h file -- tgall
39 DEFINE_PER_CPU(struct mmu_gather, mmu_gathers);
40 static DEFINE_PER_CPU(struct pte_freelist_batch *, pte_freelist_cur);
41 static unsigned long pte_freelist_forced_free;
43 struct pte_freelist_batch
47 pgtable_free_t tables[0];
50 #define PTE_FREELIST_SIZE \
51 ((PAGE_SIZE - sizeof(struct pte_freelist_batch)) \
52 / sizeof(pgtable_free_t))
54 static void pte_free_smp_sync(void *arg)
56 /* Do nothing, just ensure we sync with all CPUs */
59 /* This is only called when we are critically out of memory
60 * (and fail to get a page in pte_free_tlb).
62 static void pgtable_free_now(pgtable_free_t pgf)
64 pte_freelist_forced_free++;
66 smp_call_function(pte_free_smp_sync, NULL, 1);
71 static void pte_free_rcu_callback(struct rcu_head *head)
73 struct pte_freelist_batch *batch =
74 container_of(head, struct pte_freelist_batch, rcu);
77 for (i = 0; i < batch->index; i++)
78 pgtable_free(batch->tables[i]);
80 free_page((unsigned long)batch);
83 static void pte_free_submit(struct pte_freelist_batch *batch)
85 INIT_RCU_HEAD(&batch->rcu);
86 call_rcu(&batch->rcu, pte_free_rcu_callback);
89 void pgtable_free_tlb(struct mmu_gather *tlb, pgtable_free_t pgf)
91 /* This is safe since tlb_gather_mmu has disabled preemption */
92 cpumask_t local_cpumask = cpumask_of_cpu(smp_processor_id());
93 struct pte_freelist_batch **batchp = &__get_cpu_var(pte_freelist_cur);
95 if (atomic_read(&tlb->mm->mm_users) < 2 ||
96 cpus_equal(tlb->mm->cpu_vm_mask, local_cpumask)) {
101 if (*batchp == NULL) {
102 *batchp = (struct pte_freelist_batch *)__get_free_page(GFP_ATOMIC);
103 if (*batchp == NULL) {
104 pgtable_free_now(pgf);
107 (*batchp)->index = 0;
109 (*batchp)->tables[(*batchp)->index++] = pgf;
110 if ((*batchp)->index == PTE_FREELIST_SIZE) {
111 pte_free_submit(*batchp);
117 * A linux PTE was changed and the corresponding hash table entry
118 * neesd to be flushed. This function will either perform the flush
119 * immediately or will batch it up if the current CPU has an active
122 * Must be called from within some kind of spinlock/non-preempt region...
124 void hpte_need_flush(struct mm_struct *mm, unsigned long addr,
125 pte_t *ptep, unsigned long pte, int huge)
127 struct ppc64_tlb_batch *batch = &__get_cpu_var(ppc64_tlb_batch);
128 unsigned long vsid, vaddr;
136 /* We mask the address for the base page size. Huge pages will
137 * have applied their own masking already
141 /* Get page size (maybe move back to caller).
143 * NOTE: when using special 64K mappings in 4K environment like
144 * for SPEs, we obtain the page size from the slice, which thus
145 * must still exist (and thus the VMA not reused) at the time
149 #ifdef CONFIG_HUGETLB_PAGE
150 psize = get_slice_psize(mm, addr);;
153 psize = pte_pagesize_index(mm, addr, pte); /* shutup gcc */
156 psize = pte_pagesize_index(mm, addr, pte);
158 /* Build full vaddr */
159 if (!is_kernel_addr(addr)) {
160 ssize = user_segment_size(addr);
161 vsid = get_vsid(mm->context.id, addr, ssize);
164 vsid = get_kernel_vsid(addr, mmu_kernel_ssize);
165 ssize = mmu_kernel_ssize;
167 vaddr = hpt_va(addr, vsid, ssize);
168 rpte = __real_pte(__pte(pte), ptep);
171 * Check if we have an active batch on this CPU. If not, just
172 * flush now and return. For now, we don global invalidates
173 * in that case, might be worth testing the mm cpu mask though
174 * and decide to use local invalidates instead...
176 if (!batch->active) {
177 flush_hash_page(vaddr, rpte, psize, ssize, 0);
182 * This can happen when we are in the middle of a TLB batch and
183 * we encounter memory pressure (eg copy_page_range when it tries
184 * to allocate a new pte). If we have to reclaim memory and end
185 * up scanning and resetting referenced bits then our batch context
186 * will change mid stream.
188 * We also need to ensure only one page size is present in a given
191 if (i != 0 && (mm != batch->mm || batch->psize != psize ||
192 batch->ssize != ssize)) {
193 __flush_tlb_pending(batch);
198 batch->psize = psize;
199 batch->ssize = ssize;
201 batch->pte[i] = rpte;
202 batch->vaddr[i] = vaddr;
204 if (i >= PPC64_TLB_BATCH_NR)
205 __flush_tlb_pending(batch);
209 * This function is called when terminating an mmu batch or when a batch
210 * is full. It will perform the flush of all the entries currently stored
213 * Must be called from within some kind of spinlock/non-preempt region...
215 void __flush_tlb_pending(struct ppc64_tlb_batch *batch)
221 tmp = cpumask_of_cpu(smp_processor_id());
222 if (cpus_equal(batch->mm->cpu_vm_mask, tmp))
225 flush_hash_page(batch->vaddr[0], batch->pte[0],
226 batch->psize, batch->ssize, local);
228 flush_hash_range(i, local);
232 void pte_free_finish(void)
234 /* This is safe since tlb_gather_mmu has disabled preemption */
235 struct pte_freelist_batch **batchp = &__get_cpu_var(pte_freelist_cur);
239 pte_free_submit(*batchp);
244 * __flush_hash_table_range - Flush all HPTEs for a given address range
245 * from the hash table (and the TLB). But keeps
246 * the linux PTEs intact.
248 * @mm : mm_struct of the target address space (generally init_mm)
249 * @start : starting address
250 * @end : ending address (not included in the flush)
252 * This function is mostly to be used by some IO hotplug code in order
253 * to remove all hash entries from a given address range used to map IO
254 * space on a removed PCI-PCI bidge without tearing down the full mapping
255 * since 64K pages may overlap with other bridges when using 64K pages
256 * with 4K HW pages on IO space.
258 * Because of that usage pattern, it's only available with CONFIG_HOTPLUG
259 * and is implemented for small size rather than speed.
261 #ifdef CONFIG_HOTPLUG
263 void __flush_hash_table_range(struct mm_struct *mm, unsigned long start,
268 start = _ALIGN_DOWN(start, PAGE_SIZE);
269 end = _ALIGN_UP(end, PAGE_SIZE);
273 /* Note: Normally, we should only ever use a batch within a
274 * PTE locked section. This violates the rule, but will work
275 * since we don't actually modify the PTEs, we just flush the
276 * hash while leaving the PTEs intact (including their reference
277 * to being hashed). This is not the most performance oriented
278 * way to do things but is fine for our needs here.
280 local_irq_save(flags);
281 arch_enter_lazy_mmu_mode();
282 for (; start < end; start += PAGE_SIZE) {
283 pte_t *ptep = find_linux_pte(mm->pgd, start);
288 pte = pte_val(*ptep);
289 if (!(pte & _PAGE_HASHPTE))
291 hpte_need_flush(mm, start, ptep, pte, 0);
293 arch_leave_lazy_mmu_mode();
294 local_irq_restore(flags);
297 #endif /* CONFIG_HOTPLUG */