2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
6 * Copyright (C) 1994 - 2000, 2001, 2003 Ralf Baechle
7 * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
8 * Copyright (C) 2001 MIPS Technologies, Inc.
12 #include <asm/asmmacro.h>
13 #include <asm/regdef.h>
14 #include <asm/mipsregs.h>
15 #include <asm/stackframe.h>
16 #include <asm/isadep.h>
17 #include <asm/thread_info.h>
19 #ifdef CONFIG_MIPS_MT_SMTC
20 #include <asm/mipsmtregs.h>
30 #define resume_kernel restore_all
35 FEXPORT(ret_from_exception)
38 LONG_L t0, PT_STATUS(sp) # returning to kernel mode?
40 beqz t0, resume_kernel
43 local_irq_disable # make sure we dont miss an
44 # interrupt setting need_resched
45 # between sampling and return
46 LONG_L a2, TI_FLAGS($28) # current->work
47 andi t0, a2, _TIF_WORK_MASK # (ignoring syscall_trace)
54 lw t0, TI_PRE_COUNT($28)
57 LONG_L t0, TI_FLAGS($28)
58 andi t1, t0, _TIF_NEED_RESCHED
60 LONG_L t0, PT_STATUS(sp) # Interrupts off?
63 jal preempt_schedule_irq
67 FEXPORT(ret_from_fork)
68 jal schedule_tail # a0 = task_t *prev
71 local_irq_disable # make sure need_resched and
72 # signals dont change between
74 LONG_L a2, TI_FLAGS($28) # current->work
75 li t0, _TIF_ALLWORK_MASK
77 bnez t0, syscall_exit_work
79 FEXPORT(restore_all) # restore full frame
80 #ifdef CONFIG_MIPS_MT_SMTC
81 /* Detect and execute deferred IPI "interrupts" */
84 /* Re-arm any temporarily masked interrupts not explicitly "acked" */
86 ori v1, v0, TCSTATUS_IXMT
88 andi v0, TCSTATUS_IXMT
90 mfc0 t0, CP0_TCCONTEXT
98 andi t1, t1, VPECONTROL_TE
102 mfc0 v1, CP0_TCSTATUS
103 /* We set IXMT above, XOR should clear it here */
104 xori v1, v1, TCSTATUS_IXMT
106 mtc0 v1, CP0_TCSTATUS
109 mtc0 t0, CP0_TCCONTEXT
110 #endif /* CONFIG_MIPS_MT_SMTC */
115 FEXPORT(restore_partial) # restore partial frame
121 andi t0, a2, _TIF_NEED_RESCHED # a2 is preloaded with TI_FLAGS
122 beqz t0, work_notifysig
126 local_irq_disable # make sure need_resched and
127 # signals dont change between
128 # sampling and return
129 LONG_L a2, TI_FLAGS($28)
130 andi t0, a2, _TIF_WORK_MASK # is there any work to be done
131 # other than syscall tracing?
133 andi t0, a2, _TIF_NEED_RESCHED
134 bnez t0, work_resched
136 work_notifysig: # deal with pending signals and
137 # notify-resume requests
140 jal do_notify_resume # a2 already loaded
143 FEXPORT(syscall_exit_work_partial)
146 li t0, _TIF_SYSCALL_TRACE | _TIF_SYSCALL_AUDIT
147 and t0, a2 # a2 is preloaded with TI_FLAGS
148 beqz t0, work_pending # trace bit set?
149 local_irq_enable # could let do_syscall_trace()
150 # call schedule() instead
156 #if defined(CONFIG_CPU_MIPSR2) || defined(CONFIG_MIPS_MT)
159 * MIPS32R2 Instruction Hazard Barrier - must be called
161 * For C code use the inline version named instruction_hazard().
169 #endif /* CONFIG_CPU_MIPSR2 or CONFIG_MIPS_MT */