2 * MPC8541 CDS Device Tree Source
4 * Copyright 2006 Freescale Semiconductor Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
15 compatible = "MPC8541CDS", "MPC85xxCDS";
26 d-cache-line-size = <20>; // 32 bytes
27 i-cache-line-size = <20>; // 32 bytes
28 d-cache-size = <8000>; // L1, 32K
29 i-cache-size = <8000>; // L1, 32K
30 timebase-frequency = <0>; // 33 MHz, from uboot
31 bus-frequency = <0>; // 166 MHz
32 clock-frequency = <0>; // 825 MHz, from uboot
38 device_type = "memory";
39 reg = <00000000 08000000>; // 128M at 0x0
45 #interrupt-cells = <2>;
47 ranges = <0 e0000000 00100000>;
48 reg = <e0000000 00100000>; // CCSRBAR 1M
51 memory-controller@2000 {
52 compatible = "fsl,8541-memory-controller";
54 interrupt-parent = <&mpic>;
58 l2-cache-controller@20000 {
59 compatible = "fsl,8541-l2-cache-controller";
61 cache-line-size = <20>; // 32 bytes
62 cache-size = <40000>; // L2, 256K
63 interrupt-parent = <&mpic>;
69 compatible = "fsl-i2c";
72 interrupt-parent = <&mpic>;
80 compatible = "gianfar";
82 phy0: ethernet-phy@0 {
83 interrupt-parent = <&mpic>;
86 device_type = "ethernet-phy";
88 phy1: ethernet-phy@1 {
89 interrupt-parent = <&mpic>;
92 device_type = "ethernet-phy";
99 device_type = "network";
101 compatible = "gianfar";
103 local-mac-address = [ 00 00 00 00 00 00 ];
104 interrupts = <1d 2 1e 2 22 2>;
105 interrupt-parent = <&mpic>;
106 phy-handle = <&phy0>;
110 #address-cells = <1>;
112 device_type = "network";
114 compatible = "gianfar";
116 local-mac-address = [ 00 00 00 00 00 00 ];
117 interrupts = <23 2 24 2 28 2>;
118 interrupt-parent = <&mpic>;
119 phy-handle = <&phy1>;
123 device_type = "serial";
124 compatible = "ns16550";
125 reg = <4500 100>; // reg base, size
126 clock-frequency = <0>; // should we fill in in uboot?
128 interrupt-parent = <&mpic>;
132 device_type = "serial";
133 compatible = "ns16550";
134 reg = <4600 100>; // reg base, size
135 clock-frequency = <0>; // should we fill in in uboot?
137 interrupt-parent = <&mpic>;
141 interrupt-map-mask = <1f800 0 0 7>;
145 08000 0 0 1 &mpic 0 1
146 08000 0 0 2 &mpic 1 1
147 08000 0 0 3 &mpic 2 1
148 08000 0 0 4 &mpic 3 1
151 08800 0 0 1 &mpic 0 1
152 08800 0 0 2 &mpic 1 1
153 08800 0 0 3 &mpic 2 1
154 08800 0 0 4 &mpic 3 1
156 /* IDSEL 0x12 (Slot 1) */
157 09000 0 0 1 &mpic 0 1
158 09000 0 0 2 &mpic 1 1
159 09000 0 0 3 &mpic 2 1
160 09000 0 0 4 &mpic 3 1
162 /* IDSEL 0x13 (Slot 2) */
163 09800 0 0 1 &mpic 1 1
164 09800 0 0 2 &mpic 2 1
165 09800 0 0 3 &mpic 3 1
166 09800 0 0 4 &mpic 0 1
168 /* IDSEL 0x14 (Slot 3) */
169 0a000 0 0 1 &mpic 2 1
170 0a000 0 0 2 &mpic 3 1
171 0a000 0 0 3 &mpic 0 1
172 0a000 0 0 4 &mpic 1 1
174 /* IDSEL 0x15 (Slot 4) */
175 0a800 0 0 1 &mpic 3 1
176 0a800 0 0 2 &mpic 0 1
177 0a800 0 0 3 &mpic 1 1
178 0a800 0 0 4 &mpic 2 1
180 /* Bus 1 (Tundra Bridge) */
181 /* IDSEL 0x12 (ISA bridge) */
182 19000 0 0 1 &mpic 0 1
183 19000 0 0 2 &mpic 1 1
184 19000 0 0 3 &mpic 2 1
185 19000 0 0 4 &mpic 3 1>;
186 interrupt-parent = <&mpic>;
189 ranges = <02000000 0 80000000 80000000 0 20000000
190 01000000 0 00000000 e2000000 0 00100000>;
191 clock-frequency = <3f940aa>;
192 #interrupt-cells = <1>;
194 #address-cells = <3>;
200 clock-frequency = <0>;
201 interrupt-controller;
202 device_type = "interrupt-controller";
203 reg = <19000 0 0 0 1>;
204 #address-cells = <0>;
205 #interrupt-cells = <2>;
207 compatible = "chrp,iic";
210 interrupt-parent = <&pci1>;
215 interrupt-map-mask = <f800 0 0 7>;
222 a800 0 0 4 &mpic b 1>;
223 interrupt-parent = <&mpic>;
226 ranges = <02000000 0 a0000000 a0000000 0 20000000
227 01000000 0 00000000 e3000000 0 00100000>;
228 clock-frequency = <3f940aa>;
229 #interrupt-cells = <1>;
231 #address-cells = <3>;
238 clock-frequency = <0>;
239 interrupt-controller;
240 #address-cells = <0>;
241 #interrupt-cells = <2>;
244 compatible = "chrp,open-pic";
245 device_type = "open-pic";