2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License.
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
25 #include <linux/crc32.h>
26 #include <linux/kernel.h>
27 #include <linux/module.h>
28 #include <linux/netdevice.h>
29 #include <linux/dma-mapping.h>
30 #include <linux/etherdevice.h>
31 #include <linux/ethtool.h>
32 #include <linux/pci.h>
35 #include <linux/tcp.h>
37 #include <linux/delay.h>
38 #include <linux/workqueue.h>
39 #include <linux/if_vlan.h>
40 #include <linux/prefetch.h>
41 #include <linux/debugfs.h>
42 #include <linux/mii.h>
46 #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
47 #define SKY2_VLAN_TAG_USED 1
52 #define DRV_NAME "sky2"
53 #define DRV_VERSION "1.23"
54 #define PFX DRV_NAME " "
57 * The Yukon II chipset takes 64 bit command blocks (called list elements)
58 * that are organized into three (receive, transmit, status) different rings
62 #define RX_LE_SIZE 1024
63 #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
64 #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
65 #define RX_DEF_PENDING RX_MAX_PENDING
67 #define TX_RING_SIZE 512
68 #define TX_DEF_PENDING 128
69 #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
70 #define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
72 #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
73 #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
74 #define TX_WATCHDOG (5 * HZ)
75 #define NAPI_WEIGHT 64
76 #define PHY_RETRIES 1000
78 #define SKY2_EEPROM_MAGIC 0x9955aabb
81 #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
83 static const u32 default_msg =
84 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
85 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
86 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
88 static int debug = -1; /* defaults above */
89 module_param(debug, int, 0);
90 MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
92 static int copybreak __read_mostly = 128;
93 module_param(copybreak, int, 0);
94 MODULE_PARM_DESC(copybreak, "Receive copy threshold");
96 static int disable_msi = 0;
97 module_param(disable_msi, int, 0);
98 MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
100 static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
101 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
102 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
103 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
104 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
105 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
107 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
108 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
137 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
138 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
139 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
143 MODULE_DEVICE_TABLE(pci, sky2_id_table);
145 /* Avoid conditionals by using array */
146 static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
147 static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
148 static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
150 static void sky2_set_multicast(struct net_device *dev);
152 /* Access to PHY via serial interconnect */
153 static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
157 gma_write16(hw, port, GM_SMI_DATA, val);
158 gma_write16(hw, port, GM_SMI_CTRL,
159 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
161 for (i = 0; i < PHY_RETRIES; i++) {
162 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
166 if (!(ctrl & GM_SMI_CT_BUSY))
172 dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
176 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
180 static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
184 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
185 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
187 for (i = 0; i < PHY_RETRIES; i++) {
188 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
192 if (ctrl & GM_SMI_CT_RD_VAL) {
193 *val = gma_read16(hw, port, GM_SMI_DATA);
200 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
203 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
207 static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
210 __gm_phy_read(hw, port, reg, &v);
215 static void sky2_power_on(struct sky2_hw *hw)
217 /* switch power to VCC (WA for VAUX problem) */
218 sky2_write8(hw, B0_POWER_CTRL,
219 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
221 /* disable Core Clock Division, */
222 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
224 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
225 /* enable bits are inverted */
226 sky2_write8(hw, B2_Y2_CLK_GATE,
227 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
228 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
229 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
231 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
233 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
236 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
238 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
239 /* set all bits to 0 except bits 15..12 and 8 */
240 reg &= P_ASPM_CONTROL_MSK;
241 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
243 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
244 /* set all bits to 0 except bits 28 & 27 */
245 reg &= P_CTL_TIM_VMAIN_AV_MSK;
246 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
248 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
250 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
251 reg = sky2_read32(hw, B2_GP_IO);
252 reg |= GLB_GPIO_STAT_RACE_DIS;
253 sky2_write32(hw, B2_GP_IO, reg);
255 sky2_read32(hw, B2_GP_IO);
259 static void sky2_power_aux(struct sky2_hw *hw)
261 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
262 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
264 /* enable bits are inverted */
265 sky2_write8(hw, B2_Y2_CLK_GATE,
266 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
267 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
268 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
270 /* switch power to VAUX */
271 if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
272 sky2_write8(hw, B0_POWER_CTRL,
273 (PC_VAUX_ENA | PC_VCC_ENA |
274 PC_VAUX_ON | PC_VCC_OFF));
277 static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
281 /* disable all GMAC IRQ's */
282 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
284 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
285 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
286 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
287 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
289 reg = gma_read16(hw, port, GM_RX_CTRL);
290 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
291 gma_write16(hw, port, GM_RX_CTRL, reg);
294 /* flow control to advertise bits */
295 static const u16 copper_fc_adv[] = {
297 [FC_TX] = PHY_M_AN_ASP,
298 [FC_RX] = PHY_M_AN_PC,
299 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
302 /* flow control to advertise bits when using 1000BaseX */
303 static const u16 fiber_fc_adv[] = {
304 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
305 [FC_TX] = PHY_M_P_ASYM_MD_X,
306 [FC_RX] = PHY_M_P_SYM_MD_X,
307 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
310 /* flow control to GMA disable bits */
311 static const u16 gm_fc_disable[] = {
312 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
313 [FC_TX] = GM_GPCR_FC_RX_DIS,
314 [FC_RX] = GM_GPCR_FC_TX_DIS,
319 static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
321 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
322 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
324 if (sky2->autoneg == AUTONEG_ENABLE &&
325 !(hw->flags & SKY2_HW_NEWER_PHY)) {
326 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
328 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
330 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
332 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
333 if (hw->chip_id == CHIP_ID_YUKON_EC)
334 /* set downshift counter to 3x and enable downshift */
335 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
337 /* set master & slave downshift counter to 1x */
338 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
340 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
343 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
344 if (sky2_is_copper(hw)) {
345 if (!(hw->flags & SKY2_HW_GIGABIT)) {
346 /* enable automatic crossover */
347 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
349 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
350 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
353 /* Enable Class A driver for FE+ A0 */
354 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
355 spec |= PHY_M_FESC_SEL_CL_A;
356 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
359 /* disable energy detect */
360 ctrl &= ~PHY_M_PC_EN_DET_MSK;
362 /* enable automatic crossover */
363 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
365 /* downshift on PHY 88E1112 and 88E1149 is changed */
366 if (sky2->autoneg == AUTONEG_ENABLE
367 && (hw->flags & SKY2_HW_NEWER_PHY)) {
368 /* set downshift counter to 3x and enable downshift */
369 ctrl &= ~PHY_M_PC_DSC_MSK;
370 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
374 /* workaround for deviation #4.88 (CRC errors) */
375 /* disable Automatic Crossover */
377 ctrl &= ~PHY_M_PC_MDIX_MSK;
380 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
382 /* special setup for PHY 88E1112 Fiber */
383 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
384 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
386 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
387 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
388 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
389 ctrl &= ~PHY_M_MAC_MD_MSK;
390 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
391 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
393 if (hw->pmd_type == 'P') {
394 /* select page 1 to access Fiber registers */
395 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
397 /* for SFP-module set SIGDET polarity to low */
398 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
399 ctrl |= PHY_M_FIB_SIGD_POL;
400 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
403 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
411 if (sky2->autoneg == AUTONEG_ENABLE) {
412 if (sky2_is_copper(hw)) {
413 if (sky2->advertising & ADVERTISED_1000baseT_Full)
414 ct1000 |= PHY_M_1000C_AFD;
415 if (sky2->advertising & ADVERTISED_1000baseT_Half)
416 ct1000 |= PHY_M_1000C_AHD;
417 if (sky2->advertising & ADVERTISED_100baseT_Full)
418 adv |= PHY_M_AN_100_FD;
419 if (sky2->advertising & ADVERTISED_100baseT_Half)
420 adv |= PHY_M_AN_100_HD;
421 if (sky2->advertising & ADVERTISED_10baseT_Full)
422 adv |= PHY_M_AN_10_FD;
423 if (sky2->advertising & ADVERTISED_10baseT_Half)
424 adv |= PHY_M_AN_10_HD;
426 adv |= copper_fc_adv[sky2->flow_mode];
427 } else { /* special defines for FIBER (88E1040S only) */
428 if (sky2->advertising & ADVERTISED_1000baseT_Full)
429 adv |= PHY_M_AN_1000X_AFD;
430 if (sky2->advertising & ADVERTISED_1000baseT_Half)
431 adv |= PHY_M_AN_1000X_AHD;
433 adv |= fiber_fc_adv[sky2->flow_mode];
436 /* Restart Auto-negotiation */
437 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
439 /* forced speed/duplex settings */
440 ct1000 = PHY_M_1000C_MSE;
442 /* Disable auto update for duplex flow control and speed */
443 reg |= GM_GPCR_AU_ALL_DIS;
445 switch (sky2->speed) {
447 ctrl |= PHY_CT_SP1000;
448 reg |= GM_GPCR_SPEED_1000;
451 ctrl |= PHY_CT_SP100;
452 reg |= GM_GPCR_SPEED_100;
456 if (sky2->duplex == DUPLEX_FULL) {
457 reg |= GM_GPCR_DUP_FULL;
458 ctrl |= PHY_CT_DUP_MD;
459 } else if (sky2->speed < SPEED_1000)
460 sky2->flow_mode = FC_NONE;
463 reg |= gm_fc_disable[sky2->flow_mode];
465 /* Forward pause packets to GMAC? */
466 if (sky2->flow_mode & FC_RX)
467 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
469 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
472 gma_write16(hw, port, GM_GP_CTRL, reg);
474 if (hw->flags & SKY2_HW_GIGABIT)
475 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
477 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
478 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
480 /* Setup Phy LED's */
481 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
484 switch (hw->chip_id) {
485 case CHIP_ID_YUKON_FE:
486 /* on 88E3082 these bits are at 11..9 (shifted left) */
487 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
489 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
491 /* delete ACT LED control bits */
492 ctrl &= ~PHY_M_FELP_LED1_MSK;
493 /* change ACT LED control to blink mode */
494 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
495 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
498 case CHIP_ID_YUKON_FE_P:
499 /* Enable Link Partner Next Page */
500 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
501 ctrl |= PHY_M_PC_ENA_LIP_NP;
503 /* disable Energy Detect and enable scrambler */
504 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
505 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
507 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
508 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
509 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
510 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
512 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
515 case CHIP_ID_YUKON_XL:
516 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
518 /* select page 3 to access LED control register */
519 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
521 /* set LED Function Control register */
522 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
523 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
524 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
525 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
526 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
528 /* set Polarity Control register */
529 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
530 (PHY_M_POLC_LS1_P_MIX(4) |
531 PHY_M_POLC_IS0_P_MIX(4) |
532 PHY_M_POLC_LOS_CTRL(2) |
533 PHY_M_POLC_INIT_CTRL(2) |
534 PHY_M_POLC_STA1_CTRL(2) |
535 PHY_M_POLC_STA0_CTRL(2)));
537 /* restore page register */
538 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
541 case CHIP_ID_YUKON_EC_U:
542 case CHIP_ID_YUKON_EX:
543 case CHIP_ID_YUKON_SUPR:
544 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
546 /* select page 3 to access LED control register */
547 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
549 /* set LED Function Control register */
550 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
551 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
552 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
553 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
554 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
556 /* set Blink Rate in LED Timer Control Register */
557 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
558 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
559 /* restore page register */
560 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
564 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
565 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
567 /* turn off the Rx LED (LED_RX) */
568 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
571 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
572 /* apply fixes in PHY AFE */
573 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
575 /* increase differential signal amplitude in 10BASE-T */
576 gm_phy_write(hw, port, 0x18, 0xaa99);
577 gm_phy_write(hw, port, 0x17, 0x2011);
579 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
580 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
581 gm_phy_write(hw, port, 0x18, 0xa204);
582 gm_phy_write(hw, port, 0x17, 0x2002);
585 /* set page register to 0 */
586 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
587 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
588 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
589 /* apply workaround for integrated resistors calibration */
590 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
591 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
592 } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
593 hw->chip_id < CHIP_ID_YUKON_SUPR) {
594 /* no effect on Yukon-XL */
595 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
597 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
598 /* turn on 100 Mbps LED (LED_LINK100) */
599 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
603 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
607 /* Enable phy interrupt on auto-negotiation complete (or link up) */
608 if (sky2->autoneg == AUTONEG_ENABLE)
609 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
611 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
614 static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
615 static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
617 static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
621 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
622 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
623 reg1 &= ~phy_power[port];
625 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
626 reg1 |= coma_mode[port];
628 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
629 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
630 sky2_pci_read32(hw, PCI_DEV_REG1);
632 if (hw->chip_id == CHIP_ID_YUKON_FE)
633 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
634 else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
635 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
638 static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
643 /* release GPHY Control reset */
644 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
646 /* release GMAC reset */
647 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
649 if (hw->flags & SKY2_HW_NEWER_PHY) {
650 /* select page 2 to access MAC control register */
651 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
653 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
654 /* allow GMII Power Down */
655 ctrl &= ~PHY_M_MAC_GMIF_PUP;
656 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
658 /* set page register back to 0 */
659 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
662 /* setup General Purpose Control Register */
663 gma_write16(hw, port, GM_GP_CTRL,
664 GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 | GM_GPCR_AU_ALL_DIS);
666 if (hw->chip_id != CHIP_ID_YUKON_EC) {
667 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
668 /* select page 2 to access MAC control register */
669 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
671 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
672 /* enable Power Down */
673 ctrl |= PHY_M_PC_POW_D_ENA;
674 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
676 /* set page register back to 0 */
677 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
680 /* set IEEE compatible Power Down Mode (dev. #4.99) */
681 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
684 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
685 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
686 reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
687 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
688 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
691 /* Force a renegotiation */
692 static void sky2_phy_reinit(struct sky2_port *sky2)
694 spin_lock_bh(&sky2->phy_lock);
695 sky2_phy_init(sky2->hw, sky2->port);
696 spin_unlock_bh(&sky2->phy_lock);
699 /* Put device in state to listen for Wake On Lan */
700 static void sky2_wol_init(struct sky2_port *sky2)
702 struct sky2_hw *hw = sky2->hw;
703 unsigned port = sky2->port;
704 enum flow_control save_mode;
708 /* Bring hardware out of reset */
709 sky2_write16(hw, B0_CTST, CS_RST_CLR);
710 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
712 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
713 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
716 * sky2_reset will re-enable on resume
718 save_mode = sky2->flow_mode;
719 ctrl = sky2->advertising;
721 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
722 sky2->flow_mode = FC_NONE;
724 spin_lock_bh(&sky2->phy_lock);
725 sky2_phy_power_up(hw, port);
726 sky2_phy_init(hw, port);
727 spin_unlock_bh(&sky2->phy_lock);
729 sky2->flow_mode = save_mode;
730 sky2->advertising = ctrl;
732 /* Set GMAC to no flow control and auto update for speed/duplex */
733 gma_write16(hw, port, GM_GP_CTRL,
734 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
735 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
737 /* Set WOL address */
738 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
739 sky2->netdev->dev_addr, ETH_ALEN);
741 /* Turn on appropriate WOL control bits */
742 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
744 if (sky2->wol & WAKE_PHY)
745 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
747 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
749 if (sky2->wol & WAKE_MAGIC)
750 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
752 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
754 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
755 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
757 /* Turn on legacy PCI-Express PME mode */
758 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
759 reg1 |= PCI_Y2_PME_LEGACY;
760 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
763 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
767 static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
769 struct net_device *dev = hw->dev[port];
771 if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
772 hw->chip_rev != CHIP_REV_YU_EX_A0) ||
773 hw->chip_id == CHIP_ID_YUKON_FE_P ||
774 hw->chip_id == CHIP_ID_YUKON_SUPR) {
775 /* Yukon-Extreme B0 and further Extreme devices */
776 /* enable Store & Forward mode for TX */
778 if (dev->mtu <= ETH_DATA_LEN)
779 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
780 TX_JUMBO_DIS | TX_STFW_ENA);
783 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
784 TX_JUMBO_ENA| TX_STFW_ENA);
786 if (dev->mtu <= ETH_DATA_LEN)
787 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
789 /* set Tx GMAC FIFO Almost Empty Threshold */
790 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
791 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
793 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
795 /* Can't do offload because of lack of store/forward */
796 dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
801 static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
803 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
807 const u8 *addr = hw->dev[port]->dev_addr;
809 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
810 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
812 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
814 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
815 /* WA DEV_472 -- looks like crossed wires on port 2 */
816 /* clear GMAC 1 Control reset */
817 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
819 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
820 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
821 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
822 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
823 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
826 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
828 /* Enable Transmit FIFO Underrun */
829 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
831 spin_lock_bh(&sky2->phy_lock);
832 sky2_phy_power_up(hw, port);
833 sky2_phy_init(hw, port);
834 spin_unlock_bh(&sky2->phy_lock);
837 reg = gma_read16(hw, port, GM_PHY_ADDR);
838 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
840 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
841 gma_read16(hw, port, i);
842 gma_write16(hw, port, GM_PHY_ADDR, reg);
844 /* transmit control */
845 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
847 /* receive control reg: unicast + multicast + no FCS */
848 gma_write16(hw, port, GM_RX_CTRL,
849 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
851 /* transmit flow control */
852 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
854 /* transmit parameter */
855 gma_write16(hw, port, GM_TX_PARAM,
856 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
857 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
858 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
859 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
861 /* serial mode register */
862 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
863 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
865 if (hw->dev[port]->mtu > ETH_DATA_LEN)
866 reg |= GM_SMOD_JUMBO_ENA;
868 gma_write16(hw, port, GM_SERIAL_MODE, reg);
870 /* virtual address for data */
871 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
873 /* physical address: used for pause frames */
874 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
876 /* ignore counter overflows */
877 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
878 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
879 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
881 /* Configure Rx MAC FIFO */
882 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
883 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
884 if (hw->chip_id == CHIP_ID_YUKON_EX ||
885 hw->chip_id == CHIP_ID_YUKON_FE_P)
886 rx_reg |= GMF_RX_OVER_ON;
888 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
890 if (hw->chip_id == CHIP_ID_YUKON_XL) {
891 /* Hardware errata - clear flush mask */
892 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
894 /* Flush Rx MAC FIFO on any flow control or error */
895 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
898 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
899 reg = RX_GMF_FL_THR_DEF + 1;
900 /* Another magic mystery workaround from sk98lin */
901 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
902 hw->chip_rev == CHIP_REV_YU_FE2_A0)
904 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
906 /* Configure Tx MAC FIFO */
907 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
908 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
910 /* On chips without ram buffer, pause is controled by MAC level */
911 if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
912 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
913 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
915 sky2_set_tx_stfwd(hw, port);
918 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
919 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
920 /* disable dynamic watermark */
921 reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
922 reg &= ~TX_DYN_WM_ENA;
923 sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
927 /* Assign Ram Buffer allocation to queue */
928 static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
932 /* convert from K bytes to qwords used for hw register */
935 end = start + space - 1;
937 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
938 sky2_write32(hw, RB_ADDR(q, RB_START), start);
939 sky2_write32(hw, RB_ADDR(q, RB_END), end);
940 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
941 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
943 if (q == Q_R1 || q == Q_R2) {
944 u32 tp = space - space/4;
946 /* On receive queue's set the thresholds
947 * give receiver priority when > 3/4 full
948 * send pause when down to 2K
950 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
951 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
954 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
955 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
957 /* Enable store & forward on Tx queue's because
958 * Tx FIFO is only 1K on Yukon
960 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
963 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
964 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
967 /* Setup Bus Memory Interface */
968 static void sky2_qset(struct sky2_hw *hw, u16 q)
970 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
971 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
972 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
973 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
976 /* Setup prefetch unit registers. This is the interface between
977 * hardware and driver list elements
979 static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
982 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
983 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
984 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
985 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
986 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
987 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
989 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
992 static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
994 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
996 sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
1001 static void tx_init(struct sky2_port *sky2)
1003 struct sky2_tx_le *le;
1005 sky2->tx_prod = sky2->tx_cons = 0;
1006 sky2->tx_tcpsum = 0;
1007 sky2->tx_last_mss = 0;
1009 le = get_tx_le(sky2);
1011 le->opcode = OP_ADDR64 | HW_OWNER;
1014 static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
1015 struct sky2_tx_le *le)
1017 return sky2->tx_ring + (le - sky2->tx_le);
1020 /* Update chip's next pointer */
1021 static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
1023 /* Make sure write' to descriptors are complete before we tell hardware */
1025 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
1027 /* Synchronize I/O on since next processor may write to tail */
1032 static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
1034 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
1035 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
1040 /* Build description to hardware for one receive segment */
1041 static void sky2_rx_add(struct sky2_port *sky2, u8 op,
1042 dma_addr_t map, unsigned len)
1044 struct sky2_rx_le *le;
1046 if (sizeof(dma_addr_t) > sizeof(u32)) {
1047 le = sky2_next_rx(sky2);
1048 le->addr = cpu_to_le32(upper_32_bits(map));
1049 le->opcode = OP_ADDR64 | HW_OWNER;
1052 le = sky2_next_rx(sky2);
1053 le->addr = cpu_to_le32((u32) map);
1054 le->length = cpu_to_le16(len);
1055 le->opcode = op | HW_OWNER;
1058 /* Build description to hardware for one possibly fragmented skb */
1059 static void sky2_rx_submit(struct sky2_port *sky2,
1060 const struct rx_ring_info *re)
1064 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1066 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1067 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1071 static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
1074 struct sk_buff *skb = re->skb;
1077 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
1078 if (unlikely(pci_dma_mapping_error(pdev, re->data_addr)))
1081 pci_unmap_len_set(re, data_size, size);
1083 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1084 re->frag_addr[i] = pci_map_page(pdev,
1085 skb_shinfo(skb)->frags[i].page,
1086 skb_shinfo(skb)->frags[i].page_offset,
1087 skb_shinfo(skb)->frags[i].size,
1088 PCI_DMA_FROMDEVICE);
1092 static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1094 struct sk_buff *skb = re->skb;
1097 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
1098 PCI_DMA_FROMDEVICE);
1100 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1101 pci_unmap_page(pdev, re->frag_addr[i],
1102 skb_shinfo(skb)->frags[i].size,
1103 PCI_DMA_FROMDEVICE);
1106 /* Tell chip where to start receive checksum.
1107 * Actually has two checksums, but set both same to avoid possible byte
1110 static void rx_set_checksum(struct sky2_port *sky2)
1112 struct sky2_rx_le *le = sky2_next_rx(sky2);
1114 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1116 le->opcode = OP_TCPSTART | HW_OWNER;
1118 sky2_write32(sky2->hw,
1119 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1120 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
1124 * The RX Stop command will not work for Yukon-2 if the BMU does not
1125 * reach the end of packet and since we can't make sure that we have
1126 * incoming data, we must reset the BMU while it is not doing a DMA
1127 * transfer. Since it is possible that the RX path is still active,
1128 * the RX RAM buffer will be stopped first, so any possible incoming
1129 * data will not trigger a DMA. After the RAM buffer is stopped, the
1130 * BMU is polled until any DMA in progress is ended and only then it
1133 static void sky2_rx_stop(struct sky2_port *sky2)
1135 struct sky2_hw *hw = sky2->hw;
1136 unsigned rxq = rxqaddr[sky2->port];
1139 /* disable the RAM Buffer receive queue */
1140 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1142 for (i = 0; i < 0xffff; i++)
1143 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1144 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1147 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
1148 sky2->netdev->name);
1150 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1152 /* reset the Rx prefetch unit */
1153 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1155 /* Reset the RAM Buffer receive queue */
1156 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_RST_SET);
1158 /* Reset Rx MAC FIFO */
1159 sky2_write8(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), GMF_RST_SET);
1161 sky2_read8(hw, B0_CTST);
1164 /* Clean out receive buffer area, assumes receiver hardware stopped */
1165 static void sky2_rx_clean(struct sky2_port *sky2)
1169 memset(sky2->rx_le, 0, RX_LE_BYTES);
1170 for (i = 0; i < sky2->rx_pending; i++) {
1171 struct rx_ring_info *re = sky2->rx_ring + i;
1174 sky2_rx_unmap_skb(sky2->hw->pdev, re);
1179 skb_queue_purge(&sky2->rx_recycle);
1182 /* Basic MII support */
1183 static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1185 struct mii_ioctl_data *data = if_mii(ifr);
1186 struct sky2_port *sky2 = netdev_priv(dev);
1187 struct sky2_hw *hw = sky2->hw;
1188 int err = -EOPNOTSUPP;
1190 if (!netif_running(dev))
1191 return -ENODEV; /* Phy still in reset */
1195 data->phy_id = PHY_ADDR_MARV;
1201 spin_lock_bh(&sky2->phy_lock);
1202 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
1203 spin_unlock_bh(&sky2->phy_lock);
1205 data->val_out = val;
1210 if (!capable(CAP_NET_ADMIN))
1213 spin_lock_bh(&sky2->phy_lock);
1214 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1216 spin_unlock_bh(&sky2->phy_lock);
1222 #ifdef SKY2_VLAN_TAG_USED
1223 static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
1226 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1228 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1231 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1233 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1238 static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1240 struct sky2_port *sky2 = netdev_priv(dev);
1241 struct sky2_hw *hw = sky2->hw;
1242 u16 port = sky2->port;
1244 netif_tx_lock_bh(dev);
1245 napi_disable(&hw->napi);
1248 sky2_set_vlan_mode(hw, port, grp != NULL);
1250 sky2_read32(hw, B0_Y2_SP_LISR);
1251 napi_enable(&hw->napi);
1252 netif_tx_unlock_bh(dev);
1256 /* Amount of required worst case padding in rx buffer */
1257 static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
1259 return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
1263 * Allocate an skb for receiving. If the MTU is large enough
1264 * make the skb non-linear with a fragment list of pages.
1266 static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
1268 struct sk_buff *skb;
1271 skb = __skb_dequeue(&sky2->rx_recycle);
1273 skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size
1274 + sky2_rx_pad(sky2->hw));
1278 if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
1279 unsigned char *start;
1281 * Workaround for a bug in FIFO that cause hang
1282 * if the FIFO if the receive buffer is not 64 byte aligned.
1283 * The buffer returned from netdev_alloc_skb is
1284 * aligned except if slab debugging is enabled.
1286 start = PTR_ALIGN(skb->data, 8);
1287 skb_reserve(skb, start - skb->data);
1289 skb_reserve(skb, NET_IP_ALIGN);
1291 for (i = 0; i < sky2->rx_nfrags; i++) {
1292 struct page *page = alloc_page(GFP_ATOMIC);
1296 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
1306 static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1308 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1312 * Allocate and setup receiver buffer pool.
1313 * Normal case this ends up creating one list element for skb
1314 * in the receive ring. Worst case if using large MTU and each
1315 * allocation falls on a different 64 bit region, that results
1316 * in 6 list elements per ring entry.
1317 * One element is used for checksum enable/disable, and one
1318 * extra to avoid wrap.
1320 static int sky2_rx_start(struct sky2_port *sky2)
1322 struct sky2_hw *hw = sky2->hw;
1323 struct rx_ring_info *re;
1324 unsigned rxq = rxqaddr[sky2->port];
1325 unsigned i, size, thresh;
1327 sky2->rx_put = sky2->rx_next = 0;
1330 /* On PCI express lowering the watermark gives better performance */
1331 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1332 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1334 /* These chips have no ram buffer?
1335 * MAC Rx RAM Read is controlled by hardware */
1336 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1337 (hw->chip_rev == CHIP_REV_YU_EC_U_A1
1338 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
1339 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
1341 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1343 if (!(hw->flags & SKY2_HW_NEW_LE))
1344 rx_set_checksum(sky2);
1346 /* Space needed for frame data + headers rounded up */
1347 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1349 /* Stopping point for hardware truncation */
1350 thresh = (size - 8) / sizeof(u32);
1352 sky2->rx_nfrags = size >> PAGE_SHIFT;
1353 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1355 /* Compute residue after pages */
1356 size -= sky2->rx_nfrags << PAGE_SHIFT;
1358 /* Optimize to handle small packets and headers */
1359 if (size < copybreak)
1361 if (size < ETH_HLEN)
1364 sky2->rx_data_size = size;
1366 skb_queue_head_init(&sky2->rx_recycle);
1369 for (i = 0; i < sky2->rx_pending; i++) {
1370 re = sky2->rx_ring + i;
1372 re->skb = sky2_rx_alloc(sky2);
1376 if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
1377 dev_kfree_skb(re->skb);
1382 sky2_rx_submit(sky2, re);
1386 * The receiver hangs if it receives frames larger than the
1387 * packet buffer. As a workaround, truncate oversize frames, but
1388 * the register is limited to 9 bits, so if you do frames > 2052
1389 * you better get the MTU right!
1392 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1394 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1395 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1398 /* Tell chip about available buffers */
1399 sky2_rx_update(sky2, rxq);
1402 sky2_rx_clean(sky2);
1406 /* Bring up network interface. */
1407 static int sky2_up(struct net_device *dev)
1409 struct sky2_port *sky2 = netdev_priv(dev);
1410 struct sky2_hw *hw = sky2->hw;
1411 unsigned port = sky2->port;
1413 int cap, err = -ENOMEM;
1414 struct net_device *otherdev = hw->dev[sky2->port^1];
1417 * On dual port PCI-X card, there is an problem where status
1418 * can be received out of order due to split transactions
1420 if (otherdev && netif_running(otherdev) &&
1421 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
1424 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
1425 cmd &= ~PCI_X_CMD_MAX_SPLIT;
1426 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1430 netif_carrier_off(dev);
1432 /* must be power of 2 */
1433 sky2->tx_le = pci_alloc_consistent(hw->pdev,
1435 sizeof(struct sky2_tx_le),
1440 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
1447 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1451 memset(sky2->rx_le, 0, RX_LE_BYTES);
1453 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
1458 sky2_mac_init(hw, port);
1460 /* Register is number of 4K blocks on internal RAM buffer. */
1461 ramsize = sky2_read8(hw, B2_E_0) * 4;
1465 hw->flags |= SKY2_HW_RAM_BUFFER;
1466 pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
1468 rxspace = ramsize / 2;
1470 rxspace = 8 + (2*(ramsize - 16))/3;
1472 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1473 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1475 /* Make sure SyncQ is disabled */
1476 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1480 sky2_qset(hw, txqaddr[port]);
1482 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1483 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1484 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1486 /* Set almost empty threshold */
1487 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1488 && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
1489 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
1491 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1494 #ifdef SKY2_VLAN_TAG_USED
1495 sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
1498 err = sky2_rx_start(sky2);
1502 /* Enable interrupts from phy/mac for port */
1503 imask = sky2_read32(hw, B0_IMSK);
1504 imask |= portirq_msk[port];
1505 sky2_write32(hw, B0_IMSK, imask);
1506 sky2_read32(hw, B0_IMSK);
1508 sky2_set_multicast(dev);
1510 if (netif_msg_ifup(sky2))
1511 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
1516 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1517 sky2->rx_le, sky2->rx_le_map);
1521 pci_free_consistent(hw->pdev,
1522 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1523 sky2->tx_le, sky2->tx_le_map);
1526 kfree(sky2->tx_ring);
1527 kfree(sky2->rx_ring);
1529 sky2->tx_ring = NULL;
1530 sky2->rx_ring = NULL;
1534 /* Modular subtraction in ring */
1535 static inline int tx_dist(unsigned tail, unsigned head)
1537 return (head - tail) & (TX_RING_SIZE - 1);
1540 /* Number of list elements available for next tx */
1541 static inline int tx_avail(const struct sky2_port *sky2)
1543 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1546 /* Estimate of number of transmit list elements required */
1547 static unsigned tx_le_req(const struct sk_buff *skb)
1551 count = sizeof(dma_addr_t) / sizeof(u32);
1552 count += skb_shinfo(skb)->nr_frags * count;
1554 if (skb_is_gso(skb))
1557 if (skb->ip_summed == CHECKSUM_PARTIAL)
1564 * Put one packet in ring for transmit.
1565 * A single packet can generate multiple list elements, and
1566 * the number of ring elements will probably be less than the number
1567 * of list elements used.
1569 static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1571 struct sky2_port *sky2 = netdev_priv(dev);
1572 struct sky2_hw *hw = sky2->hw;
1573 struct sky2_tx_le *le = NULL;
1574 struct tx_ring_info *re;
1575 unsigned i, len, first_slot;
1580 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1581 return NETDEV_TX_BUSY;
1583 len = skb_headlen(skb);
1584 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
1586 if (pci_dma_mapping_error(hw->pdev, mapping))
1589 first_slot = sky2->tx_prod;
1590 if (unlikely(netif_msg_tx_queued(sky2)))
1591 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1592 dev->name, first_slot, skb->len);
1594 /* Send high bits if needed */
1595 if (sizeof(dma_addr_t) > sizeof(u32)) {
1596 le = get_tx_le(sky2);
1597 le->addr = cpu_to_le32(upper_32_bits(mapping));
1598 le->opcode = OP_ADDR64 | HW_OWNER;
1601 /* Check for TCP Segmentation Offload */
1602 mss = skb_shinfo(skb)->gso_size;
1605 if (!(hw->flags & SKY2_HW_NEW_LE))
1606 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
1608 if (mss != sky2->tx_last_mss) {
1609 le = get_tx_le(sky2);
1610 le->addr = cpu_to_le32(mss);
1612 if (hw->flags & SKY2_HW_NEW_LE)
1613 le->opcode = OP_MSS | HW_OWNER;
1615 le->opcode = OP_LRGLEN | HW_OWNER;
1616 sky2->tx_last_mss = mss;
1621 #ifdef SKY2_VLAN_TAG_USED
1622 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1623 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1625 le = get_tx_le(sky2);
1627 le->opcode = OP_VLAN|HW_OWNER;
1629 le->opcode |= OP_VLAN;
1630 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1635 /* Handle TCP checksum offload */
1636 if (skb->ip_summed == CHECKSUM_PARTIAL) {
1637 /* On Yukon EX (some versions) encoding change. */
1638 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
1639 ctrl |= CALSUM; /* auto checksum */
1641 const unsigned offset = skb_transport_offset(skb);
1644 tcpsum = offset << 16; /* sum start */
1645 tcpsum |= offset + skb->csum_offset; /* sum write */
1647 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1648 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1651 if (tcpsum != sky2->tx_tcpsum) {
1652 sky2->tx_tcpsum = tcpsum;
1654 le = get_tx_le(sky2);
1655 le->addr = cpu_to_le32(tcpsum);
1656 le->length = 0; /* initial checksum value */
1657 le->ctrl = 1; /* one packet */
1658 le->opcode = OP_TCPLISW | HW_OWNER;
1663 le = get_tx_le(sky2);
1664 le->addr = cpu_to_le32((u32) mapping);
1665 le->length = cpu_to_le16(len);
1667 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
1669 re = tx_le_re(sky2, le);
1671 pci_unmap_addr_set(re, mapaddr, mapping);
1672 pci_unmap_len_set(re, maplen, len);
1674 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1675 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1677 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1678 frag->size, PCI_DMA_TODEVICE);
1680 if (pci_dma_mapping_error(hw->pdev, mapping))
1681 goto mapping_unwind;
1683 if (sizeof(dma_addr_t) > sizeof(u32)) {
1684 le = get_tx_le(sky2);
1685 le->addr = cpu_to_le32(upper_32_bits(mapping));
1687 le->opcode = OP_ADDR64 | HW_OWNER;
1690 le = get_tx_le(sky2);
1691 le->addr = cpu_to_le32((u32) mapping);
1692 le->length = cpu_to_le16(frag->size);
1694 le->opcode = OP_BUFFER | HW_OWNER;
1696 re = tx_le_re(sky2, le);
1698 pci_unmap_addr_set(re, mapaddr, mapping);
1699 pci_unmap_len_set(re, maplen, frag->size);
1704 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1705 netif_stop_queue(dev);
1707 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
1709 return NETDEV_TX_OK;
1712 for (i = first_slot; i != sky2->tx_prod; i = RING_NEXT(i, TX_RING_SIZE)) {
1713 le = sky2->tx_le + i;
1714 re = sky2->tx_ring + i;
1716 switch(le->opcode & ~HW_OWNER) {
1719 pci_unmap_single(hw->pdev,
1720 pci_unmap_addr(re, mapaddr),
1721 pci_unmap_len(re, maplen),
1725 pci_unmap_page(hw->pdev, pci_unmap_addr(re, mapaddr),
1726 pci_unmap_len(re, maplen),
1732 sky2->tx_prod = first_slot;
1734 if (net_ratelimit())
1735 dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
1737 return NETDEV_TX_OK;
1741 * Free ring elements from starting at tx_cons until "done"
1743 * NB: the hardware will tell us about partial completion of multi-part
1744 * buffers so make sure not to free skb to early.
1746 static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
1748 struct net_device *dev = sky2->netdev;
1749 struct pci_dev *pdev = sky2->hw->pdev;
1752 BUG_ON(done >= TX_RING_SIZE);
1754 for (idx = sky2->tx_cons; idx != done;
1755 idx = RING_NEXT(idx, TX_RING_SIZE)) {
1756 struct sky2_tx_le *le = sky2->tx_le + idx;
1757 struct tx_ring_info *re = sky2->tx_ring + idx;
1759 switch(le->opcode & ~HW_OWNER) {
1762 pci_unmap_single(pdev,
1763 pci_unmap_addr(re, mapaddr),
1764 pci_unmap_len(re, maplen),
1768 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1769 pci_unmap_len(re, maplen),
1774 if (le->ctrl & EOP) {
1775 struct sk_buff *skb = re->skb;
1777 if (unlikely(netif_msg_tx_done(sky2)))
1778 printk(KERN_DEBUG "%s: tx done %u\n",
1781 dev->stats.tx_packets++;
1782 dev->stats.tx_bytes += skb->len;
1784 if (skb_queue_len(&sky2->rx_recycle) < sky2->rx_pending
1785 && skb_recycle_check(skb, sky2->rx_data_size
1786 + sky2_rx_pad(sky2->hw)))
1787 __skb_queue_head(&sky2->rx_recycle, skb);
1789 dev_kfree_skb_any(skb);
1791 sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
1795 sky2->tx_cons = idx;
1798 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
1799 netif_wake_queue(dev);
1802 /* Cleanup all untransmitted buffers, assume transmitter not running */
1803 static void sky2_tx_clean(struct net_device *dev)
1805 struct sky2_port *sky2 = netdev_priv(dev);
1807 netif_tx_lock_bh(dev);
1808 sky2_tx_complete(sky2, sky2->tx_prod);
1809 netif_tx_unlock_bh(dev);
1812 /* Network shutdown */
1813 static int sky2_down(struct net_device *dev)
1815 struct sky2_port *sky2 = netdev_priv(dev);
1816 struct sky2_hw *hw = sky2->hw;
1817 unsigned port = sky2->port;
1821 /* Never really got started! */
1825 if (netif_msg_ifdown(sky2))
1826 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1828 /* Disable port IRQ */
1829 imask = sky2_read32(hw, B0_IMSK);
1830 imask &= ~portirq_msk[port];
1831 sky2_write32(hw, B0_IMSK, imask);
1832 sky2_read32(hw, B0_IMSK);
1834 /* Force flow control off */
1835 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1837 /* Stop transmitter */
1838 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1839 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1841 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
1842 RB_RST_SET | RB_DIS_OP_MD);
1844 ctrl = gma_read16(hw, port, GM_GP_CTRL);
1845 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
1846 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1848 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1850 /* Workaround shared GMAC reset */
1851 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1852 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
1853 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1855 /* Disable Force Sync bit and Enable Alloc bit */
1856 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1857 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1859 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1860 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1861 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1863 /* Reset the PCI FIFO of the async Tx queue */
1864 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1865 BMU_RST_SET | BMU_FIFO_RST);
1867 /* Reset the Tx prefetch units */
1868 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1871 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1875 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1876 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1878 /* Force any delayed status interrrupt and NAPI */
1879 sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
1880 sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
1881 sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
1882 sky2_read8(hw, STAT_ISR_TIMER_CTRL);
1884 synchronize_irq(hw->pdev->irq);
1885 napi_synchronize(&hw->napi);
1887 sky2_phy_power_down(hw, port);
1889 /* turn off LED's */
1890 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1893 sky2_rx_clean(sky2);
1895 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1896 sky2->rx_le, sky2->rx_le_map);
1897 kfree(sky2->rx_ring);
1899 pci_free_consistent(hw->pdev,
1900 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1901 sky2->tx_le, sky2->tx_le_map);
1902 kfree(sky2->tx_ring);
1907 sky2->rx_ring = NULL;
1908 sky2->tx_ring = NULL;
1913 static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1915 if (hw->flags & SKY2_HW_FIBRE_PHY)
1918 if (!(hw->flags & SKY2_HW_GIGABIT)) {
1919 if (aux & PHY_M_PS_SPEED_100)
1925 switch (aux & PHY_M_PS_SPEED_MSK) {
1926 case PHY_M_PS_SPEED_1000:
1928 case PHY_M_PS_SPEED_100:
1935 static void sky2_link_up(struct sky2_port *sky2)
1937 struct sky2_hw *hw = sky2->hw;
1938 unsigned port = sky2->port;
1940 static const char *fc_name[] = {
1948 reg = gma_read16(hw, port, GM_GP_CTRL);
1949 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1950 gma_write16(hw, port, GM_GP_CTRL, reg);
1952 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1954 netif_carrier_on(sky2->netdev);
1956 mod_timer(&hw->watchdog_timer, jiffies + 1);
1958 /* Turn on link LED */
1959 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
1960 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1962 if (netif_msg_link(sky2))
1963 printk(KERN_INFO PFX
1964 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
1965 sky2->netdev->name, sky2->speed,
1966 sky2->duplex == DUPLEX_FULL ? "full" : "half",
1967 fc_name[sky2->flow_status]);
1970 static void sky2_link_down(struct sky2_port *sky2)
1972 struct sky2_hw *hw = sky2->hw;
1973 unsigned port = sky2->port;
1976 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1978 reg = gma_read16(hw, port, GM_GP_CTRL);
1979 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1980 gma_write16(hw, port, GM_GP_CTRL, reg);
1982 netif_carrier_off(sky2->netdev);
1984 /* Turn on link LED */
1985 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1987 if (netif_msg_link(sky2))
1988 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
1990 sky2_phy_init(hw, port);
1993 static enum flow_control sky2_flow(int rx, int tx)
1996 return tx ? FC_BOTH : FC_RX;
1998 return tx ? FC_TX : FC_NONE;
2001 static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
2003 struct sky2_hw *hw = sky2->hw;
2004 unsigned port = sky2->port;
2007 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
2008 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
2009 if (lpa & PHY_M_AN_RF) {
2010 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
2014 if (!(aux & PHY_M_PS_SPDUP_RES)) {
2015 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
2016 sky2->netdev->name);
2020 sky2->speed = sky2_phy_speed(hw, aux);
2021 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2023 /* Since the pause result bits seem to in different positions on
2024 * different chips. look at registers.
2026 if (hw->flags & SKY2_HW_FIBRE_PHY) {
2027 /* Shift for bits in fiber PHY */
2028 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
2029 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
2031 if (advert & ADVERTISE_1000XPAUSE)
2032 advert |= ADVERTISE_PAUSE_CAP;
2033 if (advert & ADVERTISE_1000XPSE_ASYM)
2034 advert |= ADVERTISE_PAUSE_ASYM;
2035 if (lpa & LPA_1000XPAUSE)
2036 lpa |= LPA_PAUSE_CAP;
2037 if (lpa & LPA_1000XPAUSE_ASYM)
2038 lpa |= LPA_PAUSE_ASYM;
2041 sky2->flow_status = FC_NONE;
2042 if (advert & ADVERTISE_PAUSE_CAP) {
2043 if (lpa & LPA_PAUSE_CAP)
2044 sky2->flow_status = FC_BOTH;
2045 else if (advert & ADVERTISE_PAUSE_ASYM)
2046 sky2->flow_status = FC_RX;
2047 } else if (advert & ADVERTISE_PAUSE_ASYM) {
2048 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
2049 sky2->flow_status = FC_TX;
2052 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
2053 && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
2054 sky2->flow_status = FC_NONE;
2056 if (sky2->flow_status & FC_TX)
2057 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
2059 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2064 /* Interrupt from PHY */
2065 static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
2067 struct net_device *dev = hw->dev[port];
2068 struct sky2_port *sky2 = netdev_priv(dev);
2069 u16 istatus, phystat;
2071 if (!netif_running(dev))
2074 spin_lock(&sky2->phy_lock);
2075 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2076 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
2078 if (netif_msg_intr(sky2))
2079 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
2080 sky2->netdev->name, istatus, phystat);
2082 if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
2083 if (sky2_autoneg_done(sky2, phystat) == 0)
2088 if (istatus & PHY_M_IS_LSP_CHANGE)
2089 sky2->speed = sky2_phy_speed(hw, phystat);
2091 if (istatus & PHY_M_IS_DUP_CHANGE)
2093 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2095 if (istatus & PHY_M_IS_LST_CHANGE) {
2096 if (phystat & PHY_M_PS_LINK_UP)
2099 sky2_link_down(sky2);
2102 spin_unlock(&sky2->phy_lock);
2105 /* Transmit timeout is only called if we are running, carrier is up
2106 * and tx queue is full (stopped).
2108 static void sky2_tx_timeout(struct net_device *dev)
2110 struct sky2_port *sky2 = netdev_priv(dev);
2111 struct sky2_hw *hw = sky2->hw;
2113 if (netif_msg_timer(sky2))
2114 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
2116 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
2117 dev->name, sky2->tx_cons, sky2->tx_prod,
2118 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
2119 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
2121 /* can't restart safely under softirq */
2122 schedule_work(&hw->restart_work);
2125 static int sky2_change_mtu(struct net_device *dev, int new_mtu)
2127 struct sky2_port *sky2 = netdev_priv(dev);
2128 struct sky2_hw *hw = sky2->hw;
2129 unsigned port = sky2->port;
2134 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2137 if (new_mtu > ETH_DATA_LEN &&
2138 (hw->chip_id == CHIP_ID_YUKON_FE ||
2139 hw->chip_id == CHIP_ID_YUKON_FE_P))
2142 if (!netif_running(dev)) {
2147 imask = sky2_read32(hw, B0_IMSK);
2148 sky2_write32(hw, B0_IMSK, 0);
2150 dev->trans_start = jiffies; /* prevent tx timeout */
2151 netif_stop_queue(dev);
2152 napi_disable(&hw->napi);
2154 synchronize_irq(hw->pdev->irq);
2156 if (!(hw->flags & SKY2_HW_RAM_BUFFER))
2157 sky2_set_tx_stfwd(hw, port);
2159 ctl = gma_read16(hw, port, GM_GP_CTRL);
2160 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
2162 sky2_rx_clean(sky2);
2166 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
2167 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
2169 if (dev->mtu > ETH_DATA_LEN)
2170 mode |= GM_SMOD_JUMBO_ENA;
2172 gma_write16(hw, port, GM_SERIAL_MODE, mode);
2174 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
2176 err = sky2_rx_start(sky2);
2177 sky2_write32(hw, B0_IMSK, imask);
2179 sky2_read32(hw, B0_Y2_SP_LISR);
2180 napi_enable(&hw->napi);
2185 gma_write16(hw, port, GM_GP_CTRL, ctl);
2187 netif_wake_queue(dev);
2193 /* For small just reuse existing skb for next receive */
2194 static struct sk_buff *receive_copy(struct sky2_port *sky2,
2195 const struct rx_ring_info *re,
2198 struct sk_buff *skb;
2200 skb = netdev_alloc_skb(sky2->netdev, length + 2);
2202 skb_reserve(skb, 2);
2203 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2204 length, PCI_DMA_FROMDEVICE);
2205 skb_copy_from_linear_data(re->skb, skb->data, length);
2206 skb->ip_summed = re->skb->ip_summed;
2207 skb->csum = re->skb->csum;
2208 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2209 length, PCI_DMA_FROMDEVICE);
2210 re->skb->ip_summed = CHECKSUM_NONE;
2211 skb_put(skb, length);
2216 /* Adjust length of skb with fragments to match received data */
2217 static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2218 unsigned int length)
2223 /* put header into skb */
2224 size = min(length, hdr_space);
2229 num_frags = skb_shinfo(skb)->nr_frags;
2230 for (i = 0; i < num_frags; i++) {
2231 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2234 /* don't need this page */
2235 __free_page(frag->page);
2236 --skb_shinfo(skb)->nr_frags;
2238 size = min(length, (unsigned) PAGE_SIZE);
2241 skb->data_len += size;
2242 skb->truesize += size;
2249 /* Normal packet - take skb from ring element and put in a new one */
2250 static struct sk_buff *receive_new(struct sky2_port *sky2,
2251 struct rx_ring_info *re,
2252 unsigned int length)
2254 struct sk_buff *skb, *nskb;
2255 unsigned hdr_space = sky2->rx_data_size;
2257 /* Don't be tricky about reusing pages (yet) */
2258 nskb = sky2_rx_alloc(sky2);
2259 if (unlikely(!nskb))
2263 sky2_rx_unmap_skb(sky2->hw->pdev, re);
2265 prefetch(skb->data);
2267 if (sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space)) {
2268 dev_kfree_skb(nskb);
2273 if (skb_shinfo(skb)->nr_frags)
2274 skb_put_frags(skb, hdr_space, length);
2276 skb_put(skb, length);
2281 * Receive one packet.
2282 * For larger packets, get new buffer.
2284 static struct sk_buff *sky2_receive(struct net_device *dev,
2285 u16 length, u32 status)
2287 struct sky2_port *sky2 = netdev_priv(dev);
2288 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
2289 struct sk_buff *skb = NULL;
2290 u16 count = (status & GMR_FS_LEN) >> 16;
2292 #ifdef SKY2_VLAN_TAG_USED
2293 /* Account for vlan tag */
2294 if (sky2->vlgrp && (status & GMR_FS_VLAN))
2298 if (unlikely(netif_msg_rx_status(sky2)))
2299 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
2300 dev->name, sky2->rx_next, status, length);
2302 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
2303 prefetch(sky2->rx_ring + sky2->rx_next);
2305 /* This chip has hardware problems that generates bogus status.
2306 * So do only marginal checking and expect higher level protocols
2307 * to handle crap frames.
2309 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2310 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2314 if (status & GMR_FS_ANY_ERR)
2317 if (!(status & GMR_FS_RX_OK))
2320 /* if length reported by DMA does not match PHY, packet was truncated */
2321 if (length != count)
2325 if (length < copybreak)
2326 skb = receive_copy(sky2, re, length);
2328 skb = receive_new(sky2, re, length);
2330 sky2_rx_submit(sky2, re);
2335 /* Truncation of overlength packets
2336 causes PHY length to not match MAC length */
2337 ++dev->stats.rx_length_errors;
2338 if (netif_msg_rx_err(sky2) && net_ratelimit())
2339 pr_info(PFX "%s: rx length error: status %#x length %d\n",
2340 dev->name, status, length);
2344 ++dev->stats.rx_errors;
2345 if (status & GMR_FS_RX_FF_OV) {
2346 dev->stats.rx_over_errors++;
2350 if (netif_msg_rx_err(sky2) && net_ratelimit())
2351 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
2352 dev->name, status, length);
2354 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
2355 dev->stats.rx_length_errors++;
2356 if (status & GMR_FS_FRAGMENT)
2357 dev->stats.rx_frame_errors++;
2358 if (status & GMR_FS_CRC_ERR)
2359 dev->stats.rx_crc_errors++;
2364 /* Transmit complete */
2365 static inline void sky2_tx_done(struct net_device *dev, u16 last)
2367 struct sky2_port *sky2 = netdev_priv(dev);
2369 if (netif_running(dev)) {
2371 sky2_tx_complete(sky2, last);
2372 netif_tx_unlock(dev);
2376 static inline void sky2_skb_rx(const struct sky2_port *sky2,
2377 u32 status, struct sk_buff *skb)
2379 #ifdef SKY2_VLAN_TAG_USED
2380 u16 vlan_tag = be16_to_cpu(sky2->rx_tag);
2381 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2382 if (skb->ip_summed == CHECKSUM_NONE)
2383 vlan_hwaccel_receive_skb(skb, sky2->vlgrp, vlan_tag);
2385 vlan_gro_receive(&sky2->hw->napi, sky2->vlgrp,
2390 if (skb->ip_summed == CHECKSUM_NONE)
2391 netif_receive_skb(skb);
2393 napi_gro_receive(&sky2->hw->napi, skb);
2396 static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
2397 unsigned packets, unsigned bytes)
2400 struct net_device *dev = hw->dev[port];
2402 dev->stats.rx_packets += packets;
2403 dev->stats.rx_bytes += bytes;
2404 dev->last_rx = jiffies;
2405 sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
2409 /* Process status response ring */
2410 static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
2413 unsigned int total_bytes[2] = { 0 };
2414 unsigned int total_packets[2] = { 0 };
2418 struct sky2_port *sky2;
2419 struct sky2_status_le *le = hw->st_le + hw->st_idx;
2421 struct net_device *dev;
2422 struct sk_buff *skb;
2425 u8 opcode = le->opcode;
2427 if (!(opcode & HW_OWNER))
2430 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
2432 port = le->css & CSS_LINK_BIT;
2433 dev = hw->dev[port];
2434 sky2 = netdev_priv(dev);
2435 length = le16_to_cpu(le->length);
2436 status = le32_to_cpu(le->status);
2439 switch (opcode & ~HW_OWNER) {
2441 total_packets[port]++;
2442 total_bytes[port] += length;
2443 skb = sky2_receive(dev, length, status);
2444 if (unlikely(!skb)) {
2445 dev->stats.rx_dropped++;
2449 /* This chip reports checksum status differently */
2450 if (hw->flags & SKY2_HW_NEW_LE) {
2451 if (sky2->rx_csum &&
2452 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2453 (le->css & CSS_TCPUDPCSOK))
2454 skb->ip_summed = CHECKSUM_UNNECESSARY;
2456 skb->ip_summed = CHECKSUM_NONE;
2459 skb->protocol = eth_type_trans(skb, dev);
2461 sky2_skb_rx(sky2, status, skb);
2463 /* Stop after net poll weight */
2464 if (++work_done >= to_do)
2468 #ifdef SKY2_VLAN_TAG_USED
2470 sky2->rx_tag = length;
2474 sky2->rx_tag = length;
2481 /* If this happens then driver assuming wrong format */
2482 if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
2483 if (net_ratelimit())
2484 printk(KERN_NOTICE "%s: unexpected"
2485 " checksum status\n",
2490 /* Both checksum counters are programmed to start at
2491 * the same offset, so unless there is a problem they
2492 * should match. This failure is an early indication that
2493 * hardware receive checksumming won't work.
2495 if (likely(status >> 16 == (status & 0xffff))) {
2496 skb = sky2->rx_ring[sky2->rx_next].skb;
2497 skb->ip_summed = CHECKSUM_COMPLETE;
2498 skb->csum = status & 0xffff;
2500 printk(KERN_NOTICE PFX "%s: hardware receive "
2501 "checksum problem (status = %#x)\n",
2504 sky2_write32(sky2->hw,
2505 Q_ADDR(rxqaddr[port], Q_CSR),
2511 /* TX index reports status for both ports */
2512 BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
2513 sky2_tx_done(hw->dev[0], status & 0xfff);
2515 sky2_tx_done(hw->dev[1],
2516 ((status >> 24) & 0xff)
2517 | (u16)(length & 0xf) << 8);
2521 if (net_ratelimit())
2522 printk(KERN_WARNING PFX
2523 "unknown status opcode 0x%x\n", opcode);
2525 } while (hw->st_idx != idx);
2527 /* Fully processed status ring so clear irq */
2528 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2531 sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
2532 sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
2537 static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2539 struct net_device *dev = hw->dev[port];
2541 if (net_ratelimit())
2542 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2545 if (status & Y2_IS_PAR_RD1) {
2546 if (net_ratelimit())
2547 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2550 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2553 if (status & Y2_IS_PAR_WR1) {
2554 if (net_ratelimit())
2555 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2558 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2561 if (status & Y2_IS_PAR_MAC1) {
2562 if (net_ratelimit())
2563 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
2564 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2567 if (status & Y2_IS_PAR_RX1) {
2568 if (net_ratelimit())
2569 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
2570 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2573 if (status & Y2_IS_TCP_TXA1) {
2574 if (net_ratelimit())
2575 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2577 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2581 static void sky2_hw_intr(struct sky2_hw *hw)
2583 struct pci_dev *pdev = hw->pdev;
2584 u32 status = sky2_read32(hw, B0_HWE_ISRC);
2585 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2589 if (status & Y2_IS_TIST_OV)
2590 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
2592 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
2595 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2596 pci_err = sky2_pci_read16(hw, PCI_STATUS);
2597 if (net_ratelimit())
2598 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
2601 sky2_pci_write16(hw, PCI_STATUS,
2602 pci_err | PCI_STATUS_ERROR_BITS);
2603 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2606 if (status & Y2_IS_PCI_EXP) {
2607 /* PCI-Express uncorrectable Error occurred */
2610 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2611 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2612 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2614 if (net_ratelimit())
2615 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
2617 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2618 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2621 if (status & Y2_HWE_L1_MASK)
2622 sky2_hw_error(hw, 0, status);
2624 if (status & Y2_HWE_L1_MASK)
2625 sky2_hw_error(hw, 1, status);
2628 static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2630 struct net_device *dev = hw->dev[port];
2631 struct sky2_port *sky2 = netdev_priv(dev);
2632 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2634 if (netif_msg_intr(sky2))
2635 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2638 if (status & GM_IS_RX_CO_OV)
2639 gma_read16(hw, port, GM_RX_IRQ_SRC);
2641 if (status & GM_IS_TX_CO_OV)
2642 gma_read16(hw, port, GM_TX_IRQ_SRC);
2644 if (status & GM_IS_RX_FF_OR) {
2645 ++dev->stats.rx_fifo_errors;
2646 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2649 if (status & GM_IS_TX_FF_UR) {
2650 ++dev->stats.tx_fifo_errors;
2651 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2655 /* This should never happen it is a bug. */
2656 static void sky2_le_error(struct sky2_hw *hw, unsigned port,
2657 u16 q, unsigned ring_size)
2659 struct net_device *dev = hw->dev[port];
2660 struct sky2_port *sky2 = netdev_priv(dev);
2662 const u64 *le = (q == Q_R1 || q == Q_R2)
2663 ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
2665 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
2666 printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
2667 dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
2668 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
2670 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
2673 static int sky2_rx_hung(struct net_device *dev)
2675 struct sky2_port *sky2 = netdev_priv(dev);
2676 struct sky2_hw *hw = sky2->hw;
2677 unsigned port = sky2->port;
2678 unsigned rxq = rxqaddr[port];
2679 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2680 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2681 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2682 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2684 /* If idle and MAC or PCI is stuck */
2685 if (sky2->check.last == dev->last_rx &&
2686 ((mac_rp == sky2->check.mac_rp &&
2687 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2688 /* Check if the PCI RX hang */
2689 (fifo_rp == sky2->check.fifo_rp &&
2690 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2691 printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
2692 dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
2693 sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
2696 sky2->check.last = dev->last_rx;
2697 sky2->check.mac_rp = mac_rp;
2698 sky2->check.mac_lev = mac_lev;
2699 sky2->check.fifo_rp = fifo_rp;
2700 sky2->check.fifo_lev = fifo_lev;
2705 static void sky2_watchdog(unsigned long arg)
2707 struct sky2_hw *hw = (struct sky2_hw *) arg;
2709 /* Check for lost IRQ once a second */
2710 if (sky2_read32(hw, B0_ISRC)) {
2711 napi_schedule(&hw->napi);
2715 for (i = 0; i < hw->ports; i++) {
2716 struct net_device *dev = hw->dev[i];
2717 if (!netif_running(dev))
2721 /* For chips with Rx FIFO, check if stuck */
2722 if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
2723 sky2_rx_hung(dev)) {
2724 pr_info(PFX "%s: receiver hang detected\n",
2726 schedule_work(&hw->restart_work);
2735 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
2738 /* Hardware/software error handling */
2739 static void sky2_err_intr(struct sky2_hw *hw, u32 status)
2741 if (net_ratelimit())
2742 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
2744 if (status & Y2_IS_HW_ERR)
2747 if (status & Y2_IS_IRQ_MAC1)
2748 sky2_mac_intr(hw, 0);
2750 if (status & Y2_IS_IRQ_MAC2)
2751 sky2_mac_intr(hw, 1);
2753 if (status & Y2_IS_CHK_RX1)
2754 sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
2756 if (status & Y2_IS_CHK_RX2)
2757 sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
2759 if (status & Y2_IS_CHK_TXA1)
2760 sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
2762 if (status & Y2_IS_CHK_TXA2)
2763 sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
2766 static int sky2_poll(struct napi_struct *napi, int work_limit)
2768 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
2769 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
2773 if (unlikely(status & Y2_IS_ERROR))
2774 sky2_err_intr(hw, status);
2776 if (status & Y2_IS_IRQ_PHY1)
2777 sky2_phy_intr(hw, 0);
2779 if (status & Y2_IS_IRQ_PHY2)
2780 sky2_phy_intr(hw, 1);
2782 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
2783 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
2785 if (work_done >= work_limit)
2789 napi_complete(napi);
2790 sky2_read32(hw, B0_Y2_SP_LISR);
2796 static irqreturn_t sky2_intr(int irq, void *dev_id)
2798 struct sky2_hw *hw = dev_id;
2801 /* Reading this mask interrupts as side effect */
2802 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2803 if (status == 0 || status == ~0)
2806 prefetch(&hw->st_le[hw->st_idx]);
2808 napi_schedule(&hw->napi);
2813 #ifdef CONFIG_NET_POLL_CONTROLLER
2814 static void sky2_netpoll(struct net_device *dev)
2816 struct sky2_port *sky2 = netdev_priv(dev);
2818 napi_schedule(&sky2->hw->napi);
2822 /* Chip internal frequency for clock calculations */
2823 static u32 sky2_mhz(const struct sky2_hw *hw)
2825 switch (hw->chip_id) {
2826 case CHIP_ID_YUKON_EC:
2827 case CHIP_ID_YUKON_EC_U:
2828 case CHIP_ID_YUKON_EX:
2829 case CHIP_ID_YUKON_SUPR:
2830 case CHIP_ID_YUKON_UL_2:
2833 case CHIP_ID_YUKON_FE:
2836 case CHIP_ID_YUKON_FE_P:
2839 case CHIP_ID_YUKON_XL:
2847 static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2849 return sky2_mhz(hw) * us;
2852 static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2854 return clk / sky2_mhz(hw);
2858 static int __devinit sky2_init(struct sky2_hw *hw)
2862 /* Enable all clocks and check for bad PCI access */
2863 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
2865 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2867 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
2868 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2870 switch(hw->chip_id) {
2871 case CHIP_ID_YUKON_XL:
2872 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
2875 case CHIP_ID_YUKON_EC_U:
2876 hw->flags = SKY2_HW_GIGABIT
2878 | SKY2_HW_ADV_POWER_CTL;
2881 case CHIP_ID_YUKON_EX:
2882 hw->flags = SKY2_HW_GIGABIT
2885 | SKY2_HW_ADV_POWER_CTL;
2887 /* New transmit checksum */
2888 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
2889 hw->flags |= SKY2_HW_AUTO_TX_SUM;
2892 case CHIP_ID_YUKON_EC:
2893 /* This rev is really old, and requires untested workarounds */
2894 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
2895 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
2898 hw->flags = SKY2_HW_GIGABIT;
2901 case CHIP_ID_YUKON_FE:
2904 case CHIP_ID_YUKON_FE_P:
2905 hw->flags = SKY2_HW_NEWER_PHY
2907 | SKY2_HW_AUTO_TX_SUM
2908 | SKY2_HW_ADV_POWER_CTL;
2911 case CHIP_ID_YUKON_SUPR:
2912 hw->flags = SKY2_HW_GIGABIT
2915 | SKY2_HW_AUTO_TX_SUM
2916 | SKY2_HW_ADV_POWER_CTL;
2919 case CHIP_ID_YUKON_UL_2:
2920 hw->flags = SKY2_HW_GIGABIT
2921 | SKY2_HW_ADV_POWER_CTL;
2925 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
2930 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
2931 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
2932 hw->flags |= SKY2_HW_FIBRE_PHY;
2935 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2936 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2937 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2944 static void sky2_reset(struct sky2_hw *hw)
2946 struct pci_dev *pdev = hw->pdev;
2949 u32 hwe_mask = Y2_HWE_ALL_MASK;
2952 if (hw->chip_id == CHIP_ID_YUKON_EX) {
2953 status = sky2_read16(hw, HCU_CCSR);
2954 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
2955 HCU_CCSR_UC_STATE_MSK);
2956 sky2_write16(hw, HCU_CCSR, status);
2958 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2959 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
2962 sky2_write8(hw, B0_CTST, CS_RST_SET);
2963 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2965 /* allow writes to PCI config */
2966 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2968 /* clear PCI errors, if any */
2969 status = sky2_pci_read16(hw, PCI_STATUS);
2970 status |= PCI_STATUS_ERROR_BITS;
2971 sky2_pci_write16(hw, PCI_STATUS, status);
2973 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2975 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
2977 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2980 /* If error bit is stuck on ignore it */
2981 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
2982 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
2984 hwe_mask |= Y2_IS_PCI_EXP;
2988 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2990 for (i = 0; i < hw->ports; i++) {
2991 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2992 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
2994 if (hw->chip_id == CHIP_ID_YUKON_EX ||
2995 hw->chip_id == CHIP_ID_YUKON_SUPR)
2996 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
2997 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
3001 /* Clear I2C IRQ noise */
3002 sky2_write32(hw, B2_I2C_IRQ, 1);
3004 /* turn off hardware timer (unused) */
3005 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
3006 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
3008 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
3010 /* Turn off descriptor polling */
3011 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
3013 /* Turn off receive timestamp */
3014 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
3015 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
3017 /* enable the Tx Arbiters */
3018 for (i = 0; i < hw->ports; i++)
3019 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
3021 /* Initialize ram interface */
3022 for (i = 0; i < hw->ports; i++) {
3023 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
3025 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
3026 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
3027 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
3028 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
3029 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
3030 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
3031 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
3032 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
3033 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
3034 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
3035 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
3036 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
3039 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
3041 for (i = 0; i < hw->ports; i++)
3042 sky2_gmac_reset(hw, i);
3044 memset(hw->st_le, 0, STATUS_LE_BYTES);
3047 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
3048 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
3050 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
3051 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
3053 /* Set the list last index */
3054 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
3056 sky2_write16(hw, STAT_TX_IDX_TH, 10);
3057 sky2_write8(hw, STAT_FIFO_WM, 16);
3059 /* set Status-FIFO ISR watermark */
3060 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
3061 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
3063 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
3065 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
3066 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
3067 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
3069 /* enable status unit */
3070 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
3072 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3073 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3074 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3077 static void sky2_restart(struct work_struct *work)
3079 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
3080 struct net_device *dev;
3084 for (i = 0; i < hw->ports; i++) {
3086 if (netif_running(dev))
3090 napi_disable(&hw->napi);
3091 sky2_write32(hw, B0_IMSK, 0);
3093 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
3094 napi_enable(&hw->napi);
3096 for (i = 0; i < hw->ports; i++) {
3098 if (netif_running(dev)) {
3101 printk(KERN_INFO PFX "%s: could not restart %d\n",
3111 static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
3113 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
3116 static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3118 const struct sky2_port *sky2 = netdev_priv(dev);
3120 wol->supported = sky2_wol_supported(sky2->hw);
3121 wol->wolopts = sky2->wol;
3124 static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3126 struct sky2_port *sky2 = netdev_priv(dev);
3127 struct sky2_hw *hw = sky2->hw;
3129 if ((wol->wolopts & ~sky2_wol_supported(sky2->hw))
3130 || !device_can_wakeup(&hw->pdev->dev))
3133 sky2->wol = wol->wolopts;
3135 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3136 hw->chip_id == CHIP_ID_YUKON_EX ||
3137 hw->chip_id == CHIP_ID_YUKON_FE_P)
3138 sky2_write32(hw, B0_CTST, sky2->wol
3139 ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
3141 device_set_wakeup_enable(&hw->pdev->dev, sky2->wol);
3143 if (!netif_running(dev))
3144 sky2_wol_init(sky2);
3148 static u32 sky2_supported_modes(const struct sky2_hw *hw)
3150 if (sky2_is_copper(hw)) {
3151 u32 modes = SUPPORTED_10baseT_Half
3152 | SUPPORTED_10baseT_Full
3153 | SUPPORTED_100baseT_Half
3154 | SUPPORTED_100baseT_Full
3155 | SUPPORTED_Autoneg | SUPPORTED_TP;
3157 if (hw->flags & SKY2_HW_GIGABIT)
3158 modes |= SUPPORTED_1000baseT_Half
3159 | SUPPORTED_1000baseT_Full;
3162 return SUPPORTED_1000baseT_Half
3163 | SUPPORTED_1000baseT_Full
3168 static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3170 struct sky2_port *sky2 = netdev_priv(dev);
3171 struct sky2_hw *hw = sky2->hw;
3173 ecmd->transceiver = XCVR_INTERNAL;
3174 ecmd->supported = sky2_supported_modes(hw);
3175 ecmd->phy_address = PHY_ADDR_MARV;
3176 if (sky2_is_copper(hw)) {
3177 ecmd->port = PORT_TP;
3178 ecmd->speed = sky2->speed;
3180 ecmd->speed = SPEED_1000;
3181 ecmd->port = PORT_FIBRE;
3184 ecmd->advertising = sky2->advertising;
3185 ecmd->autoneg = sky2->autoneg;
3186 ecmd->duplex = sky2->duplex;
3190 static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3192 struct sky2_port *sky2 = netdev_priv(dev);
3193 const struct sky2_hw *hw = sky2->hw;
3194 u32 supported = sky2_supported_modes(hw);
3196 if (ecmd->autoneg == AUTONEG_ENABLE) {
3197 ecmd->advertising = supported;
3203 switch (ecmd->speed) {
3205 if (ecmd->duplex == DUPLEX_FULL)
3206 setting = SUPPORTED_1000baseT_Full;
3207 else if (ecmd->duplex == DUPLEX_HALF)
3208 setting = SUPPORTED_1000baseT_Half;
3213 if (ecmd->duplex == DUPLEX_FULL)
3214 setting = SUPPORTED_100baseT_Full;
3215 else if (ecmd->duplex == DUPLEX_HALF)
3216 setting = SUPPORTED_100baseT_Half;
3222 if (ecmd->duplex == DUPLEX_FULL)
3223 setting = SUPPORTED_10baseT_Full;
3224 else if (ecmd->duplex == DUPLEX_HALF)
3225 setting = SUPPORTED_10baseT_Half;
3233 if ((setting & supported) == 0)
3236 sky2->speed = ecmd->speed;
3237 sky2->duplex = ecmd->duplex;
3240 sky2->autoneg = ecmd->autoneg;
3241 sky2->advertising = ecmd->advertising;
3243 if (netif_running(dev)) {
3244 sky2_phy_reinit(sky2);
3245 sky2_set_multicast(dev);
3251 static void sky2_get_drvinfo(struct net_device *dev,
3252 struct ethtool_drvinfo *info)
3254 struct sky2_port *sky2 = netdev_priv(dev);
3256 strcpy(info->driver, DRV_NAME);
3257 strcpy(info->version, DRV_VERSION);
3258 strcpy(info->fw_version, "N/A");
3259 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3262 static const struct sky2_stat {
3263 char name[ETH_GSTRING_LEN];
3266 { "tx_bytes", GM_TXO_OK_HI },
3267 { "rx_bytes", GM_RXO_OK_HI },
3268 { "tx_broadcast", GM_TXF_BC_OK },
3269 { "rx_broadcast", GM_RXF_BC_OK },
3270 { "tx_multicast", GM_TXF_MC_OK },
3271 { "rx_multicast", GM_RXF_MC_OK },
3272 { "tx_unicast", GM_TXF_UC_OK },
3273 { "rx_unicast", GM_RXF_UC_OK },
3274 { "tx_mac_pause", GM_TXF_MPAUSE },
3275 { "rx_mac_pause", GM_RXF_MPAUSE },
3276 { "collisions", GM_TXF_COL },
3277 { "late_collision",GM_TXF_LAT_COL },
3278 { "aborted", GM_TXF_ABO_COL },
3279 { "single_collisions", GM_TXF_SNG_COL },
3280 { "multi_collisions", GM_TXF_MUL_COL },
3282 { "rx_short", GM_RXF_SHT },
3283 { "rx_runt", GM_RXE_FRAG },
3284 { "rx_64_byte_packets", GM_RXF_64B },
3285 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3286 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3287 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3288 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3289 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3290 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
3291 { "rx_too_long", GM_RXF_LNG_ERR },
3292 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3293 { "rx_jabber", GM_RXF_JAB_PKT },
3294 { "rx_fcs_error", GM_RXF_FCS_ERR },
3296 { "tx_64_byte_packets", GM_TXF_64B },
3297 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3298 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3299 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3300 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3301 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3302 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3303 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
3306 static u32 sky2_get_rx_csum(struct net_device *dev)
3308 struct sky2_port *sky2 = netdev_priv(dev);
3310 return sky2->rx_csum;
3313 static int sky2_set_rx_csum(struct net_device *dev, u32 data)
3315 struct sky2_port *sky2 = netdev_priv(dev);
3317 sky2->rx_csum = data;
3319 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
3320 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
3325 static u32 sky2_get_msglevel(struct net_device *netdev)
3327 struct sky2_port *sky2 = netdev_priv(netdev);
3328 return sky2->msg_enable;
3331 static int sky2_nway_reset(struct net_device *dev)
3333 struct sky2_port *sky2 = netdev_priv(dev);
3335 if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
3338 sky2_phy_reinit(sky2);
3339 sky2_set_multicast(dev);
3344 static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
3346 struct sky2_hw *hw = sky2->hw;
3347 unsigned port = sky2->port;
3350 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
3351 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
3352 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
3353 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
3355 for (i = 2; i < count; i++)
3356 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
3359 static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3361 struct sky2_port *sky2 = netdev_priv(netdev);
3362 sky2->msg_enable = value;
3365 static int sky2_get_sset_count(struct net_device *dev, int sset)
3369 return ARRAY_SIZE(sky2_stats);
3375 static void sky2_get_ethtool_stats(struct net_device *dev,
3376 struct ethtool_stats *stats, u64 * data)
3378 struct sky2_port *sky2 = netdev_priv(dev);
3380 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
3383 static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
3387 switch (stringset) {
3389 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3390 memcpy(data + i * ETH_GSTRING_LEN,
3391 sky2_stats[i].name, ETH_GSTRING_LEN);
3396 static int sky2_set_mac_address(struct net_device *dev, void *p)
3398 struct sky2_port *sky2 = netdev_priv(dev);
3399 struct sky2_hw *hw = sky2->hw;
3400 unsigned port = sky2->port;
3401 const struct sockaddr *addr = p;
3403 if (!is_valid_ether_addr(addr->sa_data))
3404 return -EADDRNOTAVAIL;
3406 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
3407 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
3408 dev->dev_addr, ETH_ALEN);
3409 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
3410 dev->dev_addr, ETH_ALEN);
3412 /* virtual address for data */
3413 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3415 /* physical address: used for pause frames */
3416 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
3421 static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3425 bit = ether_crc(ETH_ALEN, addr) & 63;
3426 filter[bit >> 3] |= 1 << (bit & 7);
3429 static void sky2_set_multicast(struct net_device *dev)
3431 struct sky2_port *sky2 = netdev_priv(dev);
3432 struct sky2_hw *hw = sky2->hw;
3433 unsigned port = sky2->port;
3434 struct dev_mc_list *list = dev->mc_list;
3438 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
3440 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
3441 memset(filter, 0, sizeof(filter));
3443 reg = gma_read16(hw, port, GM_RX_CTRL);
3444 reg |= GM_RXCR_UCF_ENA;
3446 if (dev->flags & IFF_PROMISC) /* promiscuous */
3447 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
3448 else if (dev->flags & IFF_ALLMULTI)
3449 memset(filter, 0xff, sizeof(filter));
3450 else if (dev->mc_count == 0 && !rx_pause)
3451 reg &= ~GM_RXCR_MCF_ENA;
3454 reg |= GM_RXCR_MCF_ENA;
3457 sky2_add_filter(filter, pause_mc_addr);
3459 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
3460 sky2_add_filter(filter, list->dmi_addr);
3463 gma_write16(hw, port, GM_MC_ADDR_H1,
3464 (u16) filter[0] | ((u16) filter[1] << 8));
3465 gma_write16(hw, port, GM_MC_ADDR_H2,
3466 (u16) filter[2] | ((u16) filter[3] << 8));
3467 gma_write16(hw, port, GM_MC_ADDR_H3,
3468 (u16) filter[4] | ((u16) filter[5] << 8));
3469 gma_write16(hw, port, GM_MC_ADDR_H4,
3470 (u16) filter[6] | ((u16) filter[7] << 8));
3472 gma_write16(hw, port, GM_RX_CTRL, reg);
3475 /* Can have one global because blinking is controlled by
3476 * ethtool and that is always under RTNL mutex
3478 static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
3480 struct sky2_hw *hw = sky2->hw;
3481 unsigned port = sky2->port;
3483 spin_lock_bh(&sky2->phy_lock);
3484 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3485 hw->chip_id == CHIP_ID_YUKON_EX ||
3486 hw->chip_id == CHIP_ID_YUKON_SUPR) {
3488 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3489 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3493 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3494 PHY_M_LEDC_LOS_CTRL(8) |
3495 PHY_M_LEDC_INIT_CTRL(8) |
3496 PHY_M_LEDC_STA1_CTRL(8) |
3497 PHY_M_LEDC_STA0_CTRL(8));
3500 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3501 PHY_M_LEDC_LOS_CTRL(9) |
3502 PHY_M_LEDC_INIT_CTRL(9) |
3503 PHY_M_LEDC_STA1_CTRL(9) |
3504 PHY_M_LEDC_STA0_CTRL(9));
3507 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3508 PHY_M_LEDC_LOS_CTRL(0xa) |
3509 PHY_M_LEDC_INIT_CTRL(0xa) |
3510 PHY_M_LEDC_STA1_CTRL(0xa) |
3511 PHY_M_LEDC_STA0_CTRL(0xa));
3514 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3515 PHY_M_LEDC_LOS_CTRL(1) |
3516 PHY_M_LEDC_INIT_CTRL(8) |
3517 PHY_M_LEDC_STA1_CTRL(7) |
3518 PHY_M_LEDC_STA0_CTRL(7));
3521 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3523 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
3524 PHY_M_LED_MO_DUP(mode) |
3525 PHY_M_LED_MO_10(mode) |
3526 PHY_M_LED_MO_100(mode) |
3527 PHY_M_LED_MO_1000(mode) |
3528 PHY_M_LED_MO_RX(mode) |
3529 PHY_M_LED_MO_TX(mode));
3531 spin_unlock_bh(&sky2->phy_lock);
3534 /* blink LED's for finding board */
3535 static int sky2_phys_id(struct net_device *dev, u32 data)
3537 struct sky2_port *sky2 = netdev_priv(dev);
3543 for (i = 0; i < data; i++) {
3544 sky2_led(sky2, MO_LED_ON);
3545 if (msleep_interruptible(500))
3547 sky2_led(sky2, MO_LED_OFF);
3548 if (msleep_interruptible(500))
3551 sky2_led(sky2, MO_LED_NORM);
3556 static void sky2_get_pauseparam(struct net_device *dev,
3557 struct ethtool_pauseparam *ecmd)
3559 struct sky2_port *sky2 = netdev_priv(dev);
3561 switch (sky2->flow_mode) {
3563 ecmd->tx_pause = ecmd->rx_pause = 0;
3566 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3569 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3572 ecmd->tx_pause = ecmd->rx_pause = 1;
3575 ecmd->autoneg = sky2->autoneg;
3578 static int sky2_set_pauseparam(struct net_device *dev,
3579 struct ethtool_pauseparam *ecmd)
3581 struct sky2_port *sky2 = netdev_priv(dev);
3583 sky2->autoneg = ecmd->autoneg;
3584 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
3586 if (netif_running(dev))
3587 sky2_phy_reinit(sky2);
3592 static int sky2_get_coalesce(struct net_device *dev,
3593 struct ethtool_coalesce *ecmd)
3595 struct sky2_port *sky2 = netdev_priv(dev);
3596 struct sky2_hw *hw = sky2->hw;
3598 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3599 ecmd->tx_coalesce_usecs = 0;
3601 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3602 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3604 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3606 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3607 ecmd->rx_coalesce_usecs = 0;
3609 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3610 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3612 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3614 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3615 ecmd->rx_coalesce_usecs_irq = 0;
3617 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3618 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3621 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3626 /* Note: this affect both ports */
3627 static int sky2_set_coalesce(struct net_device *dev,
3628 struct ethtool_coalesce *ecmd)
3630 struct sky2_port *sky2 = netdev_priv(dev);
3631 struct sky2_hw *hw = sky2->hw;
3632 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
3634 if (ecmd->tx_coalesce_usecs > tmax ||
3635 ecmd->rx_coalesce_usecs > tmax ||
3636 ecmd->rx_coalesce_usecs_irq > tmax)
3639 if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
3641 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
3643 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
3646 if (ecmd->tx_coalesce_usecs == 0)
3647 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3649 sky2_write32(hw, STAT_TX_TIMER_INI,
3650 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3651 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3653 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3655 if (ecmd->rx_coalesce_usecs == 0)
3656 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3658 sky2_write32(hw, STAT_LEV_TIMER_INI,
3659 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3660 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3662 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3664 if (ecmd->rx_coalesce_usecs_irq == 0)
3665 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3667 sky2_write32(hw, STAT_ISR_TIMER_INI,
3668 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3669 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3671 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3675 static void sky2_get_ringparam(struct net_device *dev,
3676 struct ethtool_ringparam *ering)
3678 struct sky2_port *sky2 = netdev_priv(dev);
3680 ering->rx_max_pending = RX_MAX_PENDING;
3681 ering->rx_mini_max_pending = 0;
3682 ering->rx_jumbo_max_pending = 0;
3683 ering->tx_max_pending = TX_RING_SIZE - 1;
3685 ering->rx_pending = sky2->rx_pending;
3686 ering->rx_mini_pending = 0;
3687 ering->rx_jumbo_pending = 0;
3688 ering->tx_pending = sky2->tx_pending;
3691 static int sky2_set_ringparam(struct net_device *dev,
3692 struct ethtool_ringparam *ering)
3694 struct sky2_port *sky2 = netdev_priv(dev);
3697 if (ering->rx_pending > RX_MAX_PENDING ||
3698 ering->rx_pending < 8 ||
3699 ering->tx_pending < MAX_SKB_TX_LE ||
3700 ering->tx_pending > TX_RING_SIZE - 1)
3703 if (netif_running(dev))
3706 sky2->rx_pending = ering->rx_pending;
3707 sky2->tx_pending = ering->tx_pending;
3709 if (netif_running(dev)) {
3718 static int sky2_get_regs_len(struct net_device *dev)
3724 * Returns copy of control register region
3725 * Note: ethtool_get_regs always provides full size (16k) buffer
3727 static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3730 const struct sky2_port *sky2 = netdev_priv(dev);
3731 const void __iomem *io = sky2->hw->regs;
3736 for (b = 0; b < 128; b++) {
3737 /* This complicated switch statement is to make sure and
3738 * only access regions that are unreserved.
3739 * Some blocks are only valid on dual port cards.
3740 * and block 3 has some special diagnostic registers that
3745 /* skip diagnostic ram region */
3746 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
3749 /* dual port cards only */
3750 case 5: /* Tx Arbiter 2 */
3752 case 14 ... 15: /* TX2 */
3753 case 17: case 19: /* Ram Buffer 2 */
3754 case 22 ... 23: /* Tx Ram Buffer 2 */
3755 case 25: /* Rx MAC Fifo 1 */
3756 case 27: /* Tx MAC Fifo 2 */
3757 case 31: /* GPHY 2 */
3758 case 40 ... 47: /* Pattern Ram 2 */
3759 case 52: case 54: /* TCP Segmentation 2 */
3760 case 112 ... 116: /* GMAC 2 */
3761 if (sky2->hw->ports == 1)
3764 case 0: /* Control */
3765 case 2: /* Mac address */
3766 case 4: /* Tx Arbiter 1 */
3767 case 7: /* PCI express reg */
3769 case 12 ... 13: /* TX1 */
3770 case 16: case 18:/* Rx Ram Buffer 1 */
3771 case 20 ... 21: /* Tx Ram Buffer 1 */
3772 case 24: /* Rx MAC Fifo 1 */
3773 case 26: /* Tx MAC Fifo 1 */
3774 case 28 ... 29: /* Descriptor and status unit */
3775 case 30: /* GPHY 1*/
3776 case 32 ... 39: /* Pattern Ram 1 */
3777 case 48: case 50: /* TCP Segmentation 1 */
3778 case 56 ... 60: /* PCI space */
3779 case 80 ... 84: /* GMAC 1 */
3780 memcpy_fromio(p, io, 128);
3792 /* In order to do Jumbo packets on these chips, need to turn off the
3793 * transmit store/forward. Therefore checksum offload won't work.
3795 static int no_tx_offload(struct net_device *dev)
3797 const struct sky2_port *sky2 = netdev_priv(dev);
3798 const struct sky2_hw *hw = sky2->hw;
3800 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
3803 static int sky2_set_tx_csum(struct net_device *dev, u32 data)
3805 if (data && no_tx_offload(dev))
3808 return ethtool_op_set_tx_csum(dev, data);
3812 static int sky2_set_tso(struct net_device *dev, u32 data)
3814 if (data && no_tx_offload(dev))
3817 return ethtool_op_set_tso(dev, data);
3820 static int sky2_get_eeprom_len(struct net_device *dev)
3822 struct sky2_port *sky2 = netdev_priv(dev);
3823 struct sky2_hw *hw = sky2->hw;
3826 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
3827 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3830 static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
3832 unsigned long start = jiffies;
3834 while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
3835 /* Can take up to 10.6 ms for write */
3836 if (time_after(jiffies, start + HZ/4)) {
3837 dev_err(&hw->pdev->dev, PFX "VPD cycle timed out");
3846 static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
3847 u16 offset, size_t length)
3851 while (length > 0) {
3854 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
3855 rc = sky2_vpd_wait(hw, cap, 0);
3859 val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
3861 memcpy(data, &val, min(sizeof(val), length));
3862 offset += sizeof(u32);
3863 data += sizeof(u32);
3864 length -= sizeof(u32);
3870 static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
3871 u16 offset, unsigned int length)
3876 for (i = 0; i < length; i += sizeof(u32)) {
3877 u32 val = *(u32 *)(data + i);
3879 sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
3880 sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
3882 rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
3889 static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3892 struct sky2_port *sky2 = netdev_priv(dev);
3893 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3898 eeprom->magic = SKY2_EEPROM_MAGIC;
3900 return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
3903 static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3906 struct sky2_port *sky2 = netdev_priv(dev);
3907 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3912 if (eeprom->magic != SKY2_EEPROM_MAGIC)
3915 /* Partial writes not supported */
3916 if ((eeprom->offset & 3) || (eeprom->len & 3))
3919 return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
3923 static const struct ethtool_ops sky2_ethtool_ops = {
3924 .get_settings = sky2_get_settings,
3925 .set_settings = sky2_set_settings,
3926 .get_drvinfo = sky2_get_drvinfo,
3927 .get_wol = sky2_get_wol,
3928 .set_wol = sky2_set_wol,
3929 .get_msglevel = sky2_get_msglevel,
3930 .set_msglevel = sky2_set_msglevel,
3931 .nway_reset = sky2_nway_reset,
3932 .get_regs_len = sky2_get_regs_len,
3933 .get_regs = sky2_get_regs,
3934 .get_link = ethtool_op_get_link,
3935 .get_eeprom_len = sky2_get_eeprom_len,
3936 .get_eeprom = sky2_get_eeprom,
3937 .set_eeprom = sky2_set_eeprom,
3938 .set_sg = ethtool_op_set_sg,
3939 .set_tx_csum = sky2_set_tx_csum,
3940 .set_tso = sky2_set_tso,
3941 .get_rx_csum = sky2_get_rx_csum,
3942 .set_rx_csum = sky2_set_rx_csum,
3943 .get_strings = sky2_get_strings,
3944 .get_coalesce = sky2_get_coalesce,
3945 .set_coalesce = sky2_set_coalesce,
3946 .get_ringparam = sky2_get_ringparam,
3947 .set_ringparam = sky2_set_ringparam,
3948 .get_pauseparam = sky2_get_pauseparam,
3949 .set_pauseparam = sky2_set_pauseparam,
3950 .phys_id = sky2_phys_id,
3951 .get_sset_count = sky2_get_sset_count,
3952 .get_ethtool_stats = sky2_get_ethtool_stats,
3955 #ifdef CONFIG_SKY2_DEBUG
3957 static struct dentry *sky2_debug;
3961 * Read and parse the first part of Vital Product Data
3963 #define VPD_SIZE 128
3964 #define VPD_MAGIC 0x82
3966 static const struct vpd_tag {
3970 { "PN", "Part Number" },
3971 { "EC", "Engineering Level" },
3972 { "MN", "Manufacturer" },
3973 { "SN", "Serial Number" },
3974 { "YA", "Asset Tag" },
3975 { "VL", "First Error Log Message" },
3976 { "VF", "Second Error Log Message" },
3977 { "VB", "Boot Agent ROM Configuration" },
3978 { "VE", "EFI UNDI Configuration" },
3981 static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
3989 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
3990 vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3992 seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
3993 buf = kmalloc(vpd_size, GFP_KERNEL);
3995 seq_puts(seq, "no memory!\n");
3999 if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
4000 seq_puts(seq, "VPD read failed\n");
4004 if (buf[0] != VPD_MAGIC) {
4005 seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
4009 if (len == 0 || len > vpd_size - 4) {
4010 seq_printf(seq, "Invalid id length: %d\n", len);
4014 seq_printf(seq, "%.*s\n", len, buf + 3);
4017 while (offs < vpd_size - 4) {
4020 if (!memcmp("RW", buf + offs, 2)) /* end marker */
4022 len = buf[offs + 2];
4023 if (offs + len + 3 >= vpd_size)
4026 for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
4027 if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
4028 seq_printf(seq, " %s: %.*s\n",
4029 vpd_tags[i].label, len, buf + offs + 3);
4039 static int sky2_debug_show(struct seq_file *seq, void *v)
4041 struct net_device *dev = seq->private;
4042 const struct sky2_port *sky2 = netdev_priv(dev);
4043 struct sky2_hw *hw = sky2->hw;
4044 unsigned port = sky2->port;
4048 sky2_show_vpd(seq, hw);
4050 seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
4051 sky2_read32(hw, B0_ISRC),
4052 sky2_read32(hw, B0_IMSK),
4053 sky2_read32(hw, B0_Y2_SP_ICR));
4055 if (!netif_running(dev)) {
4056 seq_printf(seq, "network not running\n");
4060 napi_disable(&hw->napi);
4061 last = sky2_read16(hw, STAT_PUT_IDX);
4063 if (hw->st_idx == last)
4064 seq_puts(seq, "Status ring (empty)\n");
4066 seq_puts(seq, "Status ring\n");
4067 for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
4068 idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
4069 const struct sky2_status_le *le = hw->st_le + idx;
4070 seq_printf(seq, "[%d] %#x %d %#x\n",
4071 idx, le->opcode, le->length, le->status);
4073 seq_puts(seq, "\n");
4076 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
4077 sky2->tx_cons, sky2->tx_prod,
4078 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
4079 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
4081 /* Dump contents of tx ring */
4083 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
4084 idx = RING_NEXT(idx, TX_RING_SIZE)) {
4085 const struct sky2_tx_le *le = sky2->tx_le + idx;
4086 u32 a = le32_to_cpu(le->addr);
4089 seq_printf(seq, "%u:", idx);
4092 switch(le->opcode & ~HW_OWNER) {
4094 seq_printf(seq, " %#x:", a);
4097 seq_printf(seq, " mtu=%d", a);
4100 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
4103 seq_printf(seq, " csum=%#x", a);
4106 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
4109 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
4112 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
4115 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
4116 a, le16_to_cpu(le->length));
4119 if (le->ctrl & EOP) {
4120 seq_putc(seq, '\n');
4125 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
4126 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
4127 last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
4128 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
4130 sky2_read32(hw, B0_Y2_SP_LISR);
4131 napi_enable(&hw->napi);
4135 static int sky2_debug_open(struct inode *inode, struct file *file)
4137 return single_open(file, sky2_debug_show, inode->i_private);
4140 static const struct file_operations sky2_debug_fops = {
4141 .owner = THIS_MODULE,
4142 .open = sky2_debug_open,
4144 .llseek = seq_lseek,
4145 .release = single_release,
4149 * Use network device events to create/remove/rename
4150 * debugfs file entries
4152 static int sky2_device_event(struct notifier_block *unused,
4153 unsigned long event, void *ptr)
4155 struct net_device *dev = ptr;
4156 struct sky2_port *sky2 = netdev_priv(dev);
4158 if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
4162 case NETDEV_CHANGENAME:
4163 if (sky2->debugfs) {
4164 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
4165 sky2_debug, dev->name);
4169 case NETDEV_GOING_DOWN:
4170 if (sky2->debugfs) {
4171 printk(KERN_DEBUG PFX "%s: remove debugfs\n",
4173 debugfs_remove(sky2->debugfs);
4174 sky2->debugfs = NULL;
4179 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
4182 if (IS_ERR(sky2->debugfs))
4183 sky2->debugfs = NULL;
4189 static struct notifier_block sky2_notifier = {
4190 .notifier_call = sky2_device_event,
4194 static __init void sky2_debug_init(void)
4198 ent = debugfs_create_dir("sky2", NULL);
4199 if (!ent || IS_ERR(ent))
4203 register_netdevice_notifier(&sky2_notifier);
4206 static __exit void sky2_debug_cleanup(void)
4209 unregister_netdevice_notifier(&sky2_notifier);
4210 debugfs_remove(sky2_debug);
4216 #define sky2_debug_init()
4217 #define sky2_debug_cleanup()
4220 /* Two copies of network device operations to handle special case of
4221 not allowing netpoll on second port */
4222 static const struct net_device_ops sky2_netdev_ops[2] = {
4224 .ndo_open = sky2_up,
4225 .ndo_stop = sky2_down,
4226 .ndo_start_xmit = sky2_xmit_frame,
4227 .ndo_do_ioctl = sky2_ioctl,
4228 .ndo_validate_addr = eth_validate_addr,
4229 .ndo_set_mac_address = sky2_set_mac_address,
4230 .ndo_set_multicast_list = sky2_set_multicast,
4231 .ndo_change_mtu = sky2_change_mtu,
4232 .ndo_tx_timeout = sky2_tx_timeout,
4233 #ifdef SKY2_VLAN_TAG_USED
4234 .ndo_vlan_rx_register = sky2_vlan_rx_register,
4236 #ifdef CONFIG_NET_POLL_CONTROLLER
4237 .ndo_poll_controller = sky2_netpoll,
4241 .ndo_open = sky2_up,
4242 .ndo_stop = sky2_down,
4243 .ndo_start_xmit = sky2_xmit_frame,
4244 .ndo_do_ioctl = sky2_ioctl,
4245 .ndo_validate_addr = eth_validate_addr,
4246 .ndo_set_mac_address = sky2_set_mac_address,
4247 .ndo_set_multicast_list = sky2_set_multicast,
4248 .ndo_change_mtu = sky2_change_mtu,
4249 .ndo_tx_timeout = sky2_tx_timeout,
4250 #ifdef SKY2_VLAN_TAG_USED
4251 .ndo_vlan_rx_register = sky2_vlan_rx_register,
4256 /* Initialize network device */
4257 static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
4259 int highmem, int wol)
4261 struct sky2_port *sky2;
4262 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
4265 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
4269 SET_NETDEV_DEV(dev, &hw->pdev->dev);
4270 dev->irq = hw->pdev->irq;
4271 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
4272 dev->watchdog_timeo = TX_WATCHDOG;
4273 dev->netdev_ops = &sky2_netdev_ops[port];
4275 sky2 = netdev_priv(dev);
4278 sky2->msg_enable = netif_msg_init(debug, default_msg);
4280 /* Auto speed and flow control */
4281 sky2->autoneg = AUTONEG_ENABLE;
4282 sky2->flow_mode = FC_BOTH;
4286 sky2->advertising = sky2_supported_modes(hw);
4287 sky2->rx_csum = (hw->chip_id != CHIP_ID_YUKON_XL);
4290 spin_lock_init(&sky2->phy_lock);
4291 sky2->tx_pending = TX_DEF_PENDING;
4292 sky2->rx_pending = RX_DEF_PENDING;
4294 hw->dev[port] = dev;
4298 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
4300 dev->features |= NETIF_F_HIGHDMA;
4302 #ifdef SKY2_VLAN_TAG_USED
4303 /* The workaround for FE+ status conflicts with VLAN tag detection. */
4304 if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
4305 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
4306 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
4310 /* read the mac address */
4311 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
4312 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
4317 static void __devinit sky2_show_addr(struct net_device *dev)
4319 const struct sky2_port *sky2 = netdev_priv(dev);
4321 if (netif_msg_probe(sky2))
4322 printk(KERN_INFO PFX "%s: addr %pM\n",
4323 dev->name, dev->dev_addr);
4326 /* Handle software interrupt used during MSI test */
4327 static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
4329 struct sky2_hw *hw = dev_id;
4330 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4335 if (status & Y2_IS_IRQ_SW) {
4336 hw->flags |= SKY2_HW_USE_MSI;
4337 wake_up(&hw->msi_wait);
4338 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4340 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4345 /* Test interrupt path by forcing a a software IRQ */
4346 static int __devinit sky2_test_msi(struct sky2_hw *hw)
4348 struct pci_dev *pdev = hw->pdev;
4351 init_waitqueue_head (&hw->msi_wait);
4353 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4355 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
4357 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
4361 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
4362 sky2_read8(hw, B0_CTST);
4364 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
4366 if (!(hw->flags & SKY2_HW_USE_MSI)) {
4367 /* MSI test failed, go back to INTx mode */
4368 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4369 "switching to INTx mode.\n");
4372 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4375 sky2_write32(hw, B0_IMSK, 0);
4376 sky2_read32(hw, B0_IMSK);
4378 free_irq(pdev->irq, hw);
4383 /* This driver supports yukon2 chipset only */
4384 static const char *sky2_name(u8 chipid, char *buf, int sz)
4386 const char *name[] = {
4388 "EC Ultra", /* 0xb4 */
4389 "Extreme", /* 0xb5 */
4393 "Supreme", /* 0xb9 */
4397 if (chipid >= CHIP_ID_YUKON_XL && chipid < CHIP_ID_YUKON_UL_2)
4398 strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
4400 snprintf(buf, sz, "(chip %#x)", chipid);
4404 static int __devinit sky2_probe(struct pci_dev *pdev,
4405 const struct pci_device_id *ent)
4407 struct net_device *dev;
4409 int err, using_dac = 0, wol_default;
4413 err = pci_enable_device(pdev);
4415 dev_err(&pdev->dev, "cannot enable PCI device\n");
4419 /* Get configuration information
4420 * Note: only regular PCI config access once to test for HW issues
4421 * other PCI access through shared memory for speed and to
4422 * avoid MMCONFIG problems.
4424 err = pci_read_config_dword(pdev, PCI_DEV_REG2, ®);
4426 dev_err(&pdev->dev, "PCI read config failed\n");
4431 dev_err(&pdev->dev, "PCI configuration read error\n");
4435 err = pci_request_regions(pdev, DRV_NAME);
4437 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
4438 goto err_out_disable;
4441 pci_set_master(pdev);
4443 if (sizeof(dma_addr_t) > sizeof(u32) &&
4444 !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
4446 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
4448 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4449 "for consistent allocations\n");
4450 goto err_out_free_regions;
4453 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
4455 dev_err(&pdev->dev, "no usable DMA configuration\n");
4456 goto err_out_free_regions;
4462 /* The sk98lin vendor driver uses hardware byte swapping but
4463 * this driver uses software swapping.
4465 reg &= ~PCI_REV_DESC;
4466 err = pci_write_config_dword(pdev,PCI_DEV_REG2, reg);
4468 dev_err(&pdev->dev, "PCI write config failed\n");
4469 goto err_out_free_regions;
4473 wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
4476 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
4478 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
4479 goto err_out_free_regions;
4484 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4486 dev_err(&pdev->dev, "cannot map device registers\n");
4487 goto err_out_free_hw;
4490 /* ring for status responses */
4491 hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
4493 goto err_out_iounmap;
4495 err = sky2_init(hw);
4497 goto err_out_iounmap;
4499 dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
4500 sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
4504 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
4507 goto err_out_free_pci;
4510 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4511 err = sky2_test_msi(hw);
4512 if (err == -EOPNOTSUPP)
4513 pci_disable_msi(pdev);
4515 goto err_out_free_netdev;
4518 err = register_netdev(dev);
4520 dev_err(&pdev->dev, "cannot register net device\n");
4521 goto err_out_free_netdev;
4524 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
4526 err = request_irq(pdev->irq, sky2_intr,
4527 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
4530 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
4531 goto err_out_unregister;
4533 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
4534 napi_enable(&hw->napi);
4536 sky2_show_addr(dev);
4538 if (hw->ports > 1) {
4539 struct net_device *dev1;
4541 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
4543 dev_warn(&pdev->dev, "allocation for second device failed\n");
4544 else if ((err = register_netdev(dev1))) {
4545 dev_warn(&pdev->dev,
4546 "register of second port failed (%d)\n", err);
4550 sky2_show_addr(dev1);
4553 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
4554 INIT_WORK(&hw->restart_work, sky2_restart);
4556 pci_set_drvdata(pdev, hw);
4561 if (hw->flags & SKY2_HW_USE_MSI)
4562 pci_disable_msi(pdev);
4563 unregister_netdev(dev);
4564 err_out_free_netdev:
4567 sky2_write8(hw, B0_CTST, CS_RST_SET);
4568 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
4573 err_out_free_regions:
4574 pci_release_regions(pdev);
4576 pci_disable_device(pdev);
4578 pci_set_drvdata(pdev, NULL);
4582 static void __devexit sky2_remove(struct pci_dev *pdev)
4584 struct sky2_hw *hw = pci_get_drvdata(pdev);
4590 del_timer_sync(&hw->watchdog_timer);
4591 cancel_work_sync(&hw->restart_work);
4593 for (i = hw->ports-1; i >= 0; --i)
4594 unregister_netdev(hw->dev[i]);
4596 sky2_write32(hw, B0_IMSK, 0);
4600 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
4601 sky2_write8(hw, B0_CTST, CS_RST_SET);
4602 sky2_read8(hw, B0_CTST);
4604 free_irq(pdev->irq, hw);
4605 if (hw->flags & SKY2_HW_USE_MSI)
4606 pci_disable_msi(pdev);
4607 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
4608 pci_release_regions(pdev);
4609 pci_disable_device(pdev);
4611 for (i = hw->ports-1; i >= 0; --i)
4612 free_netdev(hw->dev[i]);
4617 pci_set_drvdata(pdev, NULL);
4621 static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
4623 struct sky2_hw *hw = pci_get_drvdata(pdev);
4629 del_timer_sync(&hw->watchdog_timer);
4630 cancel_work_sync(&hw->restart_work);
4632 for (i = 0; i < hw->ports; i++) {
4633 struct net_device *dev = hw->dev[i];
4634 struct sky2_port *sky2 = netdev_priv(dev);
4636 netif_device_detach(dev);
4637 if (netif_running(dev))
4641 sky2_wol_init(sky2);
4646 sky2_write32(hw, B0_IMSK, 0);
4647 napi_disable(&hw->napi);
4650 pci_save_state(pdev);
4651 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
4652 pci_set_power_state(pdev, pci_choose_state(pdev, state));
4657 static int sky2_resume(struct pci_dev *pdev)
4659 struct sky2_hw *hw = pci_get_drvdata(pdev);
4665 err = pci_set_power_state(pdev, PCI_D0);
4669 err = pci_restore_state(pdev);
4673 pci_enable_wake(pdev, PCI_D0, 0);
4675 /* Re-enable all clocks */
4676 if (hw->chip_id == CHIP_ID_YUKON_EX ||
4677 hw->chip_id == CHIP_ID_YUKON_EC_U ||
4678 hw->chip_id == CHIP_ID_YUKON_FE_P)
4679 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
4682 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
4683 napi_enable(&hw->napi);
4685 for (i = 0; i < hw->ports; i++) {
4686 struct net_device *dev = hw->dev[i];
4688 netif_device_attach(dev);
4689 if (netif_running(dev)) {
4692 printk(KERN_ERR PFX "%s: could not up: %d\n",
4704 dev_err(&pdev->dev, "resume failed (%d)\n", err);
4705 pci_disable_device(pdev);
4710 static void sky2_shutdown(struct pci_dev *pdev)
4712 struct sky2_hw *hw = pci_get_drvdata(pdev);
4718 del_timer_sync(&hw->watchdog_timer);
4720 for (i = 0; i < hw->ports; i++) {
4721 struct net_device *dev = hw->dev[i];
4722 struct sky2_port *sky2 = netdev_priv(dev);
4726 sky2_wol_init(sky2);
4733 pci_enable_wake(pdev, PCI_D3hot, wol);
4734 pci_enable_wake(pdev, PCI_D3cold, wol);
4736 pci_disable_device(pdev);
4737 pci_set_power_state(pdev, PCI_D3hot);
4740 static struct pci_driver sky2_driver = {
4742 .id_table = sky2_id_table,
4743 .probe = sky2_probe,
4744 .remove = __devexit_p(sky2_remove),
4746 .suspend = sky2_suspend,
4747 .resume = sky2_resume,
4749 .shutdown = sky2_shutdown,
4752 static int __init sky2_init_module(void)
4754 pr_info(PFX "driver version " DRV_VERSION "\n");
4757 return pci_register_driver(&sky2_driver);
4760 static void __exit sky2_cleanup_module(void)
4762 pci_unregister_driver(&sky2_driver);
4763 sky2_debug_cleanup();
4766 module_init(sky2_init_module);
4767 module_exit(sky2_cleanup_module);
4769 MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
4770 MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
4771 MODULE_LICENSE("GPL");
4772 MODULE_VERSION(DRV_VERSION);