2 * video1394.c - video driver for OHCI 1394 boards
3 * Copyright (C)1999,2000 Sebastien Rougeaux <sebastien.rougeaux@anu.edu.au>
4 * Peter Schlaile <udbz@rz.uni-karlsruhe.de>
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software Foundation,
18 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
23 * EFAULT is only for invalid address for the argp
24 * EINVAL for out of range values
25 * EBUSY when trying to use an already used resource
26 * ESRCH when trying to free/stop a not used resource
27 * EAGAIN for resource allocation failure that could perhaps succeed later
28 * ENOTTY for unsupported ioctl request
31 #include <linux/config.h>
32 #include <linux/kernel.h>
33 #include <linux/list.h>
34 #include <linux/slab.h>
35 #include <linux/interrupt.h>
36 #include <linux/wait.h>
37 #include <linux/errno.h>
38 #include <linux/module.h>
39 #include <linux/init.h>
40 #include <linux/pci.h>
42 #include <linux/poll.h>
43 #include <linux/smp_lock.h>
44 #include <linux/delay.h>
45 #include <linux/bitops.h>
46 #include <linux/types.h>
47 #include <linux/vmalloc.h>
48 #include <linux/timex.h>
50 #include <linux/compat.h>
51 #include <linux/cdev.h>
54 #include "ieee1394_types.h"
56 #include "ieee1394_core.h"
57 #include "highlevel.h"
58 #include "video1394.h"
64 #define ISO_CHANNELS 64
70 quadlet_t pad[4]; /* FIXME: quick hack for memory alignment */
75 int type; /* OHCI_ISO_TRANSMIT or OHCI_ISO_RECEIVE */
76 struct ohci1394_iso_tasklet iso_tasklet;
80 int * next_buffer; /* For ISO Transmit of video packets
81 to write the correct SYT field
82 into the next block */
83 unsigned int num_desc;
84 unsigned int buf_size;
85 unsigned int frame_size;
86 unsigned int packet_size;
87 unsigned int left_size;
90 struct dma_region dma;
92 struct dma_prog_region *prg_reg;
94 struct dma_cmd **ir_prg;
95 struct it_dma_prg **it_prg;
97 unsigned int *buffer_status;
98 unsigned int *buffer_prg_assignment;
99 struct timeval *buffer_time; /* time when the buffer was received */
100 unsigned int *last_used_cmd; /* For ISO Transmit with
101 variable sized packets only ! */
106 wait_queue_head_t waitq;
108 unsigned int syt_offset;
111 struct list_head link;
116 struct ti_ohci *ohci;
117 struct list_head context_list;
118 struct dma_iso_ctx *current_ctx;
121 #ifdef CONFIG_IEEE1394_VERBOSEDEBUG
122 #define VIDEO1394_DEBUG
129 #ifdef VIDEO1394_DEBUG
130 #define DBGMSG(card, fmt, args...) \
131 printk(KERN_INFO "video1394_%d: " fmt "\n" , card , ## args)
133 #define DBGMSG(card, fmt, args...)
136 /* print general (card independent) information */
137 #define PRINT_G(level, fmt, args...) \
138 printk(level "video1394: " fmt "\n" , ## args)
140 /* print card specific information */
141 #define PRINT(level, card, fmt, args...) \
142 printk(level "video1394_%d: " fmt "\n" , card , ## args)
144 static void wakeup_dma_ir_ctx(unsigned long l);
145 static void wakeup_dma_it_ctx(unsigned long l);
147 static struct hpsb_highlevel video1394_highlevel;
149 static int free_dma_iso_ctx(struct dma_iso_ctx *d)
153 DBGMSG(d->ohci->host->id, "Freeing dma_iso_ctx %d", d->ctx);
155 ohci1394_stop_context(d->ohci, d->ctrlClear, NULL);
156 if (d->iso_tasklet.link.next != NULL)
157 ohci1394_unregister_iso_tasklet(d->ohci, &d->iso_tasklet);
159 dma_region_free(&d->dma);
162 for (i = 0; i < d->num_desc; i++)
163 dma_prog_region_free(&d->prg_reg[i]);
169 kfree(d->buffer_status);
170 kfree(d->buffer_prg_assignment);
171 kfree(d->buffer_time);
172 kfree(d->last_used_cmd);
173 kfree(d->next_buffer);
180 static struct dma_iso_ctx *
181 alloc_dma_iso_ctx(struct ti_ohci *ohci, int type, int num_desc,
182 int buf_size, int channel, unsigned int packet_size)
184 struct dma_iso_ctx *d;
187 d = kzalloc(sizeof(*d), GFP_KERNEL);
189 PRINT(KERN_ERR, ohci->host->id, "Failed to allocate dma_iso_ctx");
195 d->channel = channel;
196 d->num_desc = num_desc;
197 d->frame_size = buf_size;
198 d->buf_size = PAGE_ALIGN(buf_size);
200 INIT_LIST_HEAD(&d->link);
201 init_waitqueue_head(&d->waitq);
203 /* Init the regions for easy cleanup */
204 dma_region_init(&d->dma);
206 if (dma_region_alloc(&d->dma, (d->num_desc - 1) * d->buf_size, ohci->dev,
207 PCI_DMA_BIDIRECTIONAL)) {
208 PRINT(KERN_ERR, ohci->host->id, "Failed to allocate dma buffer");
213 if (type == OHCI_ISO_RECEIVE)
214 ohci1394_init_iso_tasklet(&d->iso_tasklet, type,
218 ohci1394_init_iso_tasklet(&d->iso_tasklet, type,
222 if (ohci1394_register_iso_tasklet(ohci, &d->iso_tasklet) < 0) {
223 PRINT(KERN_ERR, ohci->host->id, "no free iso %s contexts",
224 type == OHCI_ISO_RECEIVE ? "receive" : "transmit");
228 d->ctx = d->iso_tasklet.context;
230 d->prg_reg = kmalloc(d->num_desc * sizeof(*d->prg_reg), GFP_KERNEL);
232 PRINT(KERN_ERR, ohci->host->id, "Failed to allocate ir prg regs");
236 /* Makes for easier cleanup */
237 for (i = 0; i < d->num_desc; i++)
238 dma_prog_region_init(&d->prg_reg[i]);
240 if (type == OHCI_ISO_RECEIVE) {
241 d->ctrlSet = OHCI1394_IsoRcvContextControlSet+32*d->ctx;
242 d->ctrlClear = OHCI1394_IsoRcvContextControlClear+32*d->ctx;
243 d->cmdPtr = OHCI1394_IsoRcvCommandPtr+32*d->ctx;
244 d->ctxMatch = OHCI1394_IsoRcvContextMatch+32*d->ctx;
246 d->ir_prg = kzalloc(d->num_desc * sizeof(*d->ir_prg),
250 PRINT(KERN_ERR, ohci->host->id, "Failed to allocate dma ir prg");
255 d->nb_cmd = d->buf_size / PAGE_SIZE + 1;
256 d->left_size = (d->frame_size % PAGE_SIZE) ?
257 d->frame_size % PAGE_SIZE : PAGE_SIZE;
259 for (i = 0;i < d->num_desc; i++) {
260 if (dma_prog_region_alloc(&d->prg_reg[i], d->nb_cmd *
261 sizeof(struct dma_cmd), ohci->dev)) {
262 PRINT(KERN_ERR, ohci->host->id, "Failed to allocate dma ir prg");
266 d->ir_prg[i] = (struct dma_cmd *)d->prg_reg[i].kvirt;
269 } else { /* OHCI_ISO_TRANSMIT */
270 d->ctrlSet = OHCI1394_IsoXmitContextControlSet+16*d->ctx;
271 d->ctrlClear = OHCI1394_IsoXmitContextControlClear+16*d->ctx;
272 d->cmdPtr = OHCI1394_IsoXmitCommandPtr+16*d->ctx;
274 d->it_prg = kzalloc(d->num_desc * sizeof(*d->it_prg),
278 PRINT(KERN_ERR, ohci->host->id,
279 "Failed to allocate dma it prg");
284 d->packet_size = packet_size;
286 if (PAGE_SIZE % packet_size || packet_size>4096) {
287 PRINT(KERN_ERR, ohci->host->id,
288 "Packet size %d (page_size: %ld) "
289 "not yet supported\n",
290 packet_size, PAGE_SIZE);
295 d->nb_cmd = d->frame_size / d->packet_size;
296 if (d->frame_size % d->packet_size) {
298 d->left_size = d->frame_size % d->packet_size;
300 d->left_size = d->packet_size;
302 for (i = 0; i < d->num_desc; i++) {
303 if (dma_prog_region_alloc(&d->prg_reg[i], d->nb_cmd *
304 sizeof(struct it_dma_prg), ohci->dev)) {
305 PRINT(KERN_ERR, ohci->host->id, "Failed to allocate dma it prg");
309 d->it_prg[i] = (struct it_dma_prg *)d->prg_reg[i].kvirt;
314 kzalloc(d->num_desc * sizeof(*d->buffer_status), GFP_KERNEL);
315 d->buffer_prg_assignment =
316 kzalloc(d->num_desc * sizeof(*d->buffer_prg_assignment), GFP_KERNEL);
318 kzalloc(d->num_desc * sizeof(*d->buffer_time), GFP_KERNEL);
320 kzalloc(d->num_desc * sizeof(*d->last_used_cmd), GFP_KERNEL);
322 kzalloc(d->num_desc * sizeof(*d->next_buffer), GFP_KERNEL);
324 if (!d->buffer_status || !d->buffer_prg_assignment || !d->buffer_time ||
325 !d->last_used_cmd || !d->next_buffer) {
326 PRINT(KERN_ERR, ohci->host->id,
327 "Failed to allocate dma_iso_ctx member");
332 spin_lock_init(&d->lock);
334 DBGMSG(ohci->host->id, "Iso %s DMA: %d buffers "
335 "of size %d allocated for a frame size %d, each with %d prgs",
336 (type == OHCI_ISO_RECEIVE) ? "receive" : "transmit",
337 d->num_desc - 1, d->buf_size, d->frame_size, d->nb_cmd);
342 static void reset_ir_status(struct dma_iso_ctx *d, int n)
345 d->ir_prg[n][0].status = cpu_to_le32(4);
346 d->ir_prg[n][1].status = cpu_to_le32(PAGE_SIZE-4);
347 for (i = 2; i < d->nb_cmd - 1; i++)
348 d->ir_prg[n][i].status = cpu_to_le32(PAGE_SIZE);
349 d->ir_prg[n][i].status = cpu_to_le32(d->left_size);
352 static void reprogram_dma_ir_prg(struct dma_iso_ctx *d, int n, int buffer, int flags)
354 struct dma_cmd *ir_prg = d->ir_prg[n];
355 unsigned long buf = (unsigned long)d->dma.kvirt + buffer * d->buf_size;
358 d->buffer_prg_assignment[n] = buffer;
360 ir_prg[0].address = cpu_to_le32(dma_region_offset_to_bus(&d->dma, buf -
361 (unsigned long)d->dma.kvirt));
362 ir_prg[1].address = cpu_to_le32(dma_region_offset_to_bus(&d->dma,
363 (buf + 4) - (unsigned long)d->dma.kvirt));
365 for (i=2;i<d->nb_cmd-1;i++) {
366 ir_prg[i].address = cpu_to_le32(dma_region_offset_to_bus(&d->dma,
367 (buf+(i-1)*PAGE_SIZE) -
368 (unsigned long)d->dma.kvirt));
371 ir_prg[i].control = cpu_to_le32(DMA_CTL_INPUT_MORE | DMA_CTL_UPDATE |
372 DMA_CTL_IRQ | DMA_CTL_BRANCH | d->left_size);
373 ir_prg[i].address = cpu_to_le32(dma_region_offset_to_bus(&d->dma,
374 (buf+(i-1)*PAGE_SIZE) - (unsigned long)d->dma.kvirt));
377 static void initialize_dma_ir_prg(struct dma_iso_ctx *d, int n, int flags)
379 struct dma_cmd *ir_prg = d->ir_prg[n];
380 struct dma_prog_region *ir_reg = &d->prg_reg[n];
381 unsigned long buf = (unsigned long)d->dma.kvirt;
384 /* the first descriptor will read only 4 bytes */
385 ir_prg[0].control = cpu_to_le32(DMA_CTL_INPUT_MORE | DMA_CTL_UPDATE |
388 /* set the sync flag */
389 if (flags & VIDEO1394_SYNC_FRAMES)
390 ir_prg[0].control |= cpu_to_le32(DMA_CTL_WAIT);
392 ir_prg[0].address = cpu_to_le32(dma_region_offset_to_bus(&d->dma, buf -
393 (unsigned long)d->dma.kvirt));
394 ir_prg[0].branchAddress = cpu_to_le32((dma_prog_region_offset_to_bus(ir_reg,
395 1 * sizeof(struct dma_cmd)) & 0xfffffff0) | 0x1);
397 /* If there is *not* only one DMA page per frame (hence, d->nb_cmd==2) */
399 /* The second descriptor will read PAGE_SIZE-4 bytes */
400 ir_prg[1].control = cpu_to_le32(DMA_CTL_INPUT_MORE | DMA_CTL_UPDATE |
401 DMA_CTL_BRANCH | (PAGE_SIZE-4));
402 ir_prg[1].address = cpu_to_le32(dma_region_offset_to_bus(&d->dma, (buf + 4) -
403 (unsigned long)d->dma.kvirt));
404 ir_prg[1].branchAddress = cpu_to_le32((dma_prog_region_offset_to_bus(ir_reg,
405 2 * sizeof(struct dma_cmd)) & 0xfffffff0) | 0x1);
407 for (i = 2; i < d->nb_cmd - 1; i++) {
408 ir_prg[i].control = cpu_to_le32(DMA_CTL_INPUT_MORE | DMA_CTL_UPDATE |
409 DMA_CTL_BRANCH | PAGE_SIZE);
410 ir_prg[i].address = cpu_to_le32(dma_region_offset_to_bus(&d->dma,
411 (buf+(i-1)*PAGE_SIZE) -
412 (unsigned long)d->dma.kvirt));
414 ir_prg[i].branchAddress =
415 cpu_to_le32((dma_prog_region_offset_to_bus(ir_reg,
416 (i + 1) * sizeof(struct dma_cmd)) & 0xfffffff0) | 0x1);
419 /* The last descriptor will generate an interrupt */
420 ir_prg[i].control = cpu_to_le32(DMA_CTL_INPUT_MORE | DMA_CTL_UPDATE |
421 DMA_CTL_IRQ | DMA_CTL_BRANCH | d->left_size);
422 ir_prg[i].address = cpu_to_le32(dma_region_offset_to_bus(&d->dma,
423 (buf+(i-1)*PAGE_SIZE) -
424 (unsigned long)d->dma.kvirt));
426 /* Only one DMA page is used. Read d->left_size immediately and */
427 /* generate an interrupt as this is also the last page. */
428 ir_prg[1].control = cpu_to_le32(DMA_CTL_INPUT_MORE | DMA_CTL_UPDATE |
429 DMA_CTL_IRQ | DMA_CTL_BRANCH | (d->left_size-4));
430 ir_prg[1].address = cpu_to_le32(dma_region_offset_to_bus(&d->dma,
431 (buf + 4) - (unsigned long)d->dma.kvirt));
435 static void initialize_dma_ir_ctx(struct dma_iso_ctx *d, int tag, int flags)
437 struct ti_ohci *ohci = (struct ti_ohci *)d->ohci;
442 ohci1394_stop_context(ohci, d->ctrlClear, NULL);
444 for (i=0;i<d->num_desc;i++) {
445 initialize_dma_ir_prg(d, i, flags);
446 reset_ir_status(d, i);
449 /* reset the ctrl register */
450 reg_write(ohci, d->ctrlClear, 0xf0000000);
453 reg_write(ohci, d->ctrlSet, 0x80000000);
455 /* Set isoch header */
456 if (flags & VIDEO1394_INCLUDE_ISO_HEADERS)
457 reg_write(ohci, d->ctrlSet, 0x40000000);
459 /* Set the context match register to match on all tags,
460 sync for sync tag, and listen to d->channel */
461 reg_write(ohci, d->ctxMatch, 0xf0000000|((tag&0xf)<<8)|d->channel);
463 /* Set up isoRecvIntMask to generate interrupts */
464 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1<<d->ctx);
467 /* find which context is listening to this channel */
468 static struct dma_iso_ctx *
469 find_ctx(struct list_head *list, int type, int channel)
471 struct dma_iso_ctx *ctx;
473 list_for_each_entry(ctx, list, link) {
474 if (ctx->type == type && ctx->channel == channel)
481 static void wakeup_dma_ir_ctx(unsigned long l)
483 struct dma_iso_ctx *d = (struct dma_iso_ctx *) l;
488 for (i = 0; i < d->num_desc; i++) {
489 if (d->ir_prg[i][d->nb_cmd-1].status & cpu_to_le32(0xFFFF0000)) {
490 reset_ir_status(d, i);
491 d->buffer_status[d->buffer_prg_assignment[i]] = VIDEO1394_BUFFER_READY;
492 do_gettimeofday(&d->buffer_time[d->buffer_prg_assignment[i]]);
496 spin_unlock(&d->lock);
498 if (waitqueue_active(&d->waitq))
499 wake_up_interruptible(&d->waitq);
502 static inline void put_timestamp(struct ti_ohci *ohci, struct dma_iso_ctx * d,
505 unsigned char* buf = d->dma.kvirt + n * d->buf_size;
513 cycleTimer = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
515 timeStamp = ((cycleTimer & 0x0fff) + d->syt_offset); /* 11059 = 450 us */
516 timeStamp = (timeStamp % 3072 + ((timeStamp / 3072) << 12)
517 + (cycleTimer & 0xf000)) & 0xffff;
519 buf[6] = timeStamp >> 8;
520 buf[7] = timeStamp & 0xff;
522 /* if first packet is empty packet, then put timestamp into the next full one too */
523 if ( (le32_to_cpu(d->it_prg[n][0].data[1]) >>16) == 0x008) {
524 buf += d->packet_size;
525 buf[6] = timeStamp >> 8;
526 buf[7] = timeStamp & 0xff;
529 /* do the next buffer frame too in case of irq latency */
530 n = d->next_buffer[n];
534 buf = d->dma.kvirt + n * d->buf_size;
536 timeStamp += (d->last_used_cmd[n] << 12) & 0xffff;
538 buf[6] = timeStamp >> 8;
539 buf[7] = timeStamp & 0xff;
541 /* if first packet is empty packet, then put timestamp into the next full one too */
542 if ( (le32_to_cpu(d->it_prg[n][0].data[1]) >>16) == 0x008) {
543 buf += d->packet_size;
544 buf[6] = timeStamp >> 8;
545 buf[7] = timeStamp & 0xff;
549 printk("curr: %d, next: %d, cycleTimer: %08x timeStamp: %08x\n",
550 curr, n, cycleTimer, timeStamp);
554 static void wakeup_dma_it_ctx(unsigned long l)
556 struct dma_iso_ctx *d = (struct dma_iso_ctx *) l;
557 struct ti_ohci *ohci = d->ohci;
562 for (i = 0; i < d->num_desc; i++) {
563 if (d->it_prg[i][d->last_used_cmd[i]].end.status &
564 cpu_to_le32(0xFFFF0000)) {
565 int next = d->next_buffer[i];
566 put_timestamp(ohci, d, next);
567 d->it_prg[i][d->last_used_cmd[i]].end.status = 0;
568 d->buffer_status[d->buffer_prg_assignment[i]] = VIDEO1394_BUFFER_READY;
572 spin_unlock(&d->lock);
574 if (waitqueue_active(&d->waitq))
575 wake_up_interruptible(&d->waitq);
578 static void reprogram_dma_it_prg(struct dma_iso_ctx *d, int n, int buffer)
580 struct it_dma_prg *it_prg = d->it_prg[n];
581 unsigned long buf = (unsigned long)d->dma.kvirt + buffer * d->buf_size;
584 d->buffer_prg_assignment[n] = buffer;
585 for (i=0;i<d->nb_cmd;i++) {
586 it_prg[i].end.address =
587 cpu_to_le32(dma_region_offset_to_bus(&d->dma,
588 (buf+i*d->packet_size) - (unsigned long)d->dma.kvirt));
592 static void initialize_dma_it_prg(struct dma_iso_ctx *d, int n, int sync_tag)
594 struct it_dma_prg *it_prg = d->it_prg[n];
595 struct dma_prog_region *it_reg = &d->prg_reg[n];
596 unsigned long buf = (unsigned long)d->dma.kvirt;
598 d->last_used_cmd[n] = d->nb_cmd - 1;
599 for (i=0;i<d->nb_cmd;i++) {
601 it_prg[i].begin.control = cpu_to_le32(DMA_CTL_OUTPUT_MORE |
602 DMA_CTL_IMMEDIATE | 8) ;
603 it_prg[i].begin.address = 0;
605 it_prg[i].begin.status = 0;
607 it_prg[i].data[0] = cpu_to_le32(
608 (IEEE1394_SPEED_100 << 16)
609 | (/* tag */ 1 << 14)
611 | (TCODE_ISO_DATA << 4));
612 if (i==0) it_prg[i].data[0] |= cpu_to_le32(sync_tag);
613 it_prg[i].data[1] = cpu_to_le32(d->packet_size << 16);
614 it_prg[i].data[2] = 0;
615 it_prg[i].data[3] = 0;
617 it_prg[i].end.control = cpu_to_le32(DMA_CTL_OUTPUT_LAST |
619 it_prg[i].end.address =
620 cpu_to_le32(dma_region_offset_to_bus(&d->dma, (buf+i*d->packet_size) -
621 (unsigned long)d->dma.kvirt));
624 it_prg[i].end.control |= cpu_to_le32(d->packet_size);
625 it_prg[i].begin.branchAddress =
626 cpu_to_le32((dma_prog_region_offset_to_bus(it_reg, (i + 1) *
627 sizeof(struct it_dma_prg)) & 0xfffffff0) | 0x3);
628 it_prg[i].end.branchAddress =
629 cpu_to_le32((dma_prog_region_offset_to_bus(it_reg, (i + 1) *
630 sizeof(struct it_dma_prg)) & 0xfffffff0) | 0x3);
632 /* the last prg generates an interrupt */
633 it_prg[i].end.control |= cpu_to_le32(DMA_CTL_UPDATE |
634 DMA_CTL_IRQ | d->left_size);
635 /* the last prg doesn't branch */
636 it_prg[i].begin.branchAddress = 0;
637 it_prg[i].end.branchAddress = 0;
639 it_prg[i].end.status = 0;
643 static void initialize_dma_it_prg_var_packet_queue(
644 struct dma_iso_ctx *d, int n, unsigned int * packet_sizes,
645 struct ti_ohci *ohci)
647 struct it_dma_prg *it_prg = d->it_prg[n];
648 struct dma_prog_region *it_reg = &d->prg_reg[n];
653 put_timestamp(ohci, d, n);
656 d->last_used_cmd[n] = d->nb_cmd - 1;
658 for (i = 0; i < d->nb_cmd; i++) {
660 if (packet_sizes[i] > d->packet_size) {
661 size = d->packet_size;
663 size = packet_sizes[i];
665 it_prg[i].data[1] = cpu_to_le32(size << 16);
666 it_prg[i].end.control = cpu_to_le32(DMA_CTL_OUTPUT_LAST | DMA_CTL_BRANCH);
668 if (i < d->nb_cmd-1 && packet_sizes[i+1] != 0) {
669 it_prg[i].end.control |= cpu_to_le32(size);
670 it_prg[i].begin.branchAddress =
671 cpu_to_le32((dma_prog_region_offset_to_bus(it_reg, (i + 1) *
672 sizeof(struct it_dma_prg)) & 0xfffffff0) | 0x3);
673 it_prg[i].end.branchAddress =
674 cpu_to_le32((dma_prog_region_offset_to_bus(it_reg, (i + 1) *
675 sizeof(struct it_dma_prg)) & 0xfffffff0) | 0x3);
677 /* the last prg generates an interrupt */
678 it_prg[i].end.control |= cpu_to_le32(DMA_CTL_UPDATE |
680 /* the last prg doesn't branch */
681 it_prg[i].begin.branchAddress = 0;
682 it_prg[i].end.branchAddress = 0;
683 d->last_used_cmd[n] = i;
689 static void initialize_dma_it_ctx(struct dma_iso_ctx *d, int sync_tag,
690 unsigned int syt_offset, int flags)
692 struct ti_ohci *ohci = (struct ti_ohci *)d->ohci;
696 d->syt_offset = (syt_offset == 0 ? 11000 : syt_offset);
698 ohci1394_stop_context(ohci, d->ctrlClear, NULL);
700 for (i=0;i<d->num_desc;i++)
701 initialize_dma_it_prg(d, i, sync_tag);
703 /* Set up isoRecvIntMask to generate interrupts */
704 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1<<d->ctx);
707 static inline unsigned video1394_buffer_state(struct dma_iso_ctx *d,
712 spin_lock_irqsave(&d->lock, flags);
713 ret = d->buffer_status[buffer];
714 spin_unlock_irqrestore(&d->lock, flags);
718 static int __video1394_ioctl(struct file *file,
719 unsigned int cmd, unsigned long arg)
721 struct file_ctx *ctx = (struct file_ctx *)file->private_data;
722 struct ti_ohci *ohci = ctx->ohci;
724 void __user *argp = (void __user *)arg;
728 case VIDEO1394_IOC_LISTEN_CHANNEL:
729 case VIDEO1394_IOC_TALK_CHANNEL:
731 struct video1394_mmap v;
733 struct dma_iso_ctx *d;
736 if (copy_from_user(&v, argp, sizeof(v)))
739 /* if channel < 0, find lowest available one */
743 if (i == ISO_CHANNELS) {
744 PRINT(KERN_ERR, ohci->host->id,
745 "No free channel found");
748 if (!(ohci->ISO_channel_usage & mask)) {
750 PRINT(KERN_INFO, ohci->host->id, "Found free channel %d", i);
755 } else if (v.channel >= ISO_CHANNELS) {
756 PRINT(KERN_ERR, ohci->host->id,
757 "Iso channel %d out of bounds", v.channel);
760 mask = (u64)0x1<<v.channel;
762 DBGMSG(ohci->host->id, "mask: %08X%08X usage: %08X%08X\n",
763 (u32)(mask>>32),(u32)(mask&0xffffffff),
764 (u32)(ohci->ISO_channel_usage>>32),
765 (u32)(ohci->ISO_channel_usage&0xffffffff));
766 if (ohci->ISO_channel_usage & mask) {
767 PRINT(KERN_ERR, ohci->host->id,
768 "Channel %d is already taken", v.channel);
772 if (v.buf_size == 0 || v.buf_size > VIDEO1394_MAX_SIZE) {
773 PRINT(KERN_ERR, ohci->host->id,
774 "Invalid %d length buffer requested",v.buf_size);
778 if (v.nb_buffers == 0 || v.nb_buffers > VIDEO1394_MAX_SIZE) {
779 PRINT(KERN_ERR, ohci->host->id,
780 "Invalid %d buffers requested",v.nb_buffers);
784 if (v.nb_buffers * v.buf_size > VIDEO1394_MAX_SIZE) {
785 PRINT(KERN_ERR, ohci->host->id,
786 "%d buffers of size %d bytes is too big",
787 v.nb_buffers, v.buf_size);
791 if (cmd == VIDEO1394_IOC_LISTEN_CHANNEL) {
792 d = alloc_dma_iso_ctx(ohci, OHCI_ISO_RECEIVE,
793 v.nb_buffers + 1, v.buf_size,
797 PRINT(KERN_ERR, ohci->host->id,
798 "Couldn't allocate ir context");
801 initialize_dma_ir_ctx(d, v.sync_tag, v.flags);
803 ctx->current_ctx = d;
805 v.buf_size = d->buf_size;
806 list_add_tail(&d->link, &ctx->context_list);
808 DBGMSG(ohci->host->id,
809 "iso context %d listen on channel %d",
813 d = alloc_dma_iso_ctx(ohci, OHCI_ISO_TRANSMIT,
814 v.nb_buffers + 1, v.buf_size,
815 v.channel, v.packet_size);
818 PRINT(KERN_ERR, ohci->host->id,
819 "Couldn't allocate it context");
822 initialize_dma_it_ctx(d, v.sync_tag,
823 v.syt_offset, v.flags);
825 ctx->current_ctx = d;
827 v.buf_size = d->buf_size;
829 list_add_tail(&d->link, &ctx->context_list);
831 DBGMSG(ohci->host->id,
832 "Iso context %d talk on channel %d", d->ctx,
836 if (copy_to_user(argp, &v, sizeof(v))) {
837 /* FIXME : free allocated dma resources */
841 ohci->ISO_channel_usage |= mask;
845 case VIDEO1394_IOC_UNLISTEN_CHANNEL:
846 case VIDEO1394_IOC_UNTALK_CHANNEL:
850 struct dma_iso_ctx *d;
852 if (copy_from_user(&channel, argp, sizeof(int)))
855 if (channel < 0 || channel >= ISO_CHANNELS) {
856 PRINT(KERN_ERR, ohci->host->id,
857 "Iso channel %d out of bound", channel);
860 mask = (u64)0x1<<channel;
861 if (!(ohci->ISO_channel_usage & mask)) {
862 PRINT(KERN_ERR, ohci->host->id,
863 "Channel %d is not being used", channel);
867 /* Mark this channel as unused */
868 ohci->ISO_channel_usage &= ~mask;
870 if (cmd == VIDEO1394_IOC_UNLISTEN_CHANNEL)
871 d = find_ctx(&ctx->context_list, OHCI_ISO_RECEIVE, channel);
873 d = find_ctx(&ctx->context_list, OHCI_ISO_TRANSMIT, channel);
875 if (d == NULL) return -ESRCH;
876 DBGMSG(ohci->host->id, "Iso context %d "
877 "stop talking on channel %d", d->ctx, channel);
882 case VIDEO1394_IOC_LISTEN_QUEUE_BUFFER:
884 struct video1394_wait v;
885 struct dma_iso_ctx *d;
888 if (copy_from_user(&v, argp, sizeof(v)))
891 d = find_ctx(&ctx->context_list, OHCI_ISO_RECEIVE, v.channel);
892 if (d == NULL) return -EFAULT;
894 if ((v.buffer<0) || (v.buffer>=d->num_desc - 1)) {
895 PRINT(KERN_ERR, ohci->host->id,
896 "Buffer %d out of range",v.buffer);
900 spin_lock_irqsave(&d->lock,flags);
902 if (d->buffer_status[v.buffer]==VIDEO1394_BUFFER_QUEUED) {
903 PRINT(KERN_ERR, ohci->host->id,
904 "Buffer %d is already used",v.buffer);
905 spin_unlock_irqrestore(&d->lock,flags);
909 d->buffer_status[v.buffer]=VIDEO1394_BUFFER_QUEUED;
911 next_prg = (d->last_buffer + 1) % d->num_desc;
912 if (d->last_buffer>=0)
913 d->ir_prg[d->last_buffer][d->nb_cmd-1].branchAddress =
914 cpu_to_le32((dma_prog_region_offset_to_bus(&d->prg_reg[next_prg], 0)
915 & 0xfffffff0) | 0x1);
917 d->last_buffer = next_prg;
918 reprogram_dma_ir_prg(d, d->last_buffer, v.buffer, d->flags);
920 d->ir_prg[d->last_buffer][d->nb_cmd-1].branchAddress = 0;
922 spin_unlock_irqrestore(&d->lock,flags);
924 if (!(reg_read(ohci, d->ctrlSet) & 0x8000))
926 DBGMSG(ohci->host->id, "Starting iso DMA ctx=%d",d->ctx);
928 /* Tell the controller where the first program is */
929 reg_write(ohci, d->cmdPtr,
930 dma_prog_region_offset_to_bus(&d->prg_reg[d->last_buffer], 0) | 0x1);
933 reg_write(ohci, d->ctrlSet, 0x8000);
936 /* Wake up dma context if necessary */
937 if (!(reg_read(ohci, d->ctrlSet) & 0x400)) {
938 DBGMSG(ohci->host->id,
939 "Waking up iso dma ctx=%d", d->ctx);
940 reg_write(ohci, d->ctrlSet, 0x1000);
946 case VIDEO1394_IOC_LISTEN_WAIT_BUFFER:
947 case VIDEO1394_IOC_LISTEN_POLL_BUFFER:
949 struct video1394_wait v;
950 struct dma_iso_ctx *d;
953 if (copy_from_user(&v, argp, sizeof(v)))
956 d = find_ctx(&ctx->context_list, OHCI_ISO_RECEIVE, v.channel);
957 if (d == NULL) return -EFAULT;
959 if ((v.buffer<0) || (v.buffer>d->num_desc - 1)) {
960 PRINT(KERN_ERR, ohci->host->id,
961 "Buffer %d out of range",v.buffer);
966 * I change the way it works so that it returns
967 * the last received frame.
969 spin_lock_irqsave(&d->lock, flags);
970 switch(d->buffer_status[v.buffer]) {
971 case VIDEO1394_BUFFER_READY:
972 d->buffer_status[v.buffer]=VIDEO1394_BUFFER_FREE;
974 case VIDEO1394_BUFFER_QUEUED:
975 if (cmd == VIDEO1394_IOC_LISTEN_POLL_BUFFER) {
976 /* for polling, return error code EINTR */
977 spin_unlock_irqrestore(&d->lock, flags);
981 spin_unlock_irqrestore(&d->lock, flags);
982 wait_event_interruptible(d->waitq,
983 video1394_buffer_state(d, v.buffer) ==
984 VIDEO1394_BUFFER_READY);
985 if (signal_pending(current))
987 spin_lock_irqsave(&d->lock, flags);
988 d->buffer_status[v.buffer]=VIDEO1394_BUFFER_FREE;
991 PRINT(KERN_ERR, ohci->host->id,
992 "Buffer %d is not queued",v.buffer);
993 spin_unlock_irqrestore(&d->lock, flags);
997 /* set time of buffer */
998 v.filltime = d->buffer_time[v.buffer];
1001 * Look ahead to see how many more buffers have been received
1004 while (d->buffer_status[(v.buffer+1)%(d->num_desc - 1)]==
1005 VIDEO1394_BUFFER_READY) {
1006 v.buffer=(v.buffer+1)%(d->num_desc - 1);
1009 spin_unlock_irqrestore(&d->lock, flags);
1012 if (copy_to_user(argp, &v, sizeof(v)))
1017 case VIDEO1394_IOC_TALK_QUEUE_BUFFER:
1019 struct video1394_wait v;
1020 unsigned int *psizes = NULL;
1021 struct dma_iso_ctx *d;
1024 if (copy_from_user(&v, argp, sizeof(v)))
1027 d = find_ctx(&ctx->context_list, OHCI_ISO_TRANSMIT, v.channel);
1028 if (d == NULL) return -EFAULT;
1030 if ((v.buffer<0) || (v.buffer>=d->num_desc - 1)) {
1031 PRINT(KERN_ERR, ohci->host->id,
1032 "Buffer %d out of range",v.buffer);
1036 if (d->flags & VIDEO1394_VARIABLE_PACKET_SIZE) {
1037 int buf_size = d->nb_cmd * sizeof(*psizes);
1038 struct video1394_queue_variable __user *p = argp;
1039 unsigned int __user *qv;
1041 if (get_user(qv, &p->packet_sizes))
1044 psizes = kmalloc(buf_size, GFP_KERNEL);
1048 if (copy_from_user(psizes, qv, buf_size)) {
1054 spin_lock_irqsave(&d->lock,flags);
1056 /* last_buffer is last_prg */
1057 next_prg = (d->last_buffer + 1) % d->num_desc;
1058 if (d->buffer_status[v.buffer]!=VIDEO1394_BUFFER_FREE) {
1059 PRINT(KERN_ERR, ohci->host->id,
1060 "Buffer %d is already used",v.buffer);
1061 spin_unlock_irqrestore(&d->lock,flags);
1066 if (d->flags & VIDEO1394_VARIABLE_PACKET_SIZE) {
1067 initialize_dma_it_prg_var_packet_queue(
1068 d, next_prg, psizes, ohci);
1071 d->buffer_status[v.buffer]=VIDEO1394_BUFFER_QUEUED;
1073 if (d->last_buffer >= 0) {
1074 d->it_prg[d->last_buffer]
1075 [ d->last_used_cmd[d->last_buffer] ].end.branchAddress =
1076 cpu_to_le32((dma_prog_region_offset_to_bus(&d->prg_reg[next_prg],
1077 0) & 0xfffffff0) | 0x3);
1079 d->it_prg[d->last_buffer]
1080 [ d->last_used_cmd[d->last_buffer] ].begin.branchAddress =
1081 cpu_to_le32((dma_prog_region_offset_to_bus(&d->prg_reg[next_prg],
1082 0) & 0xfffffff0) | 0x3);
1083 d->next_buffer[d->last_buffer] = (v.buffer + 1) % (d->num_desc - 1);
1085 d->last_buffer = next_prg;
1086 reprogram_dma_it_prg(d, d->last_buffer, v.buffer);
1087 d->next_buffer[d->last_buffer] = -1;
1089 d->it_prg[d->last_buffer][d->last_used_cmd[d->last_buffer]].end.branchAddress = 0;
1091 spin_unlock_irqrestore(&d->lock,flags);
1093 if (!(reg_read(ohci, d->ctrlSet) & 0x8000))
1095 DBGMSG(ohci->host->id, "Starting iso transmit DMA ctx=%d",
1097 put_timestamp(ohci, d, d->last_buffer);
1099 /* Tell the controller where the first program is */
1100 reg_write(ohci, d->cmdPtr,
1101 dma_prog_region_offset_to_bus(&d->prg_reg[next_prg], 0) | 0x3);
1103 /* Run IT context */
1104 reg_write(ohci, d->ctrlSet, 0x8000);
1107 /* Wake up dma context if necessary */
1108 if (!(reg_read(ohci, d->ctrlSet) & 0x400)) {
1109 DBGMSG(ohci->host->id,
1110 "Waking up iso transmit dma ctx=%d",
1112 put_timestamp(ohci, d, d->last_buffer);
1113 reg_write(ohci, d->ctrlSet, 0x1000);
1121 case VIDEO1394_IOC_TALK_WAIT_BUFFER:
1123 struct video1394_wait v;
1124 struct dma_iso_ctx *d;
1126 if (copy_from_user(&v, argp, sizeof(v)))
1129 d = find_ctx(&ctx->context_list, OHCI_ISO_TRANSMIT, v.channel);
1130 if (d == NULL) return -EFAULT;
1132 if ((v.buffer<0) || (v.buffer>=d->num_desc-1)) {
1133 PRINT(KERN_ERR, ohci->host->id,
1134 "Buffer %d out of range",v.buffer);
1138 switch(d->buffer_status[v.buffer]) {
1139 case VIDEO1394_BUFFER_READY:
1140 d->buffer_status[v.buffer]=VIDEO1394_BUFFER_FREE;
1142 case VIDEO1394_BUFFER_QUEUED:
1143 wait_event_interruptible(d->waitq,
1144 (d->buffer_status[v.buffer] == VIDEO1394_BUFFER_READY));
1145 if (signal_pending(current))
1147 d->buffer_status[v.buffer]=VIDEO1394_BUFFER_FREE;
1150 PRINT(KERN_ERR, ohci->host->id,
1151 "Buffer %d is not queued",v.buffer);
1160 static long video1394_ioctl(struct file *file, unsigned int cmd, unsigned long arg)
1164 err = __video1394_ioctl(file, cmd, arg);
1170 * This maps the vmalloced and reserved buffer to user space.
1173 * - PAGE_READONLY should suffice!?
1174 * - remap_pfn_range is kind of inefficient for page by page remapping.
1175 * But e.g. pte_alloc() does not work in modules ... :-(
1178 static int video1394_mmap(struct file *file, struct vm_area_struct *vma)
1180 struct file_ctx *ctx = (struct file_ctx *)file->private_data;
1184 if (ctx->current_ctx == NULL) {
1185 PRINT(KERN_ERR, ctx->ohci->host->id, "Current iso context not set");
1187 res = dma_region_mmap(&ctx->current_ctx->dma, file, vma);
1193 static int video1394_open(struct inode *inode, struct file *file)
1195 int i = ieee1394_file_to_instance(file);
1196 struct ti_ohci *ohci;
1197 struct file_ctx *ctx;
1199 ohci = hpsb_get_hostinfo_bykey(&video1394_highlevel, i);
1203 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
1205 PRINT(KERN_ERR, ohci->host->id, "Cannot malloc file_ctx");
1210 INIT_LIST_HEAD(&ctx->context_list);
1211 ctx->current_ctx = NULL;
1212 file->private_data = ctx;
1217 static int video1394_release(struct inode *inode, struct file *file)
1219 struct file_ctx *ctx = (struct file_ctx *)file->private_data;
1220 struct ti_ohci *ohci = ctx->ohci;
1221 struct list_head *lh, *next;
1225 list_for_each_safe(lh, next, &ctx->context_list) {
1226 struct dma_iso_ctx *d;
1227 d = list_entry(lh, struct dma_iso_ctx, link);
1228 mask = (u64) 1 << d->channel;
1230 if (!(ohci->ISO_channel_usage & mask))
1231 PRINT(KERN_ERR, ohci->host->id, "On release: Channel %d "
1232 "is not being used", d->channel);
1234 ohci->ISO_channel_usage &= ~mask;
1235 DBGMSG(ohci->host->id, "On release: Iso %s context "
1236 "%d stop listening on channel %d",
1237 d->type == OHCI_ISO_RECEIVE ? "receive" : "transmit",
1238 d->ctx, d->channel);
1239 free_dma_iso_ctx(d);
1243 file->private_data = NULL;
1249 #ifdef CONFIG_COMPAT
1250 static long video1394_compat_ioctl(struct file *f, unsigned cmd, unsigned long arg);
1253 static struct cdev video1394_cdev;
1254 static struct file_operations video1394_fops=
1256 .owner = THIS_MODULE,
1257 .unlocked_ioctl = video1394_ioctl,
1258 #ifdef CONFIG_COMPAT
1259 .compat_ioctl = video1394_compat_ioctl,
1261 .mmap = video1394_mmap,
1262 .open = video1394_open,
1263 .release = video1394_release
1266 /*** HOTPLUG STUFF **********************************************************/
1268 * Export information about protocols/devices supported by this driver.
1270 static struct ieee1394_device_id video1394_id_table[] = {
1272 .match_flags = IEEE1394_MATCH_SPECIFIER_ID | IEEE1394_MATCH_VERSION,
1273 .specifier_id = CAMERA_UNIT_SPEC_ID_ENTRY & 0xffffff,
1274 .version = CAMERA_SW_VERSION_ENTRY & 0xffffff
1277 .match_flags = IEEE1394_MATCH_SPECIFIER_ID | IEEE1394_MATCH_VERSION,
1278 .specifier_id = CAMERA_UNIT_SPEC_ID_ENTRY & 0xffffff,
1279 .version = (CAMERA_SW_VERSION_ENTRY + 1) & 0xffffff
1282 .match_flags = IEEE1394_MATCH_SPECIFIER_ID | IEEE1394_MATCH_VERSION,
1283 .specifier_id = CAMERA_UNIT_SPEC_ID_ENTRY & 0xffffff,
1284 .version = (CAMERA_SW_VERSION_ENTRY + 2) & 0xffffff
1289 MODULE_DEVICE_TABLE(ieee1394, video1394_id_table);
1291 static struct hpsb_protocol_driver video1394_driver = {
1292 .name = "1394 Digital Camera Driver",
1293 .id_table = video1394_id_table,
1295 .name = VIDEO1394_DRIVER_NAME,
1296 .bus = &ieee1394_bus_type,
1301 static void video1394_add_host (struct hpsb_host *host)
1303 struct ti_ohci *ohci;
1306 /* We only work with the OHCI-1394 driver */
1307 if (strcmp(host->driver->name, OHCI1394_DRIVER_NAME))
1310 ohci = (struct ti_ohci *)host->hostdata;
1312 if (!hpsb_create_hostinfo(&video1394_highlevel, host, 0)) {
1313 PRINT(KERN_ERR, ohci->host->id, "Cannot allocate hostinfo");
1317 hpsb_set_hostinfo(&video1394_highlevel, host, ohci);
1318 hpsb_set_hostinfo_key(&video1394_highlevel, host, ohci->host->id);
1320 minor = IEEE1394_MINOR_BLOCK_VIDEO1394 * 16 + ohci->host->id;
1321 class_device_create(hpsb_protocol_class, NULL, MKDEV(
1322 IEEE1394_MAJOR, minor),
1323 NULL, "%s-%d", VIDEO1394_DRIVER_NAME, ohci->host->id);
1327 static void video1394_remove_host (struct hpsb_host *host)
1329 struct ti_ohci *ohci = hpsb_get_hostinfo(&video1394_highlevel, host);
1332 class_device_destroy(hpsb_protocol_class, MKDEV(IEEE1394_MAJOR,
1333 IEEE1394_MINOR_BLOCK_VIDEO1394 * 16 + ohci->host->id));
1338 static struct hpsb_highlevel video1394_highlevel = {
1339 .name = VIDEO1394_DRIVER_NAME,
1340 .add_host = video1394_add_host,
1341 .remove_host = video1394_remove_host,
1344 MODULE_AUTHOR("Sebastien Rougeaux <sebastien.rougeaux@anu.edu.au>");
1345 MODULE_DESCRIPTION("driver for digital video on OHCI board");
1346 MODULE_SUPPORTED_DEVICE(VIDEO1394_DRIVER_NAME);
1347 MODULE_LICENSE("GPL");
1349 #ifdef CONFIG_COMPAT
1351 #define VIDEO1394_IOC32_LISTEN_QUEUE_BUFFER \
1352 _IOW ('#', 0x12, struct video1394_wait32)
1353 #define VIDEO1394_IOC32_LISTEN_WAIT_BUFFER \
1354 _IOWR('#', 0x13, struct video1394_wait32)
1355 #define VIDEO1394_IOC32_TALK_WAIT_BUFFER \
1356 _IOW ('#', 0x17, struct video1394_wait32)
1357 #define VIDEO1394_IOC32_LISTEN_POLL_BUFFER \
1358 _IOWR('#', 0x18, struct video1394_wait32)
1360 struct video1394_wait32 {
1363 struct compat_timeval filltime;
1366 static int video1394_wr_wait32(struct file *file, unsigned int cmd, unsigned long arg)
1368 struct video1394_wait32 __user *argp = (void __user *)arg;
1369 struct video1394_wait32 wait32;
1370 struct video1394_wait wait;
1371 mm_segment_t old_fs;
1374 if (copy_from_user(&wait32, argp, sizeof(wait32)))
1377 wait.channel = wait32.channel;
1378 wait.buffer = wait32.buffer;
1379 wait.filltime.tv_sec = (time_t)wait32.filltime.tv_sec;
1380 wait.filltime.tv_usec = (suseconds_t)wait32.filltime.tv_usec;
1384 if (cmd == VIDEO1394_IOC32_LISTEN_WAIT_BUFFER)
1385 ret = video1394_ioctl(file,
1386 VIDEO1394_IOC_LISTEN_WAIT_BUFFER,
1387 (unsigned long) &wait);
1389 ret = video1394_ioctl(file,
1390 VIDEO1394_IOC_LISTEN_POLL_BUFFER,
1391 (unsigned long) &wait);
1395 wait32.channel = wait.channel;
1396 wait32.buffer = wait.buffer;
1397 wait32.filltime.tv_sec = (int)wait.filltime.tv_sec;
1398 wait32.filltime.tv_usec = (int)wait.filltime.tv_usec;
1400 if (copy_to_user(argp, &wait32, sizeof(wait32)))
1407 static int video1394_w_wait32(struct file *file, unsigned int cmd, unsigned long arg)
1409 struct video1394_wait32 wait32;
1410 struct video1394_wait wait;
1411 mm_segment_t old_fs;
1414 if (copy_from_user(&wait32, (void __user *)arg, sizeof(wait32)))
1417 wait.channel = wait32.channel;
1418 wait.buffer = wait32.buffer;
1419 wait.filltime.tv_sec = (time_t)wait32.filltime.tv_sec;
1420 wait.filltime.tv_usec = (suseconds_t)wait32.filltime.tv_usec;
1424 if (cmd == VIDEO1394_IOC32_LISTEN_QUEUE_BUFFER)
1425 ret = video1394_ioctl(file,
1426 VIDEO1394_IOC_LISTEN_QUEUE_BUFFER,
1427 (unsigned long) &wait);
1429 ret = video1394_ioctl(file,
1430 VIDEO1394_IOC_TALK_WAIT_BUFFER,
1431 (unsigned long) &wait);
1437 static int video1394_queue_buf32(struct file *file, unsigned int cmd, unsigned long arg)
1439 return -EFAULT; /* ??? was there before. */
1441 return video1394_ioctl(file,
1442 VIDEO1394_IOC_TALK_QUEUE_BUFFER, arg);
1445 static long video1394_compat_ioctl(struct file *f, unsigned cmd, unsigned long arg)
1448 case VIDEO1394_IOC_LISTEN_CHANNEL:
1449 case VIDEO1394_IOC_UNLISTEN_CHANNEL:
1450 case VIDEO1394_IOC_TALK_CHANNEL:
1451 case VIDEO1394_IOC_UNTALK_CHANNEL:
1452 return video1394_ioctl(f, cmd, arg);
1454 case VIDEO1394_IOC32_LISTEN_QUEUE_BUFFER:
1455 return video1394_w_wait32(f, cmd, arg);
1456 case VIDEO1394_IOC32_LISTEN_WAIT_BUFFER:
1457 return video1394_wr_wait32(f, cmd, arg);
1458 case VIDEO1394_IOC_TALK_QUEUE_BUFFER:
1459 return video1394_queue_buf32(f, cmd, arg);
1460 case VIDEO1394_IOC32_TALK_WAIT_BUFFER:
1461 return video1394_w_wait32(f, cmd, arg);
1462 case VIDEO1394_IOC32_LISTEN_POLL_BUFFER:
1463 return video1394_wr_wait32(f, cmd, arg);
1465 return -ENOIOCTLCMD;
1469 #endif /* CONFIG_COMPAT */
1471 static void __exit video1394_exit_module (void)
1473 hpsb_unregister_protocol(&video1394_driver);
1474 hpsb_unregister_highlevel(&video1394_highlevel);
1475 cdev_del(&video1394_cdev);
1476 PRINT_G(KERN_INFO, "Removed " VIDEO1394_DRIVER_NAME " module");
1479 static int __init video1394_init_module (void)
1483 cdev_init(&video1394_cdev, &video1394_fops);
1484 video1394_cdev.owner = THIS_MODULE;
1485 kobject_set_name(&video1394_cdev.kobj, VIDEO1394_DRIVER_NAME);
1486 ret = cdev_add(&video1394_cdev, IEEE1394_VIDEO1394_DEV, 16);
1488 PRINT_G(KERN_ERR, "video1394: unable to get minor device block");
1492 hpsb_register_highlevel(&video1394_highlevel);
1494 ret = hpsb_register_protocol(&video1394_driver);
1496 PRINT_G(KERN_ERR, "video1394: failed to register protocol");
1497 hpsb_unregister_highlevel(&video1394_highlevel);
1498 cdev_del(&video1394_cdev);
1502 PRINT_G(KERN_INFO, "Installed " VIDEO1394_DRIVER_NAME " module");
1507 module_init(video1394_init_module);
1508 module_exit(video1394_exit_module);