2 * libata-core.c - helper library for ATA
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
8 * Copyright 2003-2004 Red Hat, Inc. All rights reserved.
9 * Copyright 2003-2004 Jeff Garzik
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2, or (at your option)
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
22 * You should have received a copy of the GNU General Public License
23 * along with this program; see the file COPYING. If not, write to
24 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
27 * libata documentation is available via 'make {ps|pdf}docs',
28 * as Documentation/DocBook/libata.*
30 * Hardware documentation available from http://www.t13.org/ and
31 * http://www.sata-io.org/
35 #include <linux/kernel.h>
36 #include <linux/module.h>
37 #include <linux/pci.h>
38 #include <linux/init.h>
39 #include <linux/list.h>
41 #include <linux/highmem.h>
42 #include <linux/spinlock.h>
43 #include <linux/blkdev.h>
44 #include <linux/delay.h>
45 #include <linux/timer.h>
46 #include <linux/interrupt.h>
47 #include <linux/completion.h>
48 #include <linux/suspend.h>
49 #include <linux/workqueue.h>
50 #include <linux/jiffies.h>
51 #include <linux/scatterlist.h>
52 #include <scsi/scsi.h>
53 #include <scsi/scsi_cmnd.h>
54 #include <scsi/scsi_host.h>
55 #include <linux/libata.h>
57 #include <asm/semaphore.h>
58 #include <asm/byteorder.h>
62 #define DRV_VERSION "2.10" /* must be exactly four chars */
65 /* debounce timing parameters in msecs { interval, duration, timeout } */
66 const unsigned long sata_deb_timing_normal[] = { 5, 100, 2000 };
67 const unsigned long sata_deb_timing_hotplug[] = { 25, 500, 2000 };
68 const unsigned long sata_deb_timing_long[] = { 100, 2000, 5000 };
70 static unsigned int ata_dev_init_params(struct ata_device *dev,
71 u16 heads, u16 sectors);
72 static unsigned int ata_dev_set_xfermode(struct ata_device *dev);
73 static void ata_dev_xfermask(struct ata_device *dev);
75 static unsigned int ata_unique_id = 1;
76 static struct workqueue_struct *ata_wq;
78 struct workqueue_struct *ata_aux_wq;
80 int atapi_enabled = 1;
81 module_param(atapi_enabled, int, 0444);
82 MODULE_PARM_DESC(atapi_enabled, "Enable discovery of ATAPI devices (0=off, 1=on)");
85 module_param(atapi_dmadir, int, 0444);
86 MODULE_PARM_DESC(atapi_dmadir, "Enable ATAPI DMADIR bridge support (0=off, 1=on)");
89 module_param_named(fua, libata_fua, int, 0444);
90 MODULE_PARM_DESC(fua, "FUA support (0=off, 1=on)");
92 static int ata_probe_timeout = ATA_TMOUT_INTERNAL / HZ;
93 module_param(ata_probe_timeout, int, 0444);
94 MODULE_PARM_DESC(ata_probe_timeout, "Set ATA probing timeout (seconds)");
96 MODULE_AUTHOR("Jeff Garzik");
97 MODULE_DESCRIPTION("Library module for ATA devices");
98 MODULE_LICENSE("GPL");
99 MODULE_VERSION(DRV_VERSION);
103 * ata_tf_to_fis - Convert ATA taskfile to SATA FIS structure
104 * @tf: Taskfile to convert
105 * @fis: Buffer into which data will output
106 * @pmp: Port multiplier port
108 * Converts a standard ATA taskfile to a Serial ATA
109 * FIS structure (Register - Host to Device).
112 * Inherited from caller.
115 void ata_tf_to_fis(const struct ata_taskfile *tf, u8 *fis, u8 pmp)
117 fis[0] = 0x27; /* Register - Host to Device FIS */
118 fis[1] = (pmp & 0xf) | (1 << 7); /* Port multiplier number,
119 bit 7 indicates Command FIS */
120 fis[2] = tf->command;
121 fis[3] = tf->feature;
128 fis[8] = tf->hob_lbal;
129 fis[9] = tf->hob_lbam;
130 fis[10] = tf->hob_lbah;
131 fis[11] = tf->hob_feature;
134 fis[13] = tf->hob_nsect;
145 * ata_tf_from_fis - Convert SATA FIS to ATA taskfile
146 * @fis: Buffer from which data will be input
147 * @tf: Taskfile to output
149 * Converts a serial ATA FIS structure to a standard ATA taskfile.
152 * Inherited from caller.
155 void ata_tf_from_fis(const u8 *fis, struct ata_taskfile *tf)
157 tf->command = fis[2]; /* status */
158 tf->feature = fis[3]; /* error */
165 tf->hob_lbal = fis[8];
166 tf->hob_lbam = fis[9];
167 tf->hob_lbah = fis[10];
170 tf->hob_nsect = fis[13];
173 static const u8 ata_rw_cmds[] = {
177 ATA_CMD_READ_MULTI_EXT,
178 ATA_CMD_WRITE_MULTI_EXT,
182 ATA_CMD_WRITE_MULTI_FUA_EXT,
186 ATA_CMD_PIO_READ_EXT,
187 ATA_CMD_PIO_WRITE_EXT,
200 ATA_CMD_WRITE_FUA_EXT
204 * ata_rwcmd_protocol - set taskfile r/w commands and protocol
205 * @tf: command to examine and configure
206 * @dev: device tf belongs to
208 * Examine the device configuration and tf->flags to calculate
209 * the proper read/write commands and protocol to use.
214 static int ata_rwcmd_protocol(struct ata_taskfile *tf, struct ata_device *dev)
218 int index, fua, lba48, write;
220 fua = (tf->flags & ATA_TFLAG_FUA) ? 4 : 0;
221 lba48 = (tf->flags & ATA_TFLAG_LBA48) ? 2 : 0;
222 write = (tf->flags & ATA_TFLAG_WRITE) ? 1 : 0;
224 if (dev->flags & ATA_DFLAG_PIO) {
225 tf->protocol = ATA_PROT_PIO;
226 index = dev->multi_count ? 0 : 8;
227 } else if (lba48 && (dev->ap->flags & ATA_FLAG_PIO_LBA48)) {
228 /* Unable to use DMA due to host limitation */
229 tf->protocol = ATA_PROT_PIO;
230 index = dev->multi_count ? 0 : 8;
232 tf->protocol = ATA_PROT_DMA;
236 cmd = ata_rw_cmds[index + fua + lba48 + write];
245 * ata_tf_read_block - Read block address from ATA taskfile
246 * @tf: ATA taskfile of interest
247 * @dev: ATA device @tf belongs to
252 * Read block address from @tf. This function can handle all
253 * three address formats - LBA, LBA48 and CHS. tf->protocol and
254 * flags select the address format to use.
257 * Block address read from @tf.
259 u64 ata_tf_read_block(struct ata_taskfile *tf, struct ata_device *dev)
263 if (tf->flags & ATA_TFLAG_LBA) {
264 if (tf->flags & ATA_TFLAG_LBA48) {
265 block |= (u64)tf->hob_lbah << 40;
266 block |= (u64)tf->hob_lbam << 32;
267 block |= tf->hob_lbal << 24;
269 block |= (tf->device & 0xf) << 24;
271 block |= tf->lbah << 16;
272 block |= tf->lbam << 8;
277 cyl = tf->lbam | (tf->lbah << 8);
278 head = tf->device & 0xf;
281 block = (cyl * dev->heads + head) * dev->sectors + sect;
288 * ata_build_rw_tf - Build ATA taskfile for given read/write request
289 * @tf: Target ATA taskfile
290 * @dev: ATA device @tf belongs to
291 * @block: Block address
292 * @n_block: Number of blocks
293 * @tf_flags: RW/FUA etc...
299 * Build ATA taskfile @tf for read/write request described by
300 * @block, @n_block, @tf_flags and @tag on @dev.
304 * 0 on success, -ERANGE if the request is too large for @dev,
305 * -EINVAL if the request is invalid.
307 int ata_build_rw_tf(struct ata_taskfile *tf, struct ata_device *dev,
308 u64 block, u32 n_block, unsigned int tf_flags,
311 tf->flags |= ATA_TFLAG_ISADDR | ATA_TFLAG_DEVICE;
312 tf->flags |= tf_flags;
314 if ((dev->flags & (ATA_DFLAG_PIO | ATA_DFLAG_NCQ_OFF |
315 ATA_DFLAG_NCQ)) == ATA_DFLAG_NCQ &&
316 likely(tag != ATA_TAG_INTERNAL)) {
318 if (!lba_48_ok(block, n_block))
321 tf->protocol = ATA_PROT_NCQ;
322 tf->flags |= ATA_TFLAG_LBA | ATA_TFLAG_LBA48;
324 if (tf->flags & ATA_TFLAG_WRITE)
325 tf->command = ATA_CMD_FPDMA_WRITE;
327 tf->command = ATA_CMD_FPDMA_READ;
329 tf->nsect = tag << 3;
330 tf->hob_feature = (n_block >> 8) & 0xff;
331 tf->feature = n_block & 0xff;
333 tf->hob_lbah = (block >> 40) & 0xff;
334 tf->hob_lbam = (block >> 32) & 0xff;
335 tf->hob_lbal = (block >> 24) & 0xff;
336 tf->lbah = (block >> 16) & 0xff;
337 tf->lbam = (block >> 8) & 0xff;
338 tf->lbal = block & 0xff;
341 if (tf->flags & ATA_TFLAG_FUA)
342 tf->device |= 1 << 7;
343 } else if (dev->flags & ATA_DFLAG_LBA) {
344 tf->flags |= ATA_TFLAG_LBA;
346 if (lba_28_ok(block, n_block)) {
348 tf->device |= (block >> 24) & 0xf;
349 } else if (lba_48_ok(block, n_block)) {
350 if (!(dev->flags & ATA_DFLAG_LBA48))
354 tf->flags |= ATA_TFLAG_LBA48;
356 tf->hob_nsect = (n_block >> 8) & 0xff;
358 tf->hob_lbah = (block >> 40) & 0xff;
359 tf->hob_lbam = (block >> 32) & 0xff;
360 tf->hob_lbal = (block >> 24) & 0xff;
362 /* request too large even for LBA48 */
365 if (unlikely(ata_rwcmd_protocol(tf, dev) < 0))
368 tf->nsect = n_block & 0xff;
370 tf->lbah = (block >> 16) & 0xff;
371 tf->lbam = (block >> 8) & 0xff;
372 tf->lbal = block & 0xff;
374 tf->device |= ATA_LBA;
377 u32 sect, head, cyl, track;
379 /* The request -may- be too large for CHS addressing. */
380 if (!lba_28_ok(block, n_block))
383 if (unlikely(ata_rwcmd_protocol(tf, dev) < 0))
386 /* Convert LBA to CHS */
387 track = (u32)block / dev->sectors;
388 cyl = track / dev->heads;
389 head = track % dev->heads;
390 sect = (u32)block % dev->sectors + 1;
392 DPRINTK("block %u track %u cyl %u head %u sect %u\n",
393 (u32)block, track, cyl, head, sect);
395 /* Check whether the converted CHS can fit.
399 if ((cyl >> 16) || (head >> 4) || (sect >> 8) || (!sect))
402 tf->nsect = n_block & 0xff; /* Sector count 0 means 256 sectors */
413 * ata_pack_xfermask - Pack pio, mwdma and udma masks into xfer_mask
414 * @pio_mask: pio_mask
415 * @mwdma_mask: mwdma_mask
416 * @udma_mask: udma_mask
418 * Pack @pio_mask, @mwdma_mask and @udma_mask into a single
419 * unsigned int xfer_mask.
427 static unsigned int ata_pack_xfermask(unsigned int pio_mask,
428 unsigned int mwdma_mask,
429 unsigned int udma_mask)
431 return ((pio_mask << ATA_SHIFT_PIO) & ATA_MASK_PIO) |
432 ((mwdma_mask << ATA_SHIFT_MWDMA) & ATA_MASK_MWDMA) |
433 ((udma_mask << ATA_SHIFT_UDMA) & ATA_MASK_UDMA);
437 * ata_unpack_xfermask - Unpack xfer_mask into pio, mwdma and udma masks
438 * @xfer_mask: xfer_mask to unpack
439 * @pio_mask: resulting pio_mask
440 * @mwdma_mask: resulting mwdma_mask
441 * @udma_mask: resulting udma_mask
443 * Unpack @xfer_mask into @pio_mask, @mwdma_mask and @udma_mask.
444 * Any NULL distination masks will be ignored.
446 static void ata_unpack_xfermask(unsigned int xfer_mask,
447 unsigned int *pio_mask,
448 unsigned int *mwdma_mask,
449 unsigned int *udma_mask)
452 *pio_mask = (xfer_mask & ATA_MASK_PIO) >> ATA_SHIFT_PIO;
454 *mwdma_mask = (xfer_mask & ATA_MASK_MWDMA) >> ATA_SHIFT_MWDMA;
456 *udma_mask = (xfer_mask & ATA_MASK_UDMA) >> ATA_SHIFT_UDMA;
459 static const struct ata_xfer_ent {
463 { ATA_SHIFT_PIO, ATA_BITS_PIO, XFER_PIO_0 },
464 { ATA_SHIFT_MWDMA, ATA_BITS_MWDMA, XFER_MW_DMA_0 },
465 { ATA_SHIFT_UDMA, ATA_BITS_UDMA, XFER_UDMA_0 },
470 * ata_xfer_mask2mode - Find matching XFER_* for the given xfer_mask
471 * @xfer_mask: xfer_mask of interest
473 * Return matching XFER_* value for @xfer_mask. Only the highest
474 * bit of @xfer_mask is considered.
480 * Matching XFER_* value, 0 if no match found.
482 static u8 ata_xfer_mask2mode(unsigned int xfer_mask)
484 int highbit = fls(xfer_mask) - 1;
485 const struct ata_xfer_ent *ent;
487 for (ent = ata_xfer_tbl; ent->shift >= 0; ent++)
488 if (highbit >= ent->shift && highbit < ent->shift + ent->bits)
489 return ent->base + highbit - ent->shift;
494 * ata_xfer_mode2mask - Find matching xfer_mask for XFER_*
495 * @xfer_mode: XFER_* of interest
497 * Return matching xfer_mask for @xfer_mode.
503 * Matching xfer_mask, 0 if no match found.
505 static unsigned int ata_xfer_mode2mask(u8 xfer_mode)
507 const struct ata_xfer_ent *ent;
509 for (ent = ata_xfer_tbl; ent->shift >= 0; ent++)
510 if (xfer_mode >= ent->base && xfer_mode < ent->base + ent->bits)
511 return 1 << (ent->shift + xfer_mode - ent->base);
516 * ata_xfer_mode2shift - Find matching xfer_shift for XFER_*
517 * @xfer_mode: XFER_* of interest
519 * Return matching xfer_shift for @xfer_mode.
525 * Matching xfer_shift, -1 if no match found.
527 static int ata_xfer_mode2shift(unsigned int xfer_mode)
529 const struct ata_xfer_ent *ent;
531 for (ent = ata_xfer_tbl; ent->shift >= 0; ent++)
532 if (xfer_mode >= ent->base && xfer_mode < ent->base + ent->bits)
538 * ata_mode_string - convert xfer_mask to string
539 * @xfer_mask: mask of bits supported; only highest bit counts.
541 * Determine string which represents the highest speed
542 * (highest bit in @modemask).
548 * Constant C string representing highest speed listed in
549 * @mode_mask, or the constant C string "<n/a>".
551 static const char *ata_mode_string(unsigned int xfer_mask)
553 static const char * const xfer_mode_str[] = {
577 highbit = fls(xfer_mask) - 1;
578 if (highbit >= 0 && highbit < ARRAY_SIZE(xfer_mode_str))
579 return xfer_mode_str[highbit];
583 static const char *sata_spd_string(unsigned int spd)
585 static const char * const spd_str[] = {
590 if (spd == 0 || (spd - 1) >= ARRAY_SIZE(spd_str))
592 return spd_str[spd - 1];
595 void ata_dev_disable(struct ata_device *dev)
597 if (ata_dev_enabled(dev) && ata_msg_drv(dev->ap)) {
598 ata_dev_printk(dev, KERN_WARNING, "disabled\n");
604 * ata_devchk - PATA device presence detection
605 * @ap: ATA channel to examine
606 * @device: Device to examine (starting at zero)
608 * This technique was originally described in
609 * Hale Landis's ATADRVR (www.ata-atapi.com), and
610 * later found its way into the ATA/ATAPI spec.
612 * Write a pattern to the ATA shadow registers,
613 * and if a device is present, it will respond by
614 * correctly storing and echoing back the
615 * ATA shadow register contents.
621 static unsigned int ata_devchk(struct ata_port *ap, unsigned int device)
623 struct ata_ioports *ioaddr = &ap->ioaddr;
626 ap->ops->dev_select(ap, device);
628 iowrite8(0x55, ioaddr->nsect_addr);
629 iowrite8(0xaa, ioaddr->lbal_addr);
631 iowrite8(0xaa, ioaddr->nsect_addr);
632 iowrite8(0x55, ioaddr->lbal_addr);
634 iowrite8(0x55, ioaddr->nsect_addr);
635 iowrite8(0xaa, ioaddr->lbal_addr);
637 nsect = ioread8(ioaddr->nsect_addr);
638 lbal = ioread8(ioaddr->lbal_addr);
640 if ((nsect == 0x55) && (lbal == 0xaa))
641 return 1; /* we found a device */
643 return 0; /* nothing found */
647 * ata_dev_classify - determine device type based on ATA-spec signature
648 * @tf: ATA taskfile register set for device to be identified
650 * Determine from taskfile register contents whether a device is
651 * ATA or ATAPI, as per "Signature and persistence" section
652 * of ATA/PI spec (volume 1, sect 5.14).
658 * Device type, %ATA_DEV_ATA, %ATA_DEV_ATAPI, or %ATA_DEV_UNKNOWN
659 * the event of failure.
662 unsigned int ata_dev_classify(const struct ata_taskfile *tf)
664 /* Apple's open source Darwin code hints that some devices only
665 * put a proper signature into the LBA mid/high registers,
666 * So, we only check those. It's sufficient for uniqueness.
669 if (((tf->lbam == 0) && (tf->lbah == 0)) ||
670 ((tf->lbam == 0x3c) && (tf->lbah == 0xc3))) {
671 DPRINTK("found ATA device by sig\n");
675 if (((tf->lbam == 0x14) && (tf->lbah == 0xeb)) ||
676 ((tf->lbam == 0x69) && (tf->lbah == 0x96))) {
677 DPRINTK("found ATAPI device by sig\n");
678 return ATA_DEV_ATAPI;
681 DPRINTK("unknown device\n");
682 return ATA_DEV_UNKNOWN;
686 * ata_dev_try_classify - Parse returned ATA device signature
687 * @ap: ATA channel to examine
688 * @device: Device to examine (starting at zero)
689 * @r_err: Value of error register on completion
691 * After an event -- SRST, E.D.D., or SATA COMRESET -- occurs,
692 * an ATA/ATAPI-defined set of values is placed in the ATA
693 * shadow registers, indicating the results of device detection
696 * Select the ATA device, and read the values from the ATA shadow
697 * registers. Then parse according to the Error register value,
698 * and the spec-defined values examined by ata_dev_classify().
704 * Device type - %ATA_DEV_ATA, %ATA_DEV_ATAPI or %ATA_DEV_NONE.
708 ata_dev_try_classify(struct ata_port *ap, unsigned int device, u8 *r_err)
710 struct ata_taskfile tf;
714 ap->ops->dev_select(ap, device);
716 memset(&tf, 0, sizeof(tf));
718 ap->ops->tf_read(ap, &tf);
723 /* see if device passed diags: if master then continue and warn later */
724 if (err == 0 && device == 0)
725 /* diagnostic fail : do nothing _YET_ */
726 ap->device[device].horkage |= ATA_HORKAGE_DIAGNOSTIC;
729 else if ((device == 0) && (err == 0x81))
734 /* determine if device is ATA or ATAPI */
735 class = ata_dev_classify(&tf);
737 if (class == ATA_DEV_UNKNOWN)
739 if ((class == ATA_DEV_ATA) && (ata_chk_status(ap) == 0))
745 * ata_id_string - Convert IDENTIFY DEVICE page into string
746 * @id: IDENTIFY DEVICE results we will examine
747 * @s: string into which data is output
748 * @ofs: offset into identify device page
749 * @len: length of string to return. must be an even number.
751 * The strings in the IDENTIFY DEVICE page are broken up into
752 * 16-bit chunks. Run through the string, and output each
753 * 8-bit chunk linearly, regardless of platform.
759 void ata_id_string(const u16 *id, unsigned char *s,
760 unsigned int ofs, unsigned int len)
779 * ata_id_c_string - Convert IDENTIFY DEVICE page into C string
780 * @id: IDENTIFY DEVICE results we will examine
781 * @s: string into which data is output
782 * @ofs: offset into identify device page
783 * @len: length of string to return. must be an odd number.
785 * This function is identical to ata_id_string except that it
786 * trims trailing spaces and terminates the resulting string with
787 * null. @len must be actual maximum length (even number) + 1.
792 void ata_id_c_string(const u16 *id, unsigned char *s,
793 unsigned int ofs, unsigned int len)
799 ata_id_string(id, s, ofs, len - 1);
801 p = s + strnlen(s, len - 1);
802 while (p > s && p[-1] == ' ')
807 static u64 ata_id_n_sectors(const u16 *id)
809 if (ata_id_has_lba(id)) {
810 if (ata_id_has_lba48(id))
811 return ata_id_u64(id, 100);
813 return ata_id_u32(id, 60);
815 if (ata_id_current_chs_valid(id))
816 return ata_id_u32(id, 57);
818 return id[1] * id[3] * id[6];
823 * ata_noop_dev_select - Select device 0/1 on ATA bus
824 * @ap: ATA channel to manipulate
825 * @device: ATA device (numbered from zero) to select
827 * This function performs no actual function.
829 * May be used as the dev_select() entry in ata_port_operations.
834 void ata_noop_dev_select (struct ata_port *ap, unsigned int device)
840 * ata_std_dev_select - Select device 0/1 on ATA bus
841 * @ap: ATA channel to manipulate
842 * @device: ATA device (numbered from zero) to select
844 * Use the method defined in the ATA specification to
845 * make either device 0, or device 1, active on the
846 * ATA channel. Works with both PIO and MMIO.
848 * May be used as the dev_select() entry in ata_port_operations.
854 void ata_std_dev_select (struct ata_port *ap, unsigned int device)
859 tmp = ATA_DEVICE_OBS;
861 tmp = ATA_DEVICE_OBS | ATA_DEV1;
863 iowrite8(tmp, ap->ioaddr.device_addr);
864 ata_pause(ap); /* needed; also flushes, for mmio */
868 * ata_dev_select - Select device 0/1 on ATA bus
869 * @ap: ATA channel to manipulate
870 * @device: ATA device (numbered from zero) to select
871 * @wait: non-zero to wait for Status register BSY bit to clear
872 * @can_sleep: non-zero if context allows sleeping
874 * Use the method defined in the ATA specification to
875 * make either device 0, or device 1, active on the
878 * This is a high-level version of ata_std_dev_select(),
879 * which additionally provides the services of inserting
880 * the proper pauses and status polling, where needed.
886 void ata_dev_select(struct ata_port *ap, unsigned int device,
887 unsigned int wait, unsigned int can_sleep)
889 if (ata_msg_probe(ap))
890 ata_port_printk(ap, KERN_INFO, "ata_dev_select: ENTER, ata%u: "
891 "device %u, wait %u\n", ap->id, device, wait);
896 ap->ops->dev_select(ap, device);
899 if (can_sleep && ap->device[device].class == ATA_DEV_ATAPI)
906 * ata_dump_id - IDENTIFY DEVICE info debugging output
907 * @id: IDENTIFY DEVICE page to dump
909 * Dump selected 16-bit words from the given IDENTIFY DEVICE
916 static inline void ata_dump_id(const u16 *id)
918 DPRINTK("49==0x%04x "
928 DPRINTK("80==0x%04x "
938 DPRINTK("88==0x%04x "
945 * ata_id_xfermask - Compute xfermask from the given IDENTIFY data
946 * @id: IDENTIFY data to compute xfer mask from
948 * Compute the xfermask for this device. This is not as trivial
949 * as it seems if we must consider early devices correctly.
951 * FIXME: pre IDE drive timing (do we care ?).
959 static unsigned int ata_id_xfermask(const u16 *id)
961 unsigned int pio_mask, mwdma_mask, udma_mask;
963 /* Usual case. Word 53 indicates word 64 is valid */
964 if (id[ATA_ID_FIELD_VALID] & (1 << 1)) {
965 pio_mask = id[ATA_ID_PIO_MODES] & 0x03;
969 /* If word 64 isn't valid then Word 51 high byte holds
970 * the PIO timing number for the maximum. Turn it into
973 u8 mode = (id[ATA_ID_OLD_PIO_MODES] >> 8) & 0xFF;
974 if (mode < 5) /* Valid PIO range */
975 pio_mask = (2 << mode) - 1;
979 /* But wait.. there's more. Design your standards by
980 * committee and you too can get a free iordy field to
981 * process. However its the speeds not the modes that
982 * are supported... Note drivers using the timing API
983 * will get this right anyway
987 mwdma_mask = id[ATA_ID_MWDMA_MODES] & 0x07;
989 if (ata_id_is_cfa(id)) {
991 * Process compact flash extended modes
993 int pio = id[163] & 0x7;
994 int dma = (id[163] >> 3) & 7;
997 pio_mask |= (1 << 5);
999 pio_mask |= (1 << 6);
1001 mwdma_mask |= (1 << 3);
1003 mwdma_mask |= (1 << 4);
1007 if (id[ATA_ID_FIELD_VALID] & (1 << 2))
1008 udma_mask = id[ATA_ID_UDMA_MODES] & 0xff;
1010 return ata_pack_xfermask(pio_mask, mwdma_mask, udma_mask);
1014 * ata_port_queue_task - Queue port_task
1015 * @ap: The ata_port to queue port_task for
1016 * @fn: workqueue function to be scheduled
1017 * @data: data for @fn to use
1018 * @delay: delay time for workqueue function
1020 * Schedule @fn(@data) for execution after @delay jiffies using
1021 * port_task. There is one port_task per port and it's the
1022 * user(low level driver)'s responsibility to make sure that only
1023 * one task is active at any given time.
1025 * libata core layer takes care of synchronization between
1026 * port_task and EH. ata_port_queue_task() may be ignored for EH
1030 * Inherited from caller.
1032 void ata_port_queue_task(struct ata_port *ap, work_func_t fn, void *data,
1033 unsigned long delay)
1037 if (ap->pflags & ATA_PFLAG_FLUSH_PORT_TASK)
1040 PREPARE_DELAYED_WORK(&ap->port_task, fn);
1041 ap->port_task_data = data;
1043 rc = queue_delayed_work(ata_wq, &ap->port_task, delay);
1045 /* rc == 0 means that another user is using port task */
1050 * ata_port_flush_task - Flush port_task
1051 * @ap: The ata_port to flush port_task for
1053 * After this function completes, port_task is guranteed not to
1054 * be running or scheduled.
1057 * Kernel thread context (may sleep)
1059 void ata_port_flush_task(struct ata_port *ap)
1061 unsigned long flags;
1065 spin_lock_irqsave(ap->lock, flags);
1066 ap->pflags |= ATA_PFLAG_FLUSH_PORT_TASK;
1067 spin_unlock_irqrestore(ap->lock, flags);
1069 DPRINTK("flush #1\n");
1070 flush_workqueue(ata_wq);
1073 * At this point, if a task is running, it's guaranteed to see
1074 * the FLUSH flag; thus, it will never queue pio tasks again.
1077 if (!cancel_delayed_work(&ap->port_task)) {
1078 if (ata_msg_ctl(ap))
1079 ata_port_printk(ap, KERN_DEBUG, "%s: flush #2\n",
1081 flush_workqueue(ata_wq);
1084 spin_lock_irqsave(ap->lock, flags);
1085 ap->pflags &= ~ATA_PFLAG_FLUSH_PORT_TASK;
1086 spin_unlock_irqrestore(ap->lock, flags);
1088 if (ata_msg_ctl(ap))
1089 ata_port_printk(ap, KERN_DEBUG, "%s: EXIT\n", __FUNCTION__);
1092 static void ata_qc_complete_internal(struct ata_queued_cmd *qc)
1094 struct completion *waiting = qc->private_data;
1100 * ata_exec_internal_sg - execute libata internal command
1101 * @dev: Device to which the command is sent
1102 * @tf: Taskfile registers for the command and the result
1103 * @cdb: CDB for packet command
1104 * @dma_dir: Data tranfer direction of the command
1105 * @sg: sg list for the data buffer of the command
1106 * @n_elem: Number of sg entries
1108 * Executes libata internal command with timeout. @tf contains
1109 * command on entry and result on return. Timeout and error
1110 * conditions are reported via return value. No recovery action
1111 * is taken after a command times out. It's caller's duty to
1112 * clean up after timeout.
1115 * None. Should be called with kernel context, might sleep.
1118 * Zero on success, AC_ERR_* mask on failure
1120 unsigned ata_exec_internal_sg(struct ata_device *dev,
1121 struct ata_taskfile *tf, const u8 *cdb,
1122 int dma_dir, struct scatterlist *sg,
1123 unsigned int n_elem)
1125 struct ata_port *ap = dev->ap;
1126 u8 command = tf->command;
1127 struct ata_queued_cmd *qc;
1128 unsigned int tag, preempted_tag;
1129 u32 preempted_sactive, preempted_qc_active;
1130 DECLARE_COMPLETION_ONSTACK(wait);
1131 unsigned long flags;
1132 unsigned int err_mask;
1135 spin_lock_irqsave(ap->lock, flags);
1137 /* no internal command while frozen */
1138 if (ap->pflags & ATA_PFLAG_FROZEN) {
1139 spin_unlock_irqrestore(ap->lock, flags);
1140 return AC_ERR_SYSTEM;
1143 /* initialize internal qc */
1145 /* XXX: Tag 0 is used for drivers with legacy EH as some
1146 * drivers choke if any other tag is given. This breaks
1147 * ata_tag_internal() test for those drivers. Don't use new
1148 * EH stuff without converting to it.
1150 if (ap->ops->error_handler)
1151 tag = ATA_TAG_INTERNAL;
1155 if (test_and_set_bit(tag, &ap->qc_allocated))
1157 qc = __ata_qc_from_tag(ap, tag);
1165 preempted_tag = ap->active_tag;
1166 preempted_sactive = ap->sactive;
1167 preempted_qc_active = ap->qc_active;
1168 ap->active_tag = ATA_TAG_POISON;
1172 /* prepare & issue qc */
1175 memcpy(qc->cdb, cdb, ATAPI_CDB_LEN);
1176 qc->flags |= ATA_QCFLAG_RESULT_TF;
1177 qc->dma_dir = dma_dir;
1178 if (dma_dir != DMA_NONE) {
1179 unsigned int i, buflen = 0;
1181 for (i = 0; i < n_elem; i++)
1182 buflen += sg[i].length;
1184 ata_sg_init(qc, sg, n_elem);
1185 qc->nbytes = buflen;
1188 qc->private_data = &wait;
1189 qc->complete_fn = ata_qc_complete_internal;
1193 spin_unlock_irqrestore(ap->lock, flags);
1195 rc = wait_for_completion_timeout(&wait, ata_probe_timeout);
1197 ata_port_flush_task(ap);
1200 spin_lock_irqsave(ap->lock, flags);
1202 /* We're racing with irq here. If we lose, the
1203 * following test prevents us from completing the qc
1204 * twice. If we win, the port is frozen and will be
1205 * cleaned up by ->post_internal_cmd().
1207 if (qc->flags & ATA_QCFLAG_ACTIVE) {
1208 qc->err_mask |= AC_ERR_TIMEOUT;
1210 if (ap->ops->error_handler)
1211 ata_port_freeze(ap);
1213 ata_qc_complete(qc);
1215 if (ata_msg_warn(ap))
1216 ata_dev_printk(dev, KERN_WARNING,
1217 "qc timeout (cmd 0x%x)\n", command);
1220 spin_unlock_irqrestore(ap->lock, flags);
1223 /* do post_internal_cmd */
1224 if (ap->ops->post_internal_cmd)
1225 ap->ops->post_internal_cmd(qc);
1227 if ((qc->flags & ATA_QCFLAG_FAILED) && !qc->err_mask) {
1228 if (ata_msg_warn(ap))
1229 ata_dev_printk(dev, KERN_WARNING,
1230 "zero err_mask for failed "
1231 "internal command, assuming AC_ERR_OTHER\n");
1232 qc->err_mask |= AC_ERR_OTHER;
1236 spin_lock_irqsave(ap->lock, flags);
1238 *tf = qc->result_tf;
1239 err_mask = qc->err_mask;
1242 ap->active_tag = preempted_tag;
1243 ap->sactive = preempted_sactive;
1244 ap->qc_active = preempted_qc_active;
1246 /* XXX - Some LLDDs (sata_mv) disable port on command failure.
1247 * Until those drivers are fixed, we detect the condition
1248 * here, fail the command with AC_ERR_SYSTEM and reenable the
1251 * Note that this doesn't change any behavior as internal
1252 * command failure results in disabling the device in the
1253 * higher layer for LLDDs without new reset/EH callbacks.
1255 * Kill the following code as soon as those drivers are fixed.
1257 if (ap->flags & ATA_FLAG_DISABLED) {
1258 err_mask |= AC_ERR_SYSTEM;
1262 spin_unlock_irqrestore(ap->lock, flags);
1268 * ata_exec_internal - execute libata internal command
1269 * @dev: Device to which the command is sent
1270 * @tf: Taskfile registers for the command and the result
1271 * @cdb: CDB for packet command
1272 * @dma_dir: Data tranfer direction of the command
1273 * @buf: Data buffer of the command
1274 * @buflen: Length of data buffer
1276 * Wrapper around ata_exec_internal_sg() which takes simple
1277 * buffer instead of sg list.
1280 * None. Should be called with kernel context, might sleep.
1283 * Zero on success, AC_ERR_* mask on failure
1285 unsigned ata_exec_internal(struct ata_device *dev,
1286 struct ata_taskfile *tf, const u8 *cdb,
1287 int dma_dir, void *buf, unsigned int buflen)
1289 struct scatterlist *psg = NULL, sg;
1290 unsigned int n_elem = 0;
1292 if (dma_dir != DMA_NONE) {
1294 sg_init_one(&sg, buf, buflen);
1299 return ata_exec_internal_sg(dev, tf, cdb, dma_dir, psg, n_elem);
1303 * ata_do_simple_cmd - execute simple internal command
1304 * @dev: Device to which the command is sent
1305 * @cmd: Opcode to execute
1307 * Execute a 'simple' command, that only consists of the opcode
1308 * 'cmd' itself, without filling any other registers
1311 * Kernel thread context (may sleep).
1314 * Zero on success, AC_ERR_* mask on failure
1316 unsigned int ata_do_simple_cmd(struct ata_device *dev, u8 cmd)
1318 struct ata_taskfile tf;
1320 ata_tf_init(dev, &tf);
1323 tf.flags |= ATA_TFLAG_DEVICE;
1324 tf.protocol = ATA_PROT_NODATA;
1326 return ata_exec_internal(dev, &tf, NULL, DMA_NONE, NULL, 0);
1330 * ata_pio_need_iordy - check if iordy needed
1333 * Check if the current speed of the device requires IORDY. Used
1334 * by various controllers for chip configuration.
1337 unsigned int ata_pio_need_iordy(const struct ata_device *adev)
1340 int speed = adev->pio_mode - XFER_PIO_0;
1347 /* If we have no drive specific rule, then PIO 2 is non IORDY */
1349 if (adev->id[ATA_ID_FIELD_VALID] & 2) { /* EIDE */
1350 pio = adev->id[ATA_ID_EIDE_PIO];
1351 /* Is the speed faster than the drive allows non IORDY ? */
1353 /* This is cycle times not frequency - watch the logic! */
1354 if (pio > 240) /* PIO2 is 240nS per cycle */
1363 * ata_dev_read_id - Read ID data from the specified device
1364 * @dev: target device
1365 * @p_class: pointer to class of the target device (may be changed)
1366 * @flags: ATA_READID_* flags
1367 * @id: buffer to read IDENTIFY data into
1369 * Read ID data from the specified device. ATA_CMD_ID_ATA is
1370 * performed on ATA devices and ATA_CMD_ID_ATAPI on ATAPI
1371 * devices. This function also issues ATA_CMD_INIT_DEV_PARAMS
1372 * for pre-ATA4 drives.
1375 * Kernel thread context (may sleep)
1378 * 0 on success, -errno otherwise.
1380 int ata_dev_read_id(struct ata_device *dev, unsigned int *p_class,
1381 unsigned int flags, u16 *id)
1383 struct ata_port *ap = dev->ap;
1384 unsigned int class = *p_class;
1385 struct ata_taskfile tf;
1386 unsigned int err_mask = 0;
1390 if (ata_msg_ctl(ap))
1391 ata_dev_printk(dev, KERN_DEBUG, "%s: ENTER, host %u, dev %u\n",
1392 __FUNCTION__, ap->id, dev->devno);
1394 ata_dev_select(ap, dev->devno, 1, 1); /* select device 0/1 */
1397 ata_tf_init(dev, &tf);
1401 tf.command = ATA_CMD_ID_ATA;
1404 tf.command = ATA_CMD_ID_ATAPI;
1408 reason = "unsupported class";
1412 tf.protocol = ATA_PROT_PIO;
1414 /* Some devices choke if TF registers contain garbage. Make
1415 * sure those are properly initialized.
1417 tf.flags |= ATA_TFLAG_ISADDR | ATA_TFLAG_DEVICE;
1419 /* Device presence detection is unreliable on some
1420 * controllers. Always poll IDENTIFY if available.
1422 tf.flags |= ATA_TFLAG_POLLING;
1424 err_mask = ata_exec_internal(dev, &tf, NULL, DMA_FROM_DEVICE,
1425 id, sizeof(id[0]) * ATA_ID_WORDS);
1427 if (err_mask & AC_ERR_NODEV_HINT) {
1428 DPRINTK("ata%u.%d: NODEV after polling detection\n",
1429 ap->id, dev->devno);
1434 reason = "I/O error";
1438 swap_buf_le16(id, ATA_ID_WORDS);
1442 reason = "device reports illegal type";
1444 if (class == ATA_DEV_ATA) {
1445 if (!ata_id_is_ata(id) && !ata_id_is_cfa(id))
1448 if (ata_id_is_ata(id))
1452 if ((flags & ATA_READID_POSTRESET) && class == ATA_DEV_ATA) {
1454 * The exact sequence expected by certain pre-ATA4 drives is:
1457 * INITIALIZE DEVICE PARAMETERS
1459 * Some drives were very specific about that exact sequence.
1461 if (ata_id_major_version(id) < 4 || !ata_id_has_lba(id)) {
1462 err_mask = ata_dev_init_params(dev, id[3], id[6]);
1465 reason = "INIT_DEV_PARAMS failed";
1469 /* current CHS translation info (id[53-58]) might be
1470 * changed. reread the identify device info.
1472 flags &= ~ATA_READID_POSTRESET;
1482 if (ata_msg_warn(ap))
1483 ata_dev_printk(dev, KERN_WARNING, "failed to IDENTIFY "
1484 "(%s, err_mask=0x%x)\n", reason, err_mask);
1488 static inline u8 ata_dev_knobble(struct ata_device *dev)
1490 return ((dev->ap->cbl == ATA_CBL_SATA) && (!ata_id_is_sata(dev->id)));
1493 static void ata_dev_config_ncq(struct ata_device *dev,
1494 char *desc, size_t desc_sz)
1496 struct ata_port *ap = dev->ap;
1497 int hdepth = 0, ddepth = ata_id_queue_depth(dev->id);
1499 if (!ata_id_has_ncq(dev->id)) {
1503 if (ata_device_blacklisted(dev) & ATA_HORKAGE_NONCQ) {
1504 snprintf(desc, desc_sz, "NCQ (not used)");
1507 if (ap->flags & ATA_FLAG_NCQ) {
1508 hdepth = min(ap->scsi_host->can_queue, ATA_MAX_QUEUE - 1);
1509 dev->flags |= ATA_DFLAG_NCQ;
1512 if (hdepth >= ddepth)
1513 snprintf(desc, desc_sz, "NCQ (depth %d)", ddepth);
1515 snprintf(desc, desc_sz, "NCQ (depth %d/%d)", hdepth, ddepth);
1518 static void ata_set_port_max_cmd_len(struct ata_port *ap)
1522 if (ap->scsi_host) {
1523 unsigned int len = 0;
1525 for (i = 0; i < ATA_MAX_DEVICES; i++)
1526 len = max(len, ap->device[i].cdb_len);
1528 ap->scsi_host->max_cmd_len = len;
1533 * ata_dev_configure - Configure the specified ATA/ATAPI device
1534 * @dev: Target device to configure
1536 * Configure @dev according to @dev->id. Generic and low-level
1537 * driver specific fixups are also applied.
1540 * Kernel thread context (may sleep)
1543 * 0 on success, -errno otherwise
1545 int ata_dev_configure(struct ata_device *dev)
1547 struct ata_port *ap = dev->ap;
1548 int print_info = ap->eh_context.i.flags & ATA_EHI_PRINTINFO;
1549 const u16 *id = dev->id;
1550 unsigned int xfer_mask;
1551 char revbuf[7]; /* XYZ-99\0 */
1552 char fwrevbuf[ATA_ID_FW_REV_LEN+1];
1553 char modelbuf[ATA_ID_PROD_LEN+1];
1556 if (!ata_dev_enabled(dev) && ata_msg_info(ap)) {
1557 ata_dev_printk(dev, KERN_INFO,
1558 "%s: ENTER/EXIT (host %u, dev %u) -- nodev\n",
1559 __FUNCTION__, ap->id, dev->devno);
1563 if (ata_msg_probe(ap))
1564 ata_dev_printk(dev, KERN_DEBUG, "%s: ENTER, host %u, dev %u\n",
1565 __FUNCTION__, ap->id, dev->devno);
1567 /* print device capabilities */
1568 if (ata_msg_probe(ap))
1569 ata_dev_printk(dev, KERN_DEBUG,
1570 "%s: cfg 49:%04x 82:%04x 83:%04x 84:%04x "
1571 "85:%04x 86:%04x 87:%04x 88:%04x\n",
1573 id[49], id[82], id[83], id[84],
1574 id[85], id[86], id[87], id[88]);
1576 /* initialize to-be-configured parameters */
1577 dev->flags &= ~ATA_DFLAG_CFG_MASK;
1578 dev->max_sectors = 0;
1586 * common ATA, ATAPI feature tests
1589 /* find max transfer mode; for printk only */
1590 xfer_mask = ata_id_xfermask(id);
1592 if (ata_msg_probe(ap))
1595 /* ATA-specific feature tests */
1596 if (dev->class == ATA_DEV_ATA) {
1597 if (ata_id_is_cfa(id)) {
1598 if (id[162] & 1) /* CPRM may make this media unusable */
1599 ata_dev_printk(dev, KERN_WARNING, "ata%u: device %u supports DRM functions and may not be fully accessable.\n",
1600 ap->id, dev->devno);
1601 snprintf(revbuf, 7, "CFA");
1604 snprintf(revbuf, 7, "ATA-%d", ata_id_major_version(id));
1606 dev->n_sectors = ata_id_n_sectors(id);
1608 /* SCSI only uses 4-char revisions, dump full 8 chars from ATA */
1609 ata_id_c_string(dev->id, fwrevbuf, ATA_ID_FW_REV,
1612 ata_id_c_string(dev->id, modelbuf, ATA_ID_PROD,
1615 if (dev->id[59] & 0x100)
1616 dev->multi_count = dev->id[59] & 0xff;
1618 if (ata_id_has_lba(id)) {
1619 const char *lba_desc;
1623 dev->flags |= ATA_DFLAG_LBA;
1624 if (ata_id_has_lba48(id)) {
1625 dev->flags |= ATA_DFLAG_LBA48;
1628 if (dev->n_sectors >= (1UL << 28) &&
1629 ata_id_has_flush_ext(id))
1630 dev->flags |= ATA_DFLAG_FLUSH_EXT;
1634 ata_dev_config_ncq(dev, ncq_desc, sizeof(ncq_desc));
1636 /* print device info to dmesg */
1637 if (ata_msg_drv(ap) && print_info) {
1638 ata_dev_printk(dev, KERN_INFO,
1639 "%s: %s, %s, max %s\n",
1640 revbuf, modelbuf, fwrevbuf,
1641 ata_mode_string(xfer_mask));
1642 ata_dev_printk(dev, KERN_INFO,
1643 "%Lu sectors, multi %u: %s %s\n",
1644 (unsigned long long)dev->n_sectors,
1645 dev->multi_count, lba_desc, ncq_desc);
1650 /* Default translation */
1651 dev->cylinders = id[1];
1653 dev->sectors = id[6];
1655 if (ata_id_current_chs_valid(id)) {
1656 /* Current CHS translation is valid. */
1657 dev->cylinders = id[54];
1658 dev->heads = id[55];
1659 dev->sectors = id[56];
1662 /* print device info to dmesg */
1663 if (ata_msg_drv(ap) && print_info) {
1664 ata_dev_printk(dev, KERN_INFO,
1665 "%s: %s, %s, max %s\n",
1666 revbuf, modelbuf, fwrevbuf,
1667 ata_mode_string(xfer_mask));
1668 ata_dev_printk(dev, KERN_INFO,
1669 "%Lu sectors, multi %u, CHS %u/%u/%u\n",
1670 (unsigned long long)dev->n_sectors,
1671 dev->multi_count, dev->cylinders,
1672 dev->heads, dev->sectors);
1679 /* ATAPI-specific feature tests */
1680 else if (dev->class == ATA_DEV_ATAPI) {
1681 char *cdb_intr_string = "";
1683 rc = atapi_cdb_len(id);
1684 if ((rc < 12) || (rc > ATAPI_CDB_LEN)) {
1685 if (ata_msg_warn(ap))
1686 ata_dev_printk(dev, KERN_WARNING,
1687 "unsupported CDB len\n");
1691 dev->cdb_len = (unsigned int) rc;
1693 if (ata_id_cdb_intr(dev->id)) {
1694 dev->flags |= ATA_DFLAG_CDB_INTR;
1695 cdb_intr_string = ", CDB intr";
1698 /* print device info to dmesg */
1699 if (ata_msg_drv(ap) && print_info)
1700 ata_dev_printk(dev, KERN_INFO, "ATAPI, max %s%s\n",
1701 ata_mode_string(xfer_mask),
1705 /* determine max_sectors */
1706 dev->max_sectors = ATA_MAX_SECTORS;
1707 if (dev->flags & ATA_DFLAG_LBA48)
1708 dev->max_sectors = ATA_MAX_SECTORS_LBA48;
1710 if (dev->horkage & ATA_HORKAGE_DIAGNOSTIC) {
1711 /* Let the user know. We don't want to disallow opens for
1712 rescue purposes, or in case the vendor is just a blithering
1715 ata_dev_printk(dev, KERN_WARNING,
1716 "Drive reports diagnostics failure. This may indicate a drive\n");
1717 ata_dev_printk(dev, KERN_WARNING,
1718 "fault or invalid emulation. Contact drive vendor for information.\n");
1722 ata_set_port_max_cmd_len(ap);
1724 /* limit bridge transfers to udma5, 200 sectors */
1725 if (ata_dev_knobble(dev)) {
1726 if (ata_msg_drv(ap) && print_info)
1727 ata_dev_printk(dev, KERN_INFO,
1728 "applying bridge limits\n");
1729 dev->udma_mask &= ATA_UDMA5;
1730 dev->max_sectors = ATA_MAX_SECTORS;
1733 if (ap->ops->dev_config)
1734 ap->ops->dev_config(ap, dev);
1736 if (ata_msg_probe(ap))
1737 ata_dev_printk(dev, KERN_DEBUG, "%s: EXIT, drv_stat = 0x%x\n",
1738 __FUNCTION__, ata_chk_status(ap));
1742 if (ata_msg_probe(ap))
1743 ata_dev_printk(dev, KERN_DEBUG,
1744 "%s: EXIT, err\n", __FUNCTION__);
1749 * ata_bus_probe - Reset and probe ATA bus
1752 * Master ATA bus probing function. Initiates a hardware-dependent
1753 * bus reset, then attempts to identify any devices found on
1757 * PCI/etc. bus probe sem.
1760 * Zero on success, negative errno otherwise.
1763 int ata_bus_probe(struct ata_port *ap)
1765 unsigned int classes[ATA_MAX_DEVICES];
1766 int tries[ATA_MAX_DEVICES];
1767 int i, rc, down_xfermask;
1768 struct ata_device *dev;
1772 for (i = 0; i < ATA_MAX_DEVICES; i++)
1773 tries[i] = ATA_PROBE_MAX_TRIES;
1778 /* reset and determine device classes */
1779 ap->ops->phy_reset(ap);
1781 for (i = 0; i < ATA_MAX_DEVICES; i++) {
1782 dev = &ap->device[i];
1784 if (!(ap->flags & ATA_FLAG_DISABLED) &&
1785 dev->class != ATA_DEV_UNKNOWN)
1786 classes[dev->devno] = dev->class;
1788 classes[dev->devno] = ATA_DEV_NONE;
1790 dev->class = ATA_DEV_UNKNOWN;
1795 /* after the reset the device state is PIO 0 and the controller
1796 state is undefined. Record the mode */
1798 for (i = 0; i < ATA_MAX_DEVICES; i++)
1799 ap->device[i].pio_mode = XFER_PIO_0;
1801 /* read IDENTIFY page and configure devices */
1802 for (i = 0; i < ATA_MAX_DEVICES; i++) {
1803 dev = &ap->device[i];
1806 dev->class = classes[i];
1808 if (!ata_dev_enabled(dev))
1811 rc = ata_dev_read_id(dev, &dev->class, ATA_READID_POSTRESET,
1816 ap->eh_context.i.flags |= ATA_EHI_PRINTINFO;
1817 rc = ata_dev_configure(dev);
1818 ap->eh_context.i.flags &= ~ATA_EHI_PRINTINFO;
1823 /* configure transfer mode */
1824 rc = ata_set_mode(ap, &dev);
1830 for (i = 0; i < ATA_MAX_DEVICES; i++)
1831 if (ata_dev_enabled(&ap->device[i]))
1834 /* no device present, disable port */
1835 ata_port_disable(ap);
1836 ap->ops->port_disable(ap);
1843 tries[dev->devno] = 0;
1846 sata_down_spd_limit(ap);
1849 tries[dev->devno]--;
1850 if (down_xfermask &&
1851 ata_down_xfermask_limit(dev, tries[dev->devno] == 1))
1852 tries[dev->devno] = 0;
1855 if (!tries[dev->devno]) {
1856 ata_down_xfermask_limit(dev, 1);
1857 ata_dev_disable(dev);
1864 * ata_port_probe - Mark port as enabled
1865 * @ap: Port for which we indicate enablement
1867 * Modify @ap data structure such that the system
1868 * thinks that the entire port is enabled.
1870 * LOCKING: host lock, or some other form of
1874 void ata_port_probe(struct ata_port *ap)
1876 ap->flags &= ~ATA_FLAG_DISABLED;
1880 * sata_print_link_status - Print SATA link status
1881 * @ap: SATA port to printk link status about
1883 * This function prints link speed and status of a SATA link.
1888 static void sata_print_link_status(struct ata_port *ap)
1890 u32 sstatus, scontrol, tmp;
1892 if (sata_scr_read(ap, SCR_STATUS, &sstatus))
1894 sata_scr_read(ap, SCR_CONTROL, &scontrol);
1896 if (ata_port_online(ap)) {
1897 tmp = (sstatus >> 4) & 0xf;
1898 ata_port_printk(ap, KERN_INFO,
1899 "SATA link up %s (SStatus %X SControl %X)\n",
1900 sata_spd_string(tmp), sstatus, scontrol);
1902 ata_port_printk(ap, KERN_INFO,
1903 "SATA link down (SStatus %X SControl %X)\n",
1909 * __sata_phy_reset - Wake/reset a low-level SATA PHY
1910 * @ap: SATA port associated with target SATA PHY.
1912 * This function issues commands to standard SATA Sxxx
1913 * PHY registers, to wake up the phy (and device), and
1914 * clear any reset condition.
1917 * PCI/etc. bus probe sem.
1920 void __sata_phy_reset(struct ata_port *ap)
1923 unsigned long timeout = jiffies + (HZ * 5);
1925 if (ap->flags & ATA_FLAG_SATA_RESET) {
1926 /* issue phy wake/reset */
1927 sata_scr_write_flush(ap, SCR_CONTROL, 0x301);
1928 /* Couldn't find anything in SATA I/II specs, but
1929 * AHCI-1.1 10.4.2 says at least 1 ms. */
1932 /* phy wake/clear reset */
1933 sata_scr_write_flush(ap, SCR_CONTROL, 0x300);
1935 /* wait for phy to become ready, if necessary */
1938 sata_scr_read(ap, SCR_STATUS, &sstatus);
1939 if ((sstatus & 0xf) != 1)
1941 } while (time_before(jiffies, timeout));
1943 /* print link status */
1944 sata_print_link_status(ap);
1946 /* TODO: phy layer with polling, timeouts, etc. */
1947 if (!ata_port_offline(ap))
1950 ata_port_disable(ap);
1952 if (ap->flags & ATA_FLAG_DISABLED)
1955 if (ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT)) {
1956 ata_port_disable(ap);
1960 ap->cbl = ATA_CBL_SATA;
1964 * sata_phy_reset - Reset SATA bus.
1965 * @ap: SATA port associated with target SATA PHY.
1967 * This function resets the SATA bus, and then probes
1968 * the bus for devices.
1971 * PCI/etc. bus probe sem.
1974 void sata_phy_reset(struct ata_port *ap)
1976 __sata_phy_reset(ap);
1977 if (ap->flags & ATA_FLAG_DISABLED)
1983 * ata_dev_pair - return other device on cable
1986 * Obtain the other device on the same cable, or if none is
1987 * present NULL is returned
1990 struct ata_device *ata_dev_pair(struct ata_device *adev)
1992 struct ata_port *ap = adev->ap;
1993 struct ata_device *pair = &ap->device[1 - adev->devno];
1994 if (!ata_dev_enabled(pair))
2000 * ata_port_disable - Disable port.
2001 * @ap: Port to be disabled.
2003 * Modify @ap data structure such that the system
2004 * thinks that the entire port is disabled, and should
2005 * never attempt to probe or communicate with devices
2008 * LOCKING: host lock, or some other form of
2012 void ata_port_disable(struct ata_port *ap)
2014 ap->device[0].class = ATA_DEV_NONE;
2015 ap->device[1].class = ATA_DEV_NONE;
2016 ap->flags |= ATA_FLAG_DISABLED;
2020 * sata_down_spd_limit - adjust SATA spd limit downward
2021 * @ap: Port to adjust SATA spd limit for
2023 * Adjust SATA spd limit of @ap downward. Note that this
2024 * function only adjusts the limit. The change must be applied
2025 * using sata_set_spd().
2028 * Inherited from caller.
2031 * 0 on success, negative errno on failure
2033 int sata_down_spd_limit(struct ata_port *ap)
2035 u32 sstatus, spd, mask;
2038 rc = sata_scr_read(ap, SCR_STATUS, &sstatus);
2042 mask = ap->sata_spd_limit;
2045 highbit = fls(mask) - 1;
2046 mask &= ~(1 << highbit);
2048 spd = (sstatus >> 4) & 0xf;
2052 mask &= (1 << spd) - 1;
2056 ap->sata_spd_limit = mask;
2058 ata_port_printk(ap, KERN_WARNING, "limiting SATA link speed to %s\n",
2059 sata_spd_string(fls(mask)));
2064 static int __sata_set_spd_needed(struct ata_port *ap, u32 *scontrol)
2068 if (ap->sata_spd_limit == UINT_MAX)
2071 limit = fls(ap->sata_spd_limit);
2073 spd = (*scontrol >> 4) & 0xf;
2074 *scontrol = (*scontrol & ~0xf0) | ((limit & 0xf) << 4);
2076 return spd != limit;
2080 * sata_set_spd_needed - is SATA spd configuration needed
2081 * @ap: Port in question
2083 * Test whether the spd limit in SControl matches
2084 * @ap->sata_spd_limit. This function is used to determine
2085 * whether hardreset is necessary to apply SATA spd
2089 * Inherited from caller.
2092 * 1 if SATA spd configuration is needed, 0 otherwise.
2094 int sata_set_spd_needed(struct ata_port *ap)
2098 if (sata_scr_read(ap, SCR_CONTROL, &scontrol))
2101 return __sata_set_spd_needed(ap, &scontrol);
2105 * sata_set_spd - set SATA spd according to spd limit
2106 * @ap: Port to set SATA spd for
2108 * Set SATA spd of @ap according to sata_spd_limit.
2111 * Inherited from caller.
2114 * 0 if spd doesn't need to be changed, 1 if spd has been
2115 * changed. Negative errno if SCR registers are inaccessible.
2117 int sata_set_spd(struct ata_port *ap)
2122 if ((rc = sata_scr_read(ap, SCR_CONTROL, &scontrol)))
2125 if (!__sata_set_spd_needed(ap, &scontrol))
2128 if ((rc = sata_scr_write(ap, SCR_CONTROL, scontrol)))
2135 * This mode timing computation functionality is ported over from
2136 * drivers/ide/ide-timing.h and was originally written by Vojtech Pavlik
2139 * PIO 0-4, MWDMA 0-2 and UDMA 0-6 timings (in nanoseconds).
2140 * These were taken from ATA/ATAPI-6 standard, rev 0a, except
2141 * for UDMA6, which is currently supported only by Maxtor drives.
2143 * For PIO 5/6 MWDMA 3/4 see the CFA specification 3.0.
2146 static const struct ata_timing ata_timing[] = {
2148 { XFER_UDMA_6, 0, 0, 0, 0, 0, 0, 0, 15 },
2149 { XFER_UDMA_5, 0, 0, 0, 0, 0, 0, 0, 20 },
2150 { XFER_UDMA_4, 0, 0, 0, 0, 0, 0, 0, 30 },
2151 { XFER_UDMA_3, 0, 0, 0, 0, 0, 0, 0, 45 },
2153 { XFER_MW_DMA_4, 25, 0, 0, 0, 55, 20, 80, 0 },
2154 { XFER_MW_DMA_3, 25, 0, 0, 0, 65, 25, 100, 0 },
2155 { XFER_UDMA_2, 0, 0, 0, 0, 0, 0, 0, 60 },
2156 { XFER_UDMA_1, 0, 0, 0, 0, 0, 0, 0, 80 },
2157 { XFER_UDMA_0, 0, 0, 0, 0, 0, 0, 0, 120 },
2159 /* { XFER_UDMA_SLOW, 0, 0, 0, 0, 0, 0, 0, 150 }, */
2161 { XFER_MW_DMA_2, 25, 0, 0, 0, 70, 25, 120, 0 },
2162 { XFER_MW_DMA_1, 45, 0, 0, 0, 80, 50, 150, 0 },
2163 { XFER_MW_DMA_0, 60, 0, 0, 0, 215, 215, 480, 0 },
2165 { XFER_SW_DMA_2, 60, 0, 0, 0, 120, 120, 240, 0 },
2166 { XFER_SW_DMA_1, 90, 0, 0, 0, 240, 240, 480, 0 },
2167 { XFER_SW_DMA_0, 120, 0, 0, 0, 480, 480, 960, 0 },
2169 { XFER_PIO_6, 10, 55, 20, 80, 55, 20, 80, 0 },
2170 { XFER_PIO_5, 15, 65, 25, 100, 65, 25, 100, 0 },
2171 { XFER_PIO_4, 25, 70, 25, 120, 70, 25, 120, 0 },
2172 { XFER_PIO_3, 30, 80, 70, 180, 80, 70, 180, 0 },
2174 { XFER_PIO_2, 30, 290, 40, 330, 100, 90, 240, 0 },
2175 { XFER_PIO_1, 50, 290, 93, 383, 125, 100, 383, 0 },
2176 { XFER_PIO_0, 70, 290, 240, 600, 165, 150, 600, 0 },
2178 /* { XFER_PIO_SLOW, 120, 290, 240, 960, 290, 240, 960, 0 }, */
2183 #define ENOUGH(v,unit) (((v)-1)/(unit)+1)
2184 #define EZ(v,unit) ((v)?ENOUGH(v,unit):0)
2186 static void ata_timing_quantize(const struct ata_timing *t, struct ata_timing *q, int T, int UT)
2188 q->setup = EZ(t->setup * 1000, T);
2189 q->act8b = EZ(t->act8b * 1000, T);
2190 q->rec8b = EZ(t->rec8b * 1000, T);
2191 q->cyc8b = EZ(t->cyc8b * 1000, T);
2192 q->active = EZ(t->active * 1000, T);
2193 q->recover = EZ(t->recover * 1000, T);
2194 q->cycle = EZ(t->cycle * 1000, T);
2195 q->udma = EZ(t->udma * 1000, UT);
2198 void ata_timing_merge(const struct ata_timing *a, const struct ata_timing *b,
2199 struct ata_timing *m, unsigned int what)
2201 if (what & ATA_TIMING_SETUP ) m->setup = max(a->setup, b->setup);
2202 if (what & ATA_TIMING_ACT8B ) m->act8b = max(a->act8b, b->act8b);
2203 if (what & ATA_TIMING_REC8B ) m->rec8b = max(a->rec8b, b->rec8b);
2204 if (what & ATA_TIMING_CYC8B ) m->cyc8b = max(a->cyc8b, b->cyc8b);
2205 if (what & ATA_TIMING_ACTIVE ) m->active = max(a->active, b->active);
2206 if (what & ATA_TIMING_RECOVER) m->recover = max(a->recover, b->recover);
2207 if (what & ATA_TIMING_CYCLE ) m->cycle = max(a->cycle, b->cycle);
2208 if (what & ATA_TIMING_UDMA ) m->udma = max(a->udma, b->udma);
2211 static const struct ata_timing* ata_timing_find_mode(unsigned short speed)
2213 const struct ata_timing *t;
2215 for (t = ata_timing; t->mode != speed; t++)
2216 if (t->mode == 0xFF)
2221 int ata_timing_compute(struct ata_device *adev, unsigned short speed,
2222 struct ata_timing *t, int T, int UT)
2224 const struct ata_timing *s;
2225 struct ata_timing p;
2231 if (!(s = ata_timing_find_mode(speed)))
2234 memcpy(t, s, sizeof(*s));
2237 * If the drive is an EIDE drive, it can tell us it needs extended
2238 * PIO/MW_DMA cycle timing.
2241 if (adev->id[ATA_ID_FIELD_VALID] & 2) { /* EIDE drive */
2242 memset(&p, 0, sizeof(p));
2243 if(speed >= XFER_PIO_0 && speed <= XFER_SW_DMA_0) {
2244 if (speed <= XFER_PIO_2) p.cycle = p.cyc8b = adev->id[ATA_ID_EIDE_PIO];
2245 else p.cycle = p.cyc8b = adev->id[ATA_ID_EIDE_PIO_IORDY];
2246 } else if(speed >= XFER_MW_DMA_0 && speed <= XFER_MW_DMA_2) {
2247 p.cycle = adev->id[ATA_ID_EIDE_DMA_MIN];
2249 ata_timing_merge(&p, t, t, ATA_TIMING_CYCLE | ATA_TIMING_CYC8B);
2253 * Convert the timing to bus clock counts.
2256 ata_timing_quantize(t, t, T, UT);
2259 * Even in DMA/UDMA modes we still use PIO access for IDENTIFY,
2260 * S.M.A.R.T * and some other commands. We have to ensure that the
2261 * DMA cycle timing is slower/equal than the fastest PIO timing.
2264 if (speed > XFER_PIO_6) {
2265 ata_timing_compute(adev, adev->pio_mode, &p, T, UT);
2266 ata_timing_merge(&p, t, t, ATA_TIMING_ALL);
2270 * Lengthen active & recovery time so that cycle time is correct.
2273 if (t->act8b + t->rec8b < t->cyc8b) {
2274 t->act8b += (t->cyc8b - (t->act8b + t->rec8b)) / 2;
2275 t->rec8b = t->cyc8b - t->act8b;
2278 if (t->active + t->recover < t->cycle) {
2279 t->active += (t->cycle - (t->active + t->recover)) / 2;
2280 t->recover = t->cycle - t->active;
2287 * ata_down_xfermask_limit - adjust dev xfer masks downward
2288 * @dev: Device to adjust xfer masks
2289 * @force_pio0: Force PIO0
2291 * Adjust xfer masks of @dev downward. Note that this function
2292 * does not apply the change. Invoking ata_set_mode() afterwards
2293 * will apply the limit.
2296 * Inherited from caller.
2299 * 0 on success, negative errno on failure
2301 int ata_down_xfermask_limit(struct ata_device *dev, int force_pio0)
2303 unsigned long xfer_mask;
2306 xfer_mask = ata_pack_xfermask(dev->pio_mask, dev->mwdma_mask,
2311 /* don't gear down to MWDMA from UDMA, go directly to PIO */
2312 if (xfer_mask & ATA_MASK_UDMA)
2313 xfer_mask &= ~ATA_MASK_MWDMA;
2315 highbit = fls(xfer_mask) - 1;
2316 xfer_mask &= ~(1 << highbit);
2318 xfer_mask &= 1 << ATA_SHIFT_PIO;
2322 ata_unpack_xfermask(xfer_mask, &dev->pio_mask, &dev->mwdma_mask,
2325 ata_dev_printk(dev, KERN_WARNING, "limiting speed to %s\n",
2326 ata_mode_string(xfer_mask));
2334 static int ata_dev_set_mode(struct ata_device *dev)
2336 struct ata_eh_context *ehc = &dev->ap->eh_context;
2337 unsigned int err_mask;
2340 dev->flags &= ~ATA_DFLAG_PIO;
2341 if (dev->xfer_shift == ATA_SHIFT_PIO)
2342 dev->flags |= ATA_DFLAG_PIO;
2344 err_mask = ata_dev_set_xfermode(dev);
2345 /* Old CFA may refuse this command, which is just fine */
2346 if (dev->xfer_shift == ATA_SHIFT_PIO && ata_id_is_cfa(dev->id))
2347 err_mask &= ~AC_ERR_DEV;
2350 ata_dev_printk(dev, KERN_ERR, "failed to set xfermode "
2351 "(err_mask=0x%x)\n", err_mask);
2355 ehc->i.flags |= ATA_EHI_POST_SETMODE;
2356 rc = ata_dev_revalidate(dev, 0);
2357 ehc->i.flags &= ~ATA_EHI_POST_SETMODE;
2361 DPRINTK("xfer_shift=%u, xfer_mode=0x%x\n",
2362 dev->xfer_shift, (int)dev->xfer_mode);
2364 ata_dev_printk(dev, KERN_INFO, "configured for %s\n",
2365 ata_mode_string(ata_xfer_mode2mask(dev->xfer_mode)));
2370 * ata_set_mode - Program timings and issue SET FEATURES - XFER
2371 * @ap: port on which timings will be programmed
2372 * @r_failed_dev: out paramter for failed device
2374 * Set ATA device disk transfer mode (PIO3, UDMA6, etc.). If
2375 * ata_set_mode() fails, pointer to the failing device is
2376 * returned in @r_failed_dev.
2379 * PCI/etc. bus probe sem.
2382 * 0 on success, negative errno otherwise
2384 int ata_set_mode(struct ata_port *ap, struct ata_device **r_failed_dev)
2386 struct ata_device *dev;
2387 int i, rc = 0, used_dma = 0, found = 0;
2389 /* has private set_mode? */
2390 if (ap->ops->set_mode)
2391 return ap->ops->set_mode(ap, r_failed_dev);
2393 /* step 1: calculate xfer_mask */
2394 for (i = 0; i < ATA_MAX_DEVICES; i++) {
2395 unsigned int pio_mask, dma_mask;
2397 dev = &ap->device[i];
2399 if (!ata_dev_enabled(dev))
2402 ata_dev_xfermask(dev);
2404 pio_mask = ata_pack_xfermask(dev->pio_mask, 0, 0);
2405 dma_mask = ata_pack_xfermask(0, dev->mwdma_mask, dev->udma_mask);
2406 dev->pio_mode = ata_xfer_mask2mode(pio_mask);
2407 dev->dma_mode = ata_xfer_mask2mode(dma_mask);
2416 /* step 2: always set host PIO timings */
2417 for (i = 0; i < ATA_MAX_DEVICES; i++) {
2418 dev = &ap->device[i];
2419 if (!ata_dev_enabled(dev))
2422 if (!dev->pio_mode) {
2423 ata_dev_printk(dev, KERN_WARNING, "no PIO support\n");
2428 dev->xfer_mode = dev->pio_mode;
2429 dev->xfer_shift = ATA_SHIFT_PIO;
2430 if (ap->ops->set_piomode)
2431 ap->ops->set_piomode(ap, dev);
2434 /* step 3: set host DMA timings */
2435 for (i = 0; i < ATA_MAX_DEVICES; i++) {
2436 dev = &ap->device[i];
2438 if (!ata_dev_enabled(dev) || !dev->dma_mode)
2441 dev->xfer_mode = dev->dma_mode;
2442 dev->xfer_shift = ata_xfer_mode2shift(dev->dma_mode);
2443 if (ap->ops->set_dmamode)
2444 ap->ops->set_dmamode(ap, dev);
2447 /* step 4: update devices' xfer mode */
2448 for (i = 0; i < ATA_MAX_DEVICES; i++) {
2449 dev = &ap->device[i];
2451 /* don't update suspended devices' xfer mode */
2452 if (!ata_dev_ready(dev))
2455 rc = ata_dev_set_mode(dev);
2460 /* Record simplex status. If we selected DMA then the other
2461 * host channels are not permitted to do so.
2463 if (used_dma && (ap->host->flags & ATA_HOST_SIMPLEX))
2464 ap->host->simplex_claimed = 1;
2466 /* step5: chip specific finalisation */
2467 if (ap->ops->post_set_mode)
2468 ap->ops->post_set_mode(ap);
2472 *r_failed_dev = dev;
2477 * ata_tf_to_host - issue ATA taskfile to host controller
2478 * @ap: port to which command is being issued
2479 * @tf: ATA taskfile register set
2481 * Issues ATA taskfile register set to ATA host controller,
2482 * with proper synchronization with interrupt handler and
2486 * spin_lock_irqsave(host lock)
2489 static inline void ata_tf_to_host(struct ata_port *ap,
2490 const struct ata_taskfile *tf)
2492 ap->ops->tf_load(ap, tf);
2493 ap->ops->exec_command(ap, tf);
2497 * ata_busy_sleep - sleep until BSY clears, or timeout
2498 * @ap: port containing status register to be polled
2499 * @tmout_pat: impatience timeout
2500 * @tmout: overall timeout
2502 * Sleep until ATA Status register bit BSY clears,
2503 * or a timeout occurs.
2506 * Kernel thread context (may sleep).
2509 * 0 on success, -errno otherwise.
2511 int ata_busy_sleep(struct ata_port *ap,
2512 unsigned long tmout_pat, unsigned long tmout)
2514 unsigned long timer_start, timeout;
2517 status = ata_busy_wait(ap, ATA_BUSY, 300);
2518 timer_start = jiffies;
2519 timeout = timer_start + tmout_pat;
2520 while (status != 0xff && (status & ATA_BUSY) &&
2521 time_before(jiffies, timeout)) {
2523 status = ata_busy_wait(ap, ATA_BUSY, 3);
2526 if (status != 0xff && (status & ATA_BUSY))
2527 ata_port_printk(ap, KERN_WARNING,
2528 "port is slow to respond, please be patient "
2529 "(Status 0x%x)\n", status);
2531 timeout = timer_start + tmout;
2532 while (status != 0xff && (status & ATA_BUSY) &&
2533 time_before(jiffies, timeout)) {
2535 status = ata_chk_status(ap);
2541 if (status & ATA_BUSY) {
2542 ata_port_printk(ap, KERN_ERR, "port failed to respond "
2543 "(%lu secs, Status 0x%x)\n",
2544 tmout / HZ, status);
2551 static void ata_bus_post_reset(struct ata_port *ap, unsigned int devmask)
2553 struct ata_ioports *ioaddr = &ap->ioaddr;
2554 unsigned int dev0 = devmask & (1 << 0);
2555 unsigned int dev1 = devmask & (1 << 1);
2556 unsigned long timeout;
2558 /* if device 0 was found in ata_devchk, wait for its
2562 ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT);
2564 /* if device 1 was found in ata_devchk, wait for
2565 * register access, then wait for BSY to clear
2567 timeout = jiffies + ATA_TMOUT_BOOT;
2571 ap->ops->dev_select(ap, 1);
2572 nsect = ioread8(ioaddr->nsect_addr);
2573 lbal = ioread8(ioaddr->lbal_addr);
2574 if ((nsect == 1) && (lbal == 1))
2576 if (time_after(jiffies, timeout)) {
2580 msleep(50); /* give drive a breather */
2583 ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT);
2585 /* is all this really necessary? */
2586 ap->ops->dev_select(ap, 0);
2588 ap->ops->dev_select(ap, 1);
2590 ap->ops->dev_select(ap, 0);
2593 static unsigned int ata_bus_softreset(struct ata_port *ap,
2594 unsigned int devmask)
2596 struct ata_ioports *ioaddr = &ap->ioaddr;
2598 DPRINTK("ata%u: bus reset via SRST\n", ap->id);
2600 /* software reset. causes dev0 to be selected */
2601 iowrite8(ap->ctl, ioaddr->ctl_addr);
2602 udelay(20); /* FIXME: flush */
2603 iowrite8(ap->ctl | ATA_SRST, ioaddr->ctl_addr);
2604 udelay(20); /* FIXME: flush */
2605 iowrite8(ap->ctl, ioaddr->ctl_addr);
2607 /* spec mandates ">= 2ms" before checking status.
2608 * We wait 150ms, because that was the magic delay used for
2609 * ATAPI devices in Hale Landis's ATADRVR, for the period of time
2610 * between when the ATA command register is written, and then
2611 * status is checked. Because waiting for "a while" before
2612 * checking status is fine, post SRST, we perform this magic
2613 * delay here as well.
2615 * Old drivers/ide uses the 2mS rule and then waits for ready
2619 /* Before we perform post reset processing we want to see if
2620 * the bus shows 0xFF because the odd clown forgets the D7
2621 * pulldown resistor.
2623 if (ata_check_status(ap) == 0xFF)
2626 ata_bus_post_reset(ap, devmask);
2632 * ata_bus_reset - reset host port and associated ATA channel
2633 * @ap: port to reset
2635 * This is typically the first time we actually start issuing
2636 * commands to the ATA channel. We wait for BSY to clear, then
2637 * issue EXECUTE DEVICE DIAGNOSTIC command, polling for its
2638 * result. Determine what devices, if any, are on the channel
2639 * by looking at the device 0/1 error register. Look at the signature
2640 * stored in each device's taskfile registers, to determine if
2641 * the device is ATA or ATAPI.
2644 * PCI/etc. bus probe sem.
2645 * Obtains host lock.
2648 * Sets ATA_FLAG_DISABLED if bus reset fails.
2651 void ata_bus_reset(struct ata_port *ap)
2653 struct ata_ioports *ioaddr = &ap->ioaddr;
2654 unsigned int slave_possible = ap->flags & ATA_FLAG_SLAVE_POSS;
2656 unsigned int dev0, dev1 = 0, devmask = 0;
2658 DPRINTK("ENTER, host %u, port %u\n", ap->id, ap->port_no);
2660 /* determine if device 0/1 are present */
2661 if (ap->flags & ATA_FLAG_SATA_RESET)
2664 dev0 = ata_devchk(ap, 0);
2666 dev1 = ata_devchk(ap, 1);
2670 devmask |= (1 << 0);
2672 devmask |= (1 << 1);
2674 /* select device 0 again */
2675 ap->ops->dev_select(ap, 0);
2677 /* issue bus reset */
2678 if (ap->flags & ATA_FLAG_SRST)
2679 if (ata_bus_softreset(ap, devmask))
2683 * determine by signature whether we have ATA or ATAPI devices
2685 ap->device[0].class = ata_dev_try_classify(ap, 0, &err);
2686 if ((slave_possible) && (err != 0x81))
2687 ap->device[1].class = ata_dev_try_classify(ap, 1, &err);
2689 /* re-enable interrupts */
2690 ap->ops->irq_on(ap);
2692 /* is double-select really necessary? */
2693 if (ap->device[1].class != ATA_DEV_NONE)
2694 ap->ops->dev_select(ap, 1);
2695 if (ap->device[0].class != ATA_DEV_NONE)
2696 ap->ops->dev_select(ap, 0);
2698 /* if no devices were detected, disable this port */
2699 if ((ap->device[0].class == ATA_DEV_NONE) &&
2700 (ap->device[1].class == ATA_DEV_NONE))
2703 if (ap->flags & (ATA_FLAG_SATA_RESET | ATA_FLAG_SRST)) {
2704 /* set up device control for ATA_FLAG_SATA_RESET */
2705 iowrite8(ap->ctl, ioaddr->ctl_addr);
2712 ata_port_printk(ap, KERN_ERR, "disabling port\n");
2713 ap->ops->port_disable(ap);
2719 * sata_phy_debounce - debounce SATA phy status
2720 * @ap: ATA port to debounce SATA phy status for
2721 * @params: timing parameters { interval, duratinon, timeout } in msec
2723 * Make sure SStatus of @ap reaches stable state, determined by
2724 * holding the same value where DET is not 1 for @duration polled
2725 * every @interval, before @timeout. Timeout constraints the
2726 * beginning of the stable state. Because, after hot unplugging,
2727 * DET gets stuck at 1 on some controllers, this functions waits
2728 * until timeout then returns 0 if DET is stable at 1.
2731 * Kernel thread context (may sleep)
2734 * 0 on success, -errno on failure.
2736 int sata_phy_debounce(struct ata_port *ap, const unsigned long *params)
2738 unsigned long interval_msec = params[0];
2739 unsigned long duration = params[1] * HZ / 1000;
2740 unsigned long timeout = jiffies + params[2] * HZ / 1000;
2741 unsigned long last_jiffies;
2745 if ((rc = sata_scr_read(ap, SCR_STATUS, &cur)))
2750 last_jiffies = jiffies;
2753 msleep(interval_msec);
2754 if ((rc = sata_scr_read(ap, SCR_STATUS, &cur)))
2760 if (cur == 1 && time_before(jiffies, timeout))
2762 if (time_after(jiffies, last_jiffies + duration))
2767 /* unstable, start over */
2769 last_jiffies = jiffies;
2772 if (time_after(jiffies, timeout))
2778 * sata_phy_resume - resume SATA phy
2779 * @ap: ATA port to resume SATA phy for
2780 * @params: timing parameters { interval, duratinon, timeout } in msec
2782 * Resume SATA phy of @ap and debounce it.
2785 * Kernel thread context (may sleep)
2788 * 0 on success, -errno on failure.
2790 int sata_phy_resume(struct ata_port *ap, const unsigned long *params)
2795 if ((rc = sata_scr_read(ap, SCR_CONTROL, &scontrol)))
2798 scontrol = (scontrol & 0x0f0) | 0x300;
2800 if ((rc = sata_scr_write(ap, SCR_CONTROL, scontrol)))
2803 /* Some PHYs react badly if SStatus is pounded immediately
2804 * after resuming. Delay 200ms before debouncing.
2808 return sata_phy_debounce(ap, params);
2811 static void ata_wait_spinup(struct ata_port *ap)
2813 struct ata_eh_context *ehc = &ap->eh_context;
2814 unsigned long end, secs;
2817 /* first, debounce phy if SATA */
2818 if (ap->cbl == ATA_CBL_SATA) {
2819 rc = sata_phy_debounce(ap, sata_deb_timing_hotplug);
2821 /* if debounced successfully and offline, no need to wait */
2822 if ((rc == 0 || rc == -EOPNOTSUPP) && ata_port_offline(ap))
2826 /* okay, let's give the drive time to spin up */
2827 end = ehc->i.hotplug_timestamp + ATA_SPINUP_WAIT * HZ / 1000;
2828 secs = ((end - jiffies) + HZ - 1) / HZ;
2830 if (time_after(jiffies, end))
2834 ata_port_printk(ap, KERN_INFO, "waiting for device to spin up "
2835 "(%lu secs)\n", secs);
2837 schedule_timeout_uninterruptible(end - jiffies);
2841 * ata_std_prereset - prepare for reset
2842 * @ap: ATA port to be reset
2844 * @ap is about to be reset. Initialize it.
2847 * Kernel thread context (may sleep)
2850 * 0 on success, -errno otherwise.
2852 int ata_std_prereset(struct ata_port *ap)
2854 struct ata_eh_context *ehc = &ap->eh_context;
2855 const unsigned long *timing = sata_ehc_deb_timing(ehc);
2858 /* handle link resume & hotplug spinup */
2859 if ((ehc->i.flags & ATA_EHI_RESUME_LINK) &&
2860 (ap->flags & ATA_FLAG_HRST_TO_RESUME))
2861 ehc->i.action |= ATA_EH_HARDRESET;
2863 if ((ehc->i.flags & ATA_EHI_HOTPLUGGED) &&
2864 (ap->flags & ATA_FLAG_SKIP_D2H_BSY))
2865 ata_wait_spinup(ap);
2867 /* if we're about to do hardreset, nothing more to do */
2868 if (ehc->i.action & ATA_EH_HARDRESET)
2871 /* if SATA, resume phy */
2872 if (ap->cbl == ATA_CBL_SATA) {
2873 rc = sata_phy_resume(ap, timing);
2874 if (rc && rc != -EOPNOTSUPP) {
2875 /* phy resume failed */
2876 ata_port_printk(ap, KERN_WARNING, "failed to resume "
2877 "link for reset (errno=%d)\n", rc);
2882 /* Wait for !BSY if the controller can wait for the first D2H
2883 * Reg FIS and we don't know that no device is attached.
2885 if (!(ap->flags & ATA_FLAG_SKIP_D2H_BSY) && !ata_port_offline(ap))
2886 ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT);
2892 * ata_std_softreset - reset host port via ATA SRST
2893 * @ap: port to reset
2894 * @classes: resulting classes of attached devices
2896 * Reset host port using ATA SRST.
2899 * Kernel thread context (may sleep)
2902 * 0 on success, -errno otherwise.
2904 int ata_std_softreset(struct ata_port *ap, unsigned int *classes)
2906 unsigned int slave_possible = ap->flags & ATA_FLAG_SLAVE_POSS;
2907 unsigned int devmask = 0, err_mask;
2912 if (ata_port_offline(ap)) {
2913 classes[0] = ATA_DEV_NONE;
2917 /* determine if device 0/1 are present */
2918 if (ata_devchk(ap, 0))
2919 devmask |= (1 << 0);
2920 if (slave_possible && ata_devchk(ap, 1))
2921 devmask |= (1 << 1);
2923 /* select device 0 again */
2924 ap->ops->dev_select(ap, 0);
2926 /* issue bus reset */
2927 DPRINTK("about to softreset, devmask=%x\n", devmask);
2928 err_mask = ata_bus_softreset(ap, devmask);
2930 ata_port_printk(ap, KERN_ERR, "SRST failed (err_mask=0x%x)\n",
2935 /* determine by signature whether we have ATA or ATAPI devices */
2936 classes[0] = ata_dev_try_classify(ap, 0, &err);
2937 if (slave_possible && err != 0x81)
2938 classes[1] = ata_dev_try_classify(ap, 1, &err);
2941 DPRINTK("EXIT, classes[0]=%u [1]=%u\n", classes[0], classes[1]);
2946 * sata_port_hardreset - reset port via SATA phy reset
2947 * @ap: port to reset
2948 * @timing: timing parameters { interval, duratinon, timeout } in msec
2950 * SATA phy-reset host port using DET bits of SControl register.
2953 * Kernel thread context (may sleep)
2956 * 0 on success, -errno otherwise.
2958 int sata_port_hardreset(struct ata_port *ap, const unsigned long *timing)
2965 if (sata_set_spd_needed(ap)) {
2966 /* SATA spec says nothing about how to reconfigure
2967 * spd. To be on the safe side, turn off phy during
2968 * reconfiguration. This works for at least ICH7 AHCI
2971 if ((rc = sata_scr_read(ap, SCR_CONTROL, &scontrol)))
2974 scontrol = (scontrol & 0x0f0) | 0x304;
2976 if ((rc = sata_scr_write(ap, SCR_CONTROL, scontrol)))
2982 /* issue phy wake/reset */
2983 if ((rc = sata_scr_read(ap, SCR_CONTROL, &scontrol)))
2986 scontrol = (scontrol & 0x0f0) | 0x301;
2988 if ((rc = sata_scr_write_flush(ap, SCR_CONTROL, scontrol)))
2991 /* Couldn't find anything in SATA I/II specs, but AHCI-1.1
2992 * 10.4.2 says at least 1 ms.
2996 /* bring phy back */
2997 rc = sata_phy_resume(ap, timing);
2999 DPRINTK("EXIT, rc=%d\n", rc);
3004 * sata_std_hardreset - reset host port via SATA phy reset
3005 * @ap: port to reset
3006 * @class: resulting class of attached device
3008 * SATA phy-reset host port using DET bits of SControl register,
3009 * wait for !BSY and classify the attached device.
3012 * Kernel thread context (may sleep)
3015 * 0 on success, -errno otherwise.
3017 int sata_std_hardreset(struct ata_port *ap, unsigned int *class)
3019 const unsigned long *timing = sata_ehc_deb_timing(&ap->eh_context);
3025 rc = sata_port_hardreset(ap, timing);
3027 ata_port_printk(ap, KERN_ERR,
3028 "COMRESET failed (errno=%d)\n", rc);
3032 /* TODO: phy layer with polling, timeouts, etc. */
3033 if (ata_port_offline(ap)) {
3034 *class = ATA_DEV_NONE;
3035 DPRINTK("EXIT, link offline\n");
3039 /* wait a while before checking status, see SRST for more info */
3042 if (ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT)) {
3043 ata_port_printk(ap, KERN_ERR,
3044 "COMRESET failed (device not ready)\n");
3048 ap->ops->dev_select(ap, 0); /* probably unnecessary */
3050 *class = ata_dev_try_classify(ap, 0, NULL);
3052 DPRINTK("EXIT, class=%u\n", *class);
3057 * ata_std_postreset - standard postreset callback
3058 * @ap: the target ata_port
3059 * @classes: classes of attached devices
3061 * This function is invoked after a successful reset. Note that
3062 * the device might have been reset more than once using
3063 * different reset methods before postreset is invoked.
3066 * Kernel thread context (may sleep)
3068 void ata_std_postreset(struct ata_port *ap, unsigned int *classes)
3074 /* print link status */
3075 sata_print_link_status(ap);
3078 if (sata_scr_read(ap, SCR_ERROR, &serror) == 0)
3079 sata_scr_write(ap, SCR_ERROR, serror);
3081 /* re-enable interrupts */
3082 if (!ap->ops->error_handler)
3083 ap->ops->irq_on(ap);
3085 /* is double-select really necessary? */
3086 if (classes[0] != ATA_DEV_NONE)
3087 ap->ops->dev_select(ap, 1);
3088 if (classes[1] != ATA_DEV_NONE)
3089 ap->ops->dev_select(ap, 0);
3091 /* bail out if no device is present */
3092 if (classes[0] == ATA_DEV_NONE && classes[1] == ATA_DEV_NONE) {
3093 DPRINTK("EXIT, no device\n");
3097 /* set up device control */
3098 if (ap->ioaddr.ctl_addr)
3099 iowrite8(ap->ctl, ap->ioaddr.ctl_addr);
3105 * ata_dev_same_device - Determine whether new ID matches configured device
3106 * @dev: device to compare against
3107 * @new_class: class of the new device
3108 * @new_id: IDENTIFY page of the new device
3110 * Compare @new_class and @new_id against @dev and determine
3111 * whether @dev is the device indicated by @new_class and
3118 * 1 if @dev matches @new_class and @new_id, 0 otherwise.
3120 static int ata_dev_same_device(struct ata_device *dev, unsigned int new_class,
3123 const u16 *old_id = dev->id;
3124 unsigned char model[2][ATA_ID_PROD_LEN + 1];
3125 unsigned char serial[2][ATA_ID_SERNO_LEN + 1];
3128 if (dev->class != new_class) {
3129 ata_dev_printk(dev, KERN_INFO, "class mismatch %d != %d\n",
3130 dev->class, new_class);
3134 ata_id_c_string(old_id, model[0], ATA_ID_PROD, sizeof(model[0]));
3135 ata_id_c_string(new_id, model[1], ATA_ID_PROD, sizeof(model[1]));
3136 ata_id_c_string(old_id, serial[0], ATA_ID_SERNO, sizeof(serial[0]));
3137 ata_id_c_string(new_id, serial[1], ATA_ID_SERNO, sizeof(serial[1]));
3138 new_n_sectors = ata_id_n_sectors(new_id);
3140 if (strcmp(model[0], model[1])) {
3141 ata_dev_printk(dev, KERN_INFO, "model number mismatch "
3142 "'%s' != '%s'\n", model[0], model[1]);
3146 if (strcmp(serial[0], serial[1])) {
3147 ata_dev_printk(dev, KERN_INFO, "serial number mismatch "
3148 "'%s' != '%s'\n", serial[0], serial[1]);
3152 if (dev->class == ATA_DEV_ATA && dev->n_sectors != new_n_sectors) {
3153 ata_dev_printk(dev, KERN_INFO, "n_sectors mismatch "
3155 (unsigned long long)dev->n_sectors,
3156 (unsigned long long)new_n_sectors);
3164 * ata_dev_revalidate - Revalidate ATA device
3165 * @dev: device to revalidate
3166 * @readid_flags: read ID flags
3168 * Re-read IDENTIFY page and make sure @dev is still attached to
3172 * Kernel thread context (may sleep)
3175 * 0 on success, negative errno otherwise
3177 int ata_dev_revalidate(struct ata_device *dev, unsigned int readid_flags)
3179 unsigned int class = dev->class;
3180 u16 *id = (void *)dev->ap->sector_buf;
3183 if (!ata_dev_enabled(dev)) {
3189 rc = ata_dev_read_id(dev, &class, readid_flags, id);
3193 /* is the device still there? */
3194 if (!ata_dev_same_device(dev, class, id)) {
3199 memcpy(dev->id, id, sizeof(id[0]) * ATA_ID_WORDS);
3201 /* configure device according to the new ID */
3202 rc = ata_dev_configure(dev);
3207 ata_dev_printk(dev, KERN_ERR, "revalidation failed (errno=%d)\n", rc);
3211 struct ata_blacklist_entry {
3212 const char *model_num;
3213 const char *model_rev;
3214 unsigned long horkage;
3217 static const struct ata_blacklist_entry ata_device_blacklist [] = {
3218 /* Devices with DMA related problems under Linux */
3219 { "WDC AC11000H", NULL, ATA_HORKAGE_NODMA },
3220 { "WDC AC22100H", NULL, ATA_HORKAGE_NODMA },
3221 { "WDC AC32500H", NULL, ATA_HORKAGE_NODMA },
3222 { "WDC AC33100H", NULL, ATA_HORKAGE_NODMA },
3223 { "WDC AC31600H", NULL, ATA_HORKAGE_NODMA },
3224 { "WDC AC32100H", "24.09P07", ATA_HORKAGE_NODMA },
3225 { "WDC AC23200L", "21.10N21", ATA_HORKAGE_NODMA },
3226 { "Compaq CRD-8241B", NULL, ATA_HORKAGE_NODMA },
3227 { "CRD-8400B", NULL, ATA_HORKAGE_NODMA },
3228 { "CRD-8480B", NULL, ATA_HORKAGE_NODMA },
3229 { "CRD-8482B", NULL, ATA_HORKAGE_NODMA },
3230 { "CRD-84", NULL, ATA_HORKAGE_NODMA },
3231 { "SanDisk SDP3B", NULL, ATA_HORKAGE_NODMA },
3232 { "SanDisk SDP3B-64", NULL, ATA_HORKAGE_NODMA },
3233 { "SANYO CD-ROM CRD", NULL, ATA_HORKAGE_NODMA },
3234 { "HITACHI CDR-8", NULL, ATA_HORKAGE_NODMA },
3235 { "HITACHI CDR-8335", NULL, ATA_HORKAGE_NODMA },
3236 { "HITACHI CDR-8435", NULL, ATA_HORKAGE_NODMA },
3237 { "Toshiba CD-ROM XM-6202B", NULL, ATA_HORKAGE_NODMA },
3238 { "TOSHIBA CD-ROM XM-1702BC", NULL, ATA_HORKAGE_NODMA },
3239 { "CD-532E-A", NULL, ATA_HORKAGE_NODMA },
3240 { "E-IDE CD-ROM CR-840",NULL, ATA_HORKAGE_NODMA },
3241 { "CD-ROM Drive/F5A", NULL, ATA_HORKAGE_NODMA },
3242 { "WPI CDD-820", NULL, ATA_HORKAGE_NODMA },
3243 { "SAMSUNG CD-ROM SC-148C", NULL, ATA_HORKAGE_NODMA },
3244 { "SAMSUNG CD-ROM SC", NULL, ATA_HORKAGE_NODMA },
3245 { "SanDisk SDP3B-64", NULL, ATA_HORKAGE_NODMA },
3246 { "ATAPI CD-ROM DRIVE 40X MAXIMUM",NULL,ATA_HORKAGE_NODMA },
3247 { "_NEC DV5800A", NULL, ATA_HORKAGE_NODMA },
3248 { "SAMSUNG CD-ROM SN-124","N001", ATA_HORKAGE_NODMA },
3250 /* Devices we expect to fail diagnostics */
3252 /* Devices where NCQ should be avoided */
3254 { "WDC WD740ADFD-00", NULL, ATA_HORKAGE_NONCQ },
3256 /* Devices with NCQ limits */
3262 unsigned long ata_device_blacklisted(const struct ata_device *dev)
3264 unsigned char model_num[ATA_ID_PROD_LEN + 1];
3265 unsigned char model_rev[ATA_ID_FW_REV_LEN + 1];
3266 const struct ata_blacklist_entry *ad = ata_device_blacklist;
3268 ata_id_c_string(dev->id, model_num, ATA_ID_PROD, sizeof(model_num));
3269 ata_id_c_string(dev->id, model_rev, ATA_ID_FW_REV, sizeof(model_rev));
3271 while (ad->model_num) {
3272 if (!strcmp(ad->model_num, model_num)) {
3273 if (ad->model_rev == NULL)
3275 if (!strcmp(ad->model_rev, model_rev))
3283 static int ata_dma_blacklisted(const struct ata_device *dev)
3285 /* We don't support polling DMA.
3286 * DMA blacklist those ATAPI devices with CDB-intr (and use PIO)
3287 * if the LLDD handles only interrupts in the HSM_ST_LAST state.
3289 if ((dev->ap->flags & ATA_FLAG_PIO_POLLING) &&
3290 (dev->flags & ATA_DFLAG_CDB_INTR))
3292 return (ata_device_blacklisted(dev) & ATA_HORKAGE_NODMA) ? 1 : 0;
3296 * ata_dev_xfermask - Compute supported xfermask of the given device
3297 * @dev: Device to compute xfermask for
3299 * Compute supported xfermask of @dev and store it in
3300 * dev->*_mask. This function is responsible for applying all
3301 * known limits including host controller limits, device
3307 static void ata_dev_xfermask(struct ata_device *dev)
3309 struct ata_port *ap = dev->ap;
3310 struct ata_host *host = ap->host;
3311 unsigned long xfer_mask;
3313 /* controller modes available */
3314 xfer_mask = ata_pack_xfermask(ap->pio_mask,
3315 ap->mwdma_mask, ap->udma_mask);
3317 /* Apply cable rule here. Don't apply it early because when
3318 * we handle hot plug the cable type can itself change.
3320 if (ap->cbl == ATA_CBL_PATA40)
3321 xfer_mask &= ~(0xF8 << ATA_SHIFT_UDMA);
3322 /* Apply drive side cable rule. Unknown or 80 pin cables reported
3323 * host side are checked drive side as well. Cases where we know a
3324 * 40wire cable is used safely for 80 are not checked here.
3326 if (ata_drive_40wire(dev->id) && (ap->cbl == ATA_CBL_PATA_UNK || ap->cbl == ATA_CBL_PATA80))
3327 xfer_mask &= ~(0xF8 << ATA_SHIFT_UDMA);
3330 xfer_mask &= ata_pack_xfermask(dev->pio_mask,
3331 dev->mwdma_mask, dev->udma_mask);
3332 xfer_mask &= ata_id_xfermask(dev->id);
3335 * CFA Advanced TrueIDE timings are not allowed on a shared
3338 if (ata_dev_pair(dev)) {
3339 /* No PIO5 or PIO6 */
3340 xfer_mask &= ~(0x03 << (ATA_SHIFT_PIO + 5));
3341 /* No MWDMA3 or MWDMA 4 */
3342 xfer_mask &= ~(0x03 << (ATA_SHIFT_MWDMA + 3));
3345 if (ata_dma_blacklisted(dev)) {
3346 xfer_mask &= ~(ATA_MASK_MWDMA | ATA_MASK_UDMA);
3347 ata_dev_printk(dev, KERN_WARNING,
3348 "device is on DMA blacklist, disabling DMA\n");
3351 if ((host->flags & ATA_HOST_SIMPLEX) && host->simplex_claimed) {
3352 xfer_mask &= ~(ATA_MASK_MWDMA | ATA_MASK_UDMA);
3353 ata_dev_printk(dev, KERN_WARNING, "simplex DMA is claimed by "
3354 "other device, disabling DMA\n");
3357 if (ap->ops->mode_filter)
3358 xfer_mask = ap->ops->mode_filter(ap, dev, xfer_mask);
3360 ata_unpack_xfermask(xfer_mask, &dev->pio_mask,
3361 &dev->mwdma_mask, &dev->udma_mask);
3365 * ata_dev_set_xfermode - Issue SET FEATURES - XFER MODE command
3366 * @dev: Device to which command will be sent
3368 * Issue SET FEATURES - XFER MODE command to device @dev
3372 * PCI/etc. bus probe sem.
3375 * 0 on success, AC_ERR_* mask otherwise.
3378 static unsigned int ata_dev_set_xfermode(struct ata_device *dev)
3380 struct ata_taskfile tf;
3381 unsigned int err_mask;
3383 /* set up set-features taskfile */
3384 DPRINTK("set features - xfer mode\n");
3386 ata_tf_init(dev, &tf);
3387 tf.command = ATA_CMD_SET_FEATURES;
3388 tf.feature = SETFEATURES_XFER;
3389 tf.flags |= ATA_TFLAG_ISADDR | ATA_TFLAG_DEVICE;
3390 tf.protocol = ATA_PROT_NODATA;
3391 tf.nsect = dev->xfer_mode;
3393 err_mask = ata_exec_internal(dev, &tf, NULL, DMA_NONE, NULL, 0);
3395 DPRINTK("EXIT, err_mask=%x\n", err_mask);
3400 * ata_dev_init_params - Issue INIT DEV PARAMS command
3401 * @dev: Device to which command will be sent
3402 * @heads: Number of heads (taskfile parameter)
3403 * @sectors: Number of sectors (taskfile parameter)
3406 * Kernel thread context (may sleep)
3409 * 0 on success, AC_ERR_* mask otherwise.
3411 static unsigned int ata_dev_init_params(struct ata_device *dev,
3412 u16 heads, u16 sectors)
3414 struct ata_taskfile tf;
3415 unsigned int err_mask;
3417 /* Number of sectors per track 1-255. Number of heads 1-16 */
3418 if (sectors < 1 || sectors > 255 || heads < 1 || heads > 16)
3419 return AC_ERR_INVALID;
3421 /* set up init dev params taskfile */
3422 DPRINTK("init dev params \n");
3424 ata_tf_init(dev, &tf);
3425 tf.command = ATA_CMD_INIT_DEV_PARAMS;
3426 tf.flags |= ATA_TFLAG_ISADDR | ATA_TFLAG_DEVICE;
3427 tf.protocol = ATA_PROT_NODATA;
3429 tf.device |= (heads - 1) & 0x0f; /* max head = num. of heads - 1 */
3431 err_mask = ata_exec_internal(dev, &tf, NULL, DMA_NONE, NULL, 0);
3433 DPRINTK("EXIT, err_mask=%x\n", err_mask);
3438 * ata_sg_clean - Unmap DMA memory associated with command
3439 * @qc: Command containing DMA memory to be released
3441 * Unmap all mapped DMA memory associated with this command.
3444 * spin_lock_irqsave(host lock)
3446 void ata_sg_clean(struct ata_queued_cmd *qc)
3448 struct ata_port *ap = qc->ap;
3449 struct scatterlist *sg = qc->__sg;
3450 int dir = qc->dma_dir;
3451 void *pad_buf = NULL;
3453 WARN_ON(!(qc->flags & ATA_QCFLAG_DMAMAP));
3454 WARN_ON(sg == NULL);
3456 if (qc->flags & ATA_QCFLAG_SINGLE)
3457 WARN_ON(qc->n_elem > 1);
3459 VPRINTK("unmapping %u sg elements\n", qc->n_elem);
3461 /* if we padded the buffer out to 32-bit bound, and data
3462 * xfer direction is from-device, we must copy from the
3463 * pad buffer back into the supplied buffer
3465 if (qc->pad_len && !(qc->tf.flags & ATA_TFLAG_WRITE))
3466 pad_buf = ap->pad + (qc->tag * ATA_DMA_PAD_SZ);
3468 if (qc->flags & ATA_QCFLAG_SG) {
3470 dma_unmap_sg(ap->dev, sg, qc->n_elem, dir);
3471 /* restore last sg */
3472 sg[qc->orig_n_elem - 1].length += qc->pad_len;
3474 struct scatterlist *psg = &qc->pad_sgent;
3475 void *addr = kmap_atomic(psg->page, KM_IRQ0);
3476 memcpy(addr + psg->offset, pad_buf, qc->pad_len);
3477 kunmap_atomic(addr, KM_IRQ0);
3481 dma_unmap_single(ap->dev,
3482 sg_dma_address(&sg[0]), sg_dma_len(&sg[0]),
3485 sg->length += qc->pad_len;
3487 memcpy(qc->buf_virt + sg->length - qc->pad_len,
3488 pad_buf, qc->pad_len);
3491 qc->flags &= ~ATA_QCFLAG_DMAMAP;
3496 * ata_fill_sg - Fill PCI IDE PRD table
3497 * @qc: Metadata associated with taskfile to be transferred
3499 * Fill PCI IDE PRD (scatter-gather) table with segments
3500 * associated with the current disk command.
3503 * spin_lock_irqsave(host lock)
3506 static void ata_fill_sg(struct ata_queued_cmd *qc)
3508 struct ata_port *ap = qc->ap;
3509 struct scatterlist *sg;
3512 WARN_ON(qc->__sg == NULL);
3513 WARN_ON(qc->n_elem == 0 && qc->pad_len == 0);
3516 ata_for_each_sg(sg, qc) {
3520 /* determine if physical DMA addr spans 64K boundary.
3521 * Note h/w doesn't support 64-bit, so we unconditionally
3522 * truncate dma_addr_t to u32.
3524 addr = (u32) sg_dma_address(sg);
3525 sg_len = sg_dma_len(sg);
3528 offset = addr & 0xffff;
3530 if ((offset + sg_len) > 0x10000)
3531 len = 0x10000 - offset;
3533 ap->prd[idx].addr = cpu_to_le32(addr);
3534 ap->prd[idx].flags_len = cpu_to_le32(len & 0xffff);
3535 VPRINTK("PRD[%u] = (0x%X, 0x%X)\n", idx, addr, len);
3544 ap->prd[idx - 1].flags_len |= cpu_to_le32(ATA_PRD_EOT);
3547 * ata_check_atapi_dma - Check whether ATAPI DMA can be supported
3548 * @qc: Metadata associated with taskfile to check
3550 * Allow low-level driver to filter ATA PACKET commands, returning
3551 * a status indicating whether or not it is OK to use DMA for the
3552 * supplied PACKET command.
3555 * spin_lock_irqsave(host lock)
3557 * RETURNS: 0 when ATAPI DMA can be used
3560 int ata_check_atapi_dma(struct ata_queued_cmd *qc)
3562 struct ata_port *ap = qc->ap;
3563 int rc = 0; /* Assume ATAPI DMA is OK by default */
3565 if (ap->ops->check_atapi_dma)
3566 rc = ap->ops->check_atapi_dma(qc);
3571 * ata_qc_prep - Prepare taskfile for submission
3572 * @qc: Metadata associated with taskfile to be prepared
3574 * Prepare ATA taskfile for submission.
3577 * spin_lock_irqsave(host lock)
3579 void ata_qc_prep(struct ata_queued_cmd *qc)
3581 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
3587 void ata_noop_qc_prep(struct ata_queued_cmd *qc) { }
3590 * ata_sg_init_one - Associate command with memory buffer
3591 * @qc: Command to be associated
3592 * @buf: Memory buffer
3593 * @buflen: Length of memory buffer, in bytes.
3595 * Initialize the data-related elements of queued_cmd @qc
3596 * to point to a single memory buffer, @buf of byte length @buflen.
3599 * spin_lock_irqsave(host lock)
3602 void ata_sg_init_one(struct ata_queued_cmd *qc, void *buf, unsigned int buflen)
3604 qc->flags |= ATA_QCFLAG_SINGLE;
3606 qc->__sg = &qc->sgent;
3608 qc->orig_n_elem = 1;
3610 qc->nbytes = buflen;
3612 sg_init_one(&qc->sgent, buf, buflen);
3616 * ata_sg_init - Associate command with scatter-gather table.
3617 * @qc: Command to be associated
3618 * @sg: Scatter-gather table.
3619 * @n_elem: Number of elements in s/g table.
3621 * Initialize the data-related elements of queued_cmd @qc
3622 * to point to a scatter-gather table @sg, containing @n_elem
3626 * spin_lock_irqsave(host lock)
3629 void ata_sg_init(struct ata_queued_cmd *qc, struct scatterlist *sg,
3630 unsigned int n_elem)
3632 qc->flags |= ATA_QCFLAG_SG;
3634 qc->n_elem = n_elem;
3635 qc->orig_n_elem = n_elem;
3639 * ata_sg_setup_one - DMA-map the memory buffer associated with a command.
3640 * @qc: Command with memory buffer to be mapped.
3642 * DMA-map the memory buffer associated with queued_cmd @qc.
3645 * spin_lock_irqsave(host lock)
3648 * Zero on success, negative on error.
3651 static int ata_sg_setup_one(struct ata_queued_cmd *qc)
3653 struct ata_port *ap = qc->ap;
3654 int dir = qc->dma_dir;
3655 struct scatterlist *sg = qc->__sg;
3656 dma_addr_t dma_address;
3659 /* we must lengthen transfers to end on a 32-bit boundary */
3660 qc->pad_len = sg->length & 3;
3662 void *pad_buf = ap->pad + (qc->tag * ATA_DMA_PAD_SZ);
3663 struct scatterlist *psg = &qc->pad_sgent;
3665 WARN_ON(qc->dev->class != ATA_DEV_ATAPI);
3667 memset(pad_buf, 0, ATA_DMA_PAD_SZ);
3669 if (qc->tf.flags & ATA_TFLAG_WRITE)
3670 memcpy(pad_buf, qc->buf_virt + sg->length - qc->pad_len,
3673 sg_dma_address(psg) = ap->pad_dma + (qc->tag * ATA_DMA_PAD_SZ);
3674 sg_dma_len(psg) = ATA_DMA_PAD_SZ;
3676 sg->length -= qc->pad_len;
3677 if (sg->length == 0)
3680 DPRINTK("padding done, sg->length=%u pad_len=%u\n",
3681 sg->length, qc->pad_len);
3689 dma_address = dma_map_single(ap->dev, qc->buf_virt,
3691 if (dma_mapping_error(dma_address)) {
3693 sg->length += qc->pad_len;
3697 sg_dma_address(sg) = dma_address;
3698 sg_dma_len(sg) = sg->length;
3701 DPRINTK("mapped buffer of %d bytes for %s\n", sg_dma_len(sg),
3702 qc->tf.flags & ATA_TFLAG_WRITE ? "write" : "read");
3708 * ata_sg_setup - DMA-map the scatter-gather table associated with a command.
3709 * @qc: Command with scatter-gather table to be mapped.
3711 * DMA-map the scatter-gather table associated with queued_cmd @qc.
3714 * spin_lock_irqsave(host lock)
3717 * Zero on success, negative on error.
3721 static int ata_sg_setup(struct ata_queued_cmd *qc)
3723 struct ata_port *ap = qc->ap;
3724 struct scatterlist *sg = qc->__sg;
3725 struct scatterlist *lsg = &sg[qc->n_elem - 1];
3726 int n_elem, pre_n_elem, dir, trim_sg = 0;
3728 VPRINTK("ENTER, ata%u\n", ap->id);
3729 WARN_ON(!(qc->flags & ATA_QCFLAG_SG));
3731 /* we must lengthen transfers to end on a 32-bit boundary */
3732 qc->pad_len = lsg->length & 3;
3734 void *pad_buf = ap->pad + (qc->tag * ATA_DMA_PAD_SZ);
3735 struct scatterlist *psg = &qc->pad_sgent;
3736 unsigned int offset;
3738 WARN_ON(qc->dev->class != ATA_DEV_ATAPI);
3740 memset(pad_buf, 0, ATA_DMA_PAD_SZ);
3743 * psg->page/offset are used to copy to-be-written
3744 * data in this function or read data in ata_sg_clean.
3746 offset = lsg->offset + lsg->length - qc->pad_len;
3747 psg->page = nth_page(lsg->page, offset >> PAGE_SHIFT);
3748 psg->offset = offset_in_page(offset);
3750 if (qc->tf.flags & ATA_TFLAG_WRITE) {
3751 void *addr = kmap_atomic(psg->page, KM_IRQ0);
3752 memcpy(pad_buf, addr + psg->offset, qc->pad_len);
3753 kunmap_atomic(addr, KM_IRQ0);
3756 sg_dma_address(psg) = ap->pad_dma + (qc->tag * ATA_DMA_PAD_SZ);
3757 sg_dma_len(psg) = ATA_DMA_PAD_SZ;
3759 lsg->length -= qc->pad_len;
3760 if (lsg->length == 0)
3763 DPRINTK("padding done, sg[%d].length=%u pad_len=%u\n",
3764 qc->n_elem - 1, lsg->length, qc->pad_len);
3767 pre_n_elem = qc->n_elem;
3768 if (trim_sg && pre_n_elem)
3777 n_elem = dma_map_sg(ap->dev, sg, pre_n_elem, dir);
3779 /* restore last sg */
3780 lsg->length += qc->pad_len;
3784 DPRINTK("%d sg elements mapped\n", n_elem);
3787 qc->n_elem = n_elem;
3793 * swap_buf_le16 - swap halves of 16-bit words in place
3794 * @buf: Buffer to swap
3795 * @buf_words: Number of 16-bit words in buffer.
3797 * Swap halves of 16-bit words if needed to convert from
3798 * little-endian byte order to native cpu byte order, or
3802 * Inherited from caller.
3804 void swap_buf_le16(u16 *buf, unsigned int buf_words)
3809 for (i = 0; i < buf_words; i++)
3810 buf[i] = le16_to_cpu(buf[i]);
3811 #endif /* __BIG_ENDIAN */
3815 * ata_data_xfer - Transfer data by PIO
3816 * @adev: device to target
3818 * @buflen: buffer length
3819 * @write_data: read/write
3821 * Transfer data from/to the device data register by PIO.
3824 * Inherited from caller.
3826 void ata_data_xfer(struct ata_device *adev, unsigned char *buf,
3827 unsigned int buflen, int write_data)
3829 struct ata_port *ap = adev->ap;
3830 unsigned int words = buflen >> 1;
3832 /* Transfer multiple of 2 bytes */
3834 iowrite16_rep(ap->ioaddr.data_addr, buf, words);
3836 ioread16_rep(ap->ioaddr.data_addr, buf, words);
3838 /* Transfer trailing 1 byte, if any. */
3839 if (unlikely(buflen & 0x01)) {
3840 u16 align_buf[1] = { 0 };
3841 unsigned char *trailing_buf = buf + buflen - 1;
3844 memcpy(align_buf, trailing_buf, 1);
3845 iowrite16(le16_to_cpu(align_buf[0]), ap->ioaddr.data_addr);
3847 align_buf[0] = cpu_to_le16(ioread16(ap->ioaddr.data_addr));
3848 memcpy(trailing_buf, align_buf, 1);
3854 * ata_data_xfer_noirq - Transfer data by PIO
3855 * @adev: device to target
3857 * @buflen: buffer length
3858 * @write_data: read/write
3860 * Transfer data from/to the device data register by PIO. Do the
3861 * transfer with interrupts disabled.
3864 * Inherited from caller.
3866 void ata_data_xfer_noirq(struct ata_device *adev, unsigned char *buf,
3867 unsigned int buflen, int write_data)
3869 unsigned long flags;
3870 local_irq_save(flags);
3871 ata_data_xfer(adev, buf, buflen, write_data);
3872 local_irq_restore(flags);
3877 * ata_pio_sector - Transfer ATA_SECT_SIZE (512 bytes) of data.
3878 * @qc: Command on going
3880 * Transfer ATA_SECT_SIZE of data from/to the ATA device.
3883 * Inherited from caller.
3886 static void ata_pio_sector(struct ata_queued_cmd *qc)
3888 int do_write = (qc->tf.flags & ATA_TFLAG_WRITE);
3889 struct scatterlist *sg = qc->__sg;
3890 struct ata_port *ap = qc->ap;
3892 unsigned int offset;
3895 if (qc->curbytes == qc->nbytes - ATA_SECT_SIZE)
3896 ap->hsm_task_state = HSM_ST_LAST;
3898 page = sg[qc->cursg].page;
3899 offset = sg[qc->cursg].offset + qc->cursg_ofs;
3901 /* get the current page and offset */
3902 page = nth_page(page, (offset >> PAGE_SHIFT));
3903 offset %= PAGE_SIZE;
3905 DPRINTK("data %s\n", qc->tf.flags & ATA_TFLAG_WRITE ? "write" : "read");
3907 if (PageHighMem(page)) {
3908 unsigned long flags;
3910 /* FIXME: use a bounce buffer */
3911 local_irq_save(flags);
3912 buf = kmap_atomic(page, KM_IRQ0);
3914 /* do the actual data transfer */
3915 ap->ops->data_xfer(qc->dev, buf + offset, ATA_SECT_SIZE, do_write);
3917 kunmap_atomic(buf, KM_IRQ0);
3918 local_irq_restore(flags);
3920 buf = page_address(page);
3921 ap->ops->data_xfer(qc->dev, buf + offset, ATA_SECT_SIZE, do_write);
3924 qc->curbytes += ATA_SECT_SIZE;
3925 qc->cursg_ofs += ATA_SECT_SIZE;
3927 if (qc->cursg_ofs == (&sg[qc->cursg])->length) {
3934 * ata_pio_sectors - Transfer one or many 512-byte sectors.
3935 * @qc: Command on going
3937 * Transfer one or many ATA_SECT_SIZE of data from/to the
3938 * ATA device for the DRQ request.
3941 * Inherited from caller.
3944 static void ata_pio_sectors(struct ata_queued_cmd *qc)
3946 if (is_multi_taskfile(&qc->tf)) {
3947 /* READ/WRITE MULTIPLE */
3950 WARN_ON(qc->dev->multi_count == 0);
3952 nsect = min((qc->nbytes - qc->curbytes) / ATA_SECT_SIZE,
3953 qc->dev->multi_count);
3961 * atapi_send_cdb - Write CDB bytes to hardware
3962 * @ap: Port to which ATAPI device is attached.
3963 * @qc: Taskfile currently active
3965 * When device has indicated its readiness to accept
3966 * a CDB, this function is called. Send the CDB.
3972 static void atapi_send_cdb(struct ata_port *ap, struct ata_queued_cmd *qc)
3975 DPRINTK("send cdb\n");
3976 WARN_ON(qc->dev->cdb_len < 12);
3978 ap->ops->data_xfer(qc->dev, qc->cdb, qc->dev->cdb_len, 1);
3979 ata_altstatus(ap); /* flush */
3981 switch (qc->tf.protocol) {
3982 case ATA_PROT_ATAPI:
3983 ap->hsm_task_state = HSM_ST;
3985 case ATA_PROT_ATAPI_NODATA:
3986 ap->hsm_task_state = HSM_ST_LAST;
3988 case ATA_PROT_ATAPI_DMA:
3989 ap->hsm_task_state = HSM_ST_LAST;
3990 /* initiate bmdma */
3991 ap->ops->bmdma_start(qc);
3997 * __atapi_pio_bytes - Transfer data from/to the ATAPI device.
3998 * @qc: Command on going
3999 * @bytes: number of bytes
4001 * Transfer Transfer data from/to the ATAPI device.
4004 * Inherited from caller.
4008 static void __atapi_pio_bytes(struct ata_queued_cmd *qc, unsigned int bytes)
4010 int do_write = (qc->tf.flags & ATA_TFLAG_WRITE);
4011 struct scatterlist *sg = qc->__sg;
4012 struct ata_port *ap = qc->ap;
4015 unsigned int offset, count;
4017 if (qc->curbytes + bytes >= qc->nbytes)
4018 ap->hsm_task_state = HSM_ST_LAST;
4021 if (unlikely(qc->cursg >= qc->n_elem)) {
4023 * The end of qc->sg is reached and the device expects
4024 * more data to transfer. In order not to overrun qc->sg
4025 * and fulfill length specified in the byte count register,
4026 * - for read case, discard trailing data from the device
4027 * - for write case, padding zero data to the device
4029 u16 pad_buf[1] = { 0 };
4030 unsigned int words = bytes >> 1;
4033 if (words) /* warning if bytes > 1 */
4034 ata_dev_printk(qc->dev, KERN_WARNING,
4035 "%u bytes trailing data\n", bytes);
4037 for (i = 0; i < words; i++)
4038 ap->ops->data_xfer(qc->dev, (unsigned char*)pad_buf, 2, do_write);
4040 ap->hsm_task_state = HSM_ST_LAST;
4044 sg = &qc->__sg[qc->cursg];
4047 offset = sg->offset + qc->cursg_ofs;
4049 /* get the current page and offset */
4050 page = nth_page(page, (offset >> PAGE_SHIFT));
4051 offset %= PAGE_SIZE;
4053 /* don't overrun current sg */
4054 count = min(sg->length - qc->cursg_ofs, bytes);
4056 /* don't cross page boundaries */
4057 count = min(count, (unsigned int)PAGE_SIZE - offset);
4059 DPRINTK("data %s\n", qc->tf.flags & ATA_TFLAG_WRITE ? "write" : "read");
4061 if (PageHighMem(page)) {
4062 unsigned long flags;
4064 /* FIXME: use bounce buffer */
4065 local_irq_save(flags);
4066 buf = kmap_atomic(page, KM_IRQ0);
4068 /* do the actual data transfer */
4069 ap->ops->data_xfer(qc->dev, buf + offset, count, do_write);
4071 kunmap_atomic(buf, KM_IRQ0);
4072 local_irq_restore(flags);
4074 buf = page_address(page);
4075 ap->ops->data_xfer(qc->dev, buf + offset, count, do_write);
4079 qc->curbytes += count;
4080 qc->cursg_ofs += count;
4082 if (qc->cursg_ofs == sg->length) {
4092 * atapi_pio_bytes - Transfer data from/to the ATAPI device.
4093 * @qc: Command on going
4095 * Transfer Transfer data from/to the ATAPI device.
4098 * Inherited from caller.
4101 static void atapi_pio_bytes(struct ata_queued_cmd *qc)
4103 struct ata_port *ap = qc->ap;
4104 struct ata_device *dev = qc->dev;
4105 unsigned int ireason, bc_lo, bc_hi, bytes;
4106 int i_write, do_write = (qc->tf.flags & ATA_TFLAG_WRITE) ? 1 : 0;
4108 /* Abuse qc->result_tf for temp storage of intermediate TF
4109 * here to save some kernel stack usage.
4110 * For normal completion, qc->result_tf is not relevant. For
4111 * error, qc->result_tf is later overwritten by ata_qc_complete().
4112 * So, the correctness of qc->result_tf is not affected.
4114 ap->ops->tf_read(ap, &qc->result_tf);
4115 ireason = qc->result_tf.nsect;
4116 bc_lo = qc->result_tf.lbam;
4117 bc_hi = qc->result_tf.lbah;
4118 bytes = (bc_hi << 8) | bc_lo;
4120 /* shall be cleared to zero, indicating xfer of data */
4121 if (ireason & (1 << 0))
4124 /* make sure transfer direction matches expected */
4125 i_write = ((ireason & (1 << 1)) == 0) ? 1 : 0;
4126 if (do_write != i_write)
4129 VPRINTK("ata%u: xfering %d bytes\n", ap->id, bytes);
4131 __atapi_pio_bytes(qc, bytes);
4136 ata_dev_printk(dev, KERN_INFO, "ATAPI check failed\n");
4137 qc->err_mask |= AC_ERR_HSM;
4138 ap->hsm_task_state = HSM_ST_ERR;
4142 * ata_hsm_ok_in_wq - Check if the qc can be handled in the workqueue.
4143 * @ap: the target ata_port
4147 * 1 if ok in workqueue, 0 otherwise.
4150 static inline int ata_hsm_ok_in_wq(struct ata_port *ap, struct ata_queued_cmd *qc)
4152 if (qc->tf.flags & ATA_TFLAG_POLLING)
4155 if (ap->hsm_task_state == HSM_ST_FIRST) {
4156 if (qc->tf.protocol == ATA_PROT_PIO &&
4157 (qc->tf.flags & ATA_TFLAG_WRITE))
4160 if (is_atapi_taskfile(&qc->tf) &&
4161 !(qc->dev->flags & ATA_DFLAG_CDB_INTR))
4169 * ata_hsm_qc_complete - finish a qc running on standard HSM
4170 * @qc: Command to complete
4171 * @in_wq: 1 if called from workqueue, 0 otherwise
4173 * Finish @qc which is running on standard HSM.
4176 * If @in_wq is zero, spin_lock_irqsave(host lock).
4177 * Otherwise, none on entry and grabs host lock.
4179 static void ata_hsm_qc_complete(struct ata_queued_cmd *qc, int in_wq)
4181 struct ata_port *ap = qc->ap;
4182 unsigned long flags;
4184 if (ap->ops->error_handler) {
4186 spin_lock_irqsave(ap->lock, flags);
4188 /* EH might have kicked in while host lock is
4191 qc = ata_qc_from_tag(ap, qc->tag);
4193 if (likely(!(qc->err_mask & AC_ERR_HSM))) {
4194 ap->ops->irq_on(ap);
4195 ata_qc_complete(qc);
4197 ata_port_freeze(ap);
4200 spin_unlock_irqrestore(ap->lock, flags);
4202 if (likely(!(qc->err_mask & AC_ERR_HSM)))
4203 ata_qc_complete(qc);
4205 ata_port_freeze(ap);
4209 spin_lock_irqsave(ap->lock, flags);
4210 ap->ops->irq_on(ap);
4211 ata_qc_complete(qc);
4212 spin_unlock_irqrestore(ap->lock, flags);
4214 ata_qc_complete(qc);
4217 ata_altstatus(ap); /* flush */
4221 * ata_hsm_move - move the HSM to the next state.
4222 * @ap: the target ata_port
4224 * @status: current device status
4225 * @in_wq: 1 if called from workqueue, 0 otherwise
4228 * 1 when poll next status needed, 0 otherwise.
4230 int ata_hsm_move(struct ata_port *ap, struct ata_queued_cmd *qc,
4231 u8 status, int in_wq)
4233 unsigned long flags = 0;
4236 WARN_ON((qc->flags & ATA_QCFLAG_ACTIVE) == 0);
4238 /* Make sure ata_qc_issue_prot() does not throw things
4239 * like DMA polling into the workqueue. Notice that
4240 * in_wq is not equivalent to (qc->tf.flags & ATA_TFLAG_POLLING).
4242 WARN_ON(in_wq != ata_hsm_ok_in_wq(ap, qc));
4245 DPRINTK("ata%u: protocol %d task_state %d (dev_stat 0x%X)\n",
4246 ap->id, qc->tf.protocol, ap->hsm_task_state, status);
4248 switch (ap->hsm_task_state) {
4250 /* Send first data block or PACKET CDB */
4252 /* If polling, we will stay in the work queue after
4253 * sending the data. Otherwise, interrupt handler
4254 * takes over after sending the data.
4256 poll_next = (qc->tf.flags & ATA_TFLAG_POLLING);
4258 /* check device status */
4259 if (unlikely((status & ATA_DRQ) == 0)) {
4260 /* handle BSY=0, DRQ=0 as error */
4261 if (likely(status & (ATA_ERR | ATA_DF)))
4262 /* device stops HSM for abort/error */
4263 qc->err_mask |= AC_ERR_DEV;
4265 /* HSM violation. Let EH handle this */
4266 qc->err_mask |= AC_ERR_HSM;
4268 ap->hsm_task_state = HSM_ST_ERR;
4272 /* Device should not ask for data transfer (DRQ=1)
4273 * when it finds something wrong.
4274 * We ignore DRQ here and stop the HSM by
4275 * changing hsm_task_state to HSM_ST_ERR and
4276 * let the EH abort the command or reset the device.
4278 if (unlikely(status & (ATA_ERR | ATA_DF))) {
4279 printk(KERN_WARNING "ata%d: DRQ=1 with device error, dev_stat 0x%X\n",
4281 qc->err_mask |= AC_ERR_HSM;
4282 ap->hsm_task_state = HSM_ST_ERR;
4286 /* Send the CDB (atapi) or the first data block (ata pio out).
4287 * During the state transition, interrupt handler shouldn't
4288 * be invoked before the data transfer is complete and
4289 * hsm_task_state is changed. Hence, the following locking.
4292 spin_lock_irqsave(ap->lock, flags);
4294 if (qc->tf.protocol == ATA_PROT_PIO) {
4295 /* PIO data out protocol.
4296 * send first data block.
4299 /* ata_pio_sectors() might change the state
4300 * to HSM_ST_LAST. so, the state is changed here
4301 * before ata_pio_sectors().
4303 ap->hsm_task_state = HSM_ST;
4304 ata_pio_sectors(qc);
4305 ata_altstatus(ap); /* flush */
4308 atapi_send_cdb(ap, qc);
4311 spin_unlock_irqrestore(ap->lock, flags);
4313 /* if polling, ata_pio_task() handles the rest.
4314 * otherwise, interrupt handler takes over from here.
4319 /* complete command or read/write the data register */
4320 if (qc->tf.protocol == ATA_PROT_ATAPI) {
4321 /* ATAPI PIO protocol */
4322 if ((status & ATA_DRQ) == 0) {
4323 /* No more data to transfer or device error.
4324 * Device error will be tagged in HSM_ST_LAST.
4326 ap->hsm_task_state = HSM_ST_LAST;
4330 /* Device should not ask for data transfer (DRQ=1)
4331 * when it finds something wrong.
4332 * We ignore DRQ here and stop the HSM by
4333 * changing hsm_task_state to HSM_ST_ERR and
4334 * let the EH abort the command or reset the device.
4336 if (unlikely(status & (ATA_ERR | ATA_DF))) {
4337 printk(KERN_WARNING "ata%d: DRQ=1 with device error, dev_stat 0x%X\n",
4339 qc->err_mask |= AC_ERR_HSM;
4340 ap->hsm_task_state = HSM_ST_ERR;
4344 atapi_pio_bytes(qc);
4346 if (unlikely(ap->hsm_task_state == HSM_ST_ERR))
4347 /* bad ireason reported by device */
4351 /* ATA PIO protocol */
4352 if (unlikely((status & ATA_DRQ) == 0)) {
4353 /* handle BSY=0, DRQ=0 as error */
4354 if (likely(status & (ATA_ERR | ATA_DF)))
4355 /* device stops HSM for abort/error */
4356 qc->err_mask |= AC_ERR_DEV;
4358 /* HSM violation. Let EH handle this.
4359 * Phantom devices also trigger this
4360 * condition. Mark hint.
4362 qc->err_mask |= AC_ERR_HSM |
4365 ap->hsm_task_state = HSM_ST_ERR;
4369 /* For PIO reads, some devices may ask for
4370 * data transfer (DRQ=1) alone with ERR=1.
4371 * We respect DRQ here and transfer one
4372 * block of junk data before changing the
4373 * hsm_task_state to HSM_ST_ERR.
4375 * For PIO writes, ERR=1 DRQ=1 doesn't make
4376 * sense since the data block has been
4377 * transferred to the device.
4379 if (unlikely(status & (ATA_ERR | ATA_DF))) {
4380 /* data might be corrputed */
4381 qc->err_mask |= AC_ERR_DEV;
4383 if (!(qc->tf.flags & ATA_TFLAG_WRITE)) {
4384 ata_pio_sectors(qc);
4386 status = ata_wait_idle(ap);
4389 if (status & (ATA_BUSY | ATA_DRQ))
4390 qc->err_mask |= AC_ERR_HSM;
4392 /* ata_pio_sectors() might change the
4393 * state to HSM_ST_LAST. so, the state
4394 * is changed after ata_pio_sectors().
4396 ap->hsm_task_state = HSM_ST_ERR;
4400 ata_pio_sectors(qc);
4402 if (ap->hsm_task_state == HSM_ST_LAST &&
4403 (!(qc->tf.flags & ATA_TFLAG_WRITE))) {
4406 status = ata_wait_idle(ap);
4411 ata_altstatus(ap); /* flush */
4416 if (unlikely(!ata_ok(status))) {
4417 qc->err_mask |= __ac_err_mask(status);
4418 ap->hsm_task_state = HSM_ST_ERR;
4422 /* no more data to transfer */
4423 DPRINTK("ata%u: dev %u command complete, drv_stat 0x%x\n",
4424 ap->id, qc->dev->devno, status);
4426 WARN_ON(qc->err_mask);
4428 ap->hsm_task_state = HSM_ST_IDLE;
4430 /* complete taskfile transaction */
4431 ata_hsm_qc_complete(qc, in_wq);
4437 /* make sure qc->err_mask is available to
4438 * know what's wrong and recover
4440 WARN_ON(qc->err_mask == 0);
4442 ap->hsm_task_state = HSM_ST_IDLE;
4444 /* complete taskfile transaction */
4445 ata_hsm_qc_complete(qc, in_wq);
4457 static void ata_pio_task(struct work_struct *work)
4459 struct ata_port *ap =
4460 container_of(work, struct ata_port, port_task.work);
4461 struct ata_queued_cmd *qc = ap->port_task_data;
4466 WARN_ON(ap->hsm_task_state == HSM_ST_IDLE);
4469 * This is purely heuristic. This is a fast path.
4470 * Sometimes when we enter, BSY will be cleared in
4471 * a chk-status or two. If not, the drive is probably seeking
4472 * or something. Snooze for a couple msecs, then
4473 * chk-status again. If still busy, queue delayed work.
4475 status = ata_busy_wait(ap, ATA_BUSY, 5);
4476 if (status & ATA_BUSY) {
4478 status = ata_busy_wait(ap, ATA_BUSY, 10);
4479 if (status & ATA_BUSY) {
4480 ata_port_queue_task(ap, ata_pio_task, qc, ATA_SHORT_PAUSE);
4486 poll_next = ata_hsm_move(ap, qc, status, 1);
4488 /* another command or interrupt handler
4489 * may be running at this point.
4496 * ata_qc_new - Request an available ATA command, for queueing
4497 * @ap: Port associated with device @dev
4498 * @dev: Device from whom we request an available command structure
4504 static struct ata_queued_cmd *ata_qc_new(struct ata_port *ap)
4506 struct ata_queued_cmd *qc = NULL;
4509 /* no command while frozen */
4510 if (unlikely(ap->pflags & ATA_PFLAG_FROZEN))
4513 /* the last tag is reserved for internal command. */
4514 for (i = 0; i < ATA_MAX_QUEUE - 1; i++)
4515 if (!test_and_set_bit(i, &ap->qc_allocated)) {
4516 qc = __ata_qc_from_tag(ap, i);
4527 * ata_qc_new_init - Request an available ATA command, and initialize it
4528 * @dev: Device from whom we request an available command structure
4534 struct ata_queued_cmd *ata_qc_new_init(struct ata_device *dev)
4536 struct ata_port *ap = dev->ap;
4537 struct ata_queued_cmd *qc;
4539 qc = ata_qc_new(ap);
4552 * ata_qc_free - free unused ata_queued_cmd
4553 * @qc: Command to complete
4555 * Designed to free unused ata_queued_cmd object
4556 * in case something prevents using it.
4559 * spin_lock_irqsave(host lock)
4561 void ata_qc_free(struct ata_queued_cmd *qc)
4563 struct ata_port *ap = qc->ap;
4566 WARN_ON(qc == NULL); /* ata_qc_from_tag _might_ return NULL */
4570 if (likely(ata_tag_valid(tag))) {
4571 qc->tag = ATA_TAG_POISON;
4572 clear_bit(tag, &ap->qc_allocated);
4576 void __ata_qc_complete(struct ata_queued_cmd *qc)
4578 struct ata_port *ap = qc->ap;
4580 WARN_ON(qc == NULL); /* ata_qc_from_tag _might_ return NULL */
4581 WARN_ON(!(qc->flags & ATA_QCFLAG_ACTIVE));
4583 if (likely(qc->flags & ATA_QCFLAG_DMAMAP))
4586 /* command should be marked inactive atomically with qc completion */
4587 if (qc->tf.protocol == ATA_PROT_NCQ)
4588 ap->sactive &= ~(1 << qc->tag);
4590 ap->active_tag = ATA_TAG_POISON;
4592 /* atapi: mark qc as inactive to prevent the interrupt handler
4593 * from completing the command twice later, before the error handler
4594 * is called. (when rc != 0 and atapi request sense is needed)
4596 qc->flags &= ~ATA_QCFLAG_ACTIVE;
4597 ap->qc_active &= ~(1 << qc->tag);
4599 /* call completion callback */
4600 qc->complete_fn(qc);
4603 static void fill_result_tf(struct ata_queued_cmd *qc)
4605 struct ata_port *ap = qc->ap;
4607 ap->ops->tf_read(ap, &qc->result_tf);
4608 qc->result_tf.flags = qc->tf.flags;
4612 * ata_qc_complete - Complete an active ATA command
4613 * @qc: Command to complete
4614 * @err_mask: ATA Status register contents
4616 * Indicate to the mid and upper layers that an ATA
4617 * command has completed, with either an ok or not-ok status.
4620 * spin_lock_irqsave(host lock)
4622 void ata_qc_complete(struct ata_queued_cmd *qc)
4624 struct ata_port *ap = qc->ap;
4626 /* XXX: New EH and old EH use different mechanisms to
4627 * synchronize EH with regular execution path.
4629 * In new EH, a failed qc is marked with ATA_QCFLAG_FAILED.
4630 * Normal execution path is responsible for not accessing a
4631 * failed qc. libata core enforces the rule by returning NULL
4632 * from ata_qc_from_tag() for failed qcs.
4634 * Old EH depends on ata_qc_complete() nullifying completion
4635 * requests if ATA_QCFLAG_EH_SCHEDULED is set. Old EH does
4636 * not synchronize with interrupt handler. Only PIO task is
4639 if (ap->ops->error_handler) {
4640 WARN_ON(ap->pflags & ATA_PFLAG_FROZEN);
4642 if (unlikely(qc->err_mask))
4643 qc->flags |= ATA_QCFLAG_FAILED;
4645 if (unlikely(qc->flags & ATA_QCFLAG_FAILED)) {
4646 if (!ata_tag_internal(qc->tag)) {
4647 /* always fill result TF for failed qc */
4649 ata_qc_schedule_eh(qc);
4654 /* read result TF if requested */
4655 if (qc->flags & ATA_QCFLAG_RESULT_TF)
4658 __ata_qc_complete(qc);
4660 if (qc->flags & ATA_QCFLAG_EH_SCHEDULED)
4663 /* read result TF if failed or requested */
4664 if (qc->err_mask || qc->flags & ATA_QCFLAG_RESULT_TF)
4667 __ata_qc_complete(qc);
4672 * ata_qc_complete_multiple - Complete multiple qcs successfully
4673 * @ap: port in question
4674 * @qc_active: new qc_active mask
4675 * @finish_qc: LLDD callback invoked before completing a qc
4677 * Complete in-flight commands. This functions is meant to be
4678 * called from low-level driver's interrupt routine to complete
4679 * requests normally. ap->qc_active and @qc_active is compared
4680 * and commands are completed accordingly.
4683 * spin_lock_irqsave(host lock)
4686 * Number of completed commands on success, -errno otherwise.
4688 int ata_qc_complete_multiple(struct ata_port *ap, u32 qc_active,
4689 void (*finish_qc)(struct ata_queued_cmd *))
4695 done_mask = ap->qc_active ^ qc_active;
4697 if (unlikely(done_mask & qc_active)) {
4698 ata_port_printk(ap, KERN_ERR, "illegal qc_active transition "
4699 "(%08x->%08x)\n", ap->qc_active, qc_active);
4703 for (i = 0; i < ATA_MAX_QUEUE; i++) {
4704 struct ata_queued_cmd *qc;
4706 if (!(done_mask & (1 << i)))
4709 if ((qc = ata_qc_from_tag(ap, i))) {
4712 ata_qc_complete(qc);
4720 static inline int ata_should_dma_map(struct ata_queued_cmd *qc)
4722 struct ata_port *ap = qc->ap;
4724 switch (qc->tf.protocol) {
4727 case ATA_PROT_ATAPI_DMA:
4730 case ATA_PROT_ATAPI:
4732 if (ap->flags & ATA_FLAG_PIO_DMA)
4745 * ata_qc_issue - issue taskfile to device
4746 * @qc: command to issue to device
4748 * Prepare an ATA command to submission to device.
4749 * This includes mapping the data into a DMA-able
4750 * area, filling in the S/G table, and finally
4751 * writing the taskfile to hardware, starting the command.
4754 * spin_lock_irqsave(host lock)
4756 void ata_qc_issue(struct ata_queued_cmd *qc)
4758 struct ata_port *ap = qc->ap;
4760 /* Make sure only one non-NCQ command is outstanding. The
4761 * check is skipped for old EH because it reuses active qc to
4762 * request ATAPI sense.
4764 WARN_ON(ap->ops->error_handler && ata_tag_valid(ap->active_tag));
4766 if (qc->tf.protocol == ATA_PROT_NCQ) {
4767 WARN_ON(ap->sactive & (1 << qc->tag));
4768 ap->sactive |= 1 << qc->tag;
4770 WARN_ON(ap->sactive);
4771 ap->active_tag = qc->tag;
4774 qc->flags |= ATA_QCFLAG_ACTIVE;
4775 ap->qc_active |= 1 << qc->tag;
4777 if (ata_should_dma_map(qc)) {
4778 if (qc->flags & ATA_QCFLAG_SG) {
4779 if (ata_sg_setup(qc))
4781 } else if (qc->flags & ATA_QCFLAG_SINGLE) {
4782 if (ata_sg_setup_one(qc))
4786 qc->flags &= ~ATA_QCFLAG_DMAMAP;
4789 ap->ops->qc_prep(qc);
4791 qc->err_mask |= ap->ops->qc_issue(qc);
4792 if (unlikely(qc->err_mask))
4797 qc->flags &= ~ATA_QCFLAG_DMAMAP;
4798 qc->err_mask |= AC_ERR_SYSTEM;
4800 ata_qc_complete(qc);
4804 * ata_qc_issue_prot - issue taskfile to device in proto-dependent manner
4805 * @qc: command to issue to device
4807 * Using various libata functions and hooks, this function
4808 * starts an ATA command. ATA commands are grouped into
4809 * classes called "protocols", and issuing each type of protocol
4810 * is slightly different.
4812 * May be used as the qc_issue() entry in ata_port_operations.
4815 * spin_lock_irqsave(host lock)
4818 * Zero on success, AC_ERR_* mask on failure
4821 unsigned int ata_qc_issue_prot(struct ata_queued_cmd *qc)
4823 struct ata_port *ap = qc->ap;
4825 /* Use polling pio if the LLD doesn't handle
4826 * interrupt driven pio and atapi CDB interrupt.
4828 if (ap->flags & ATA_FLAG_PIO_POLLING) {
4829 switch (qc->tf.protocol) {
4831 case ATA_PROT_NODATA:
4832 case ATA_PROT_ATAPI:
4833 case ATA_PROT_ATAPI_NODATA:
4834 qc->tf.flags |= ATA_TFLAG_POLLING;
4836 case ATA_PROT_ATAPI_DMA:
4837 if (qc->dev->flags & ATA_DFLAG_CDB_INTR)
4838 /* see ata_dma_blacklisted() */
4846 /* Some controllers show flaky interrupt behavior after
4847 * setting xfer mode. Use polling instead.
4849 if (unlikely(qc->tf.command == ATA_CMD_SET_FEATURES &&
4850 qc->tf.feature == SETFEATURES_XFER) &&
4851 (ap->flags & ATA_FLAG_SETXFER_POLLING))
4852 qc->tf.flags |= ATA_TFLAG_POLLING;
4854 /* select the device */
4855 ata_dev_select(ap, qc->dev->devno, 1, 0);
4857 /* start the command */
4858 switch (qc->tf.protocol) {
4859 case ATA_PROT_NODATA:
4860 if (qc->tf.flags & ATA_TFLAG_POLLING)
4861 ata_qc_set_polling(qc);
4863 ata_tf_to_host(ap, &qc->tf);
4864 ap->hsm_task_state = HSM_ST_LAST;
4866 if (qc->tf.flags & ATA_TFLAG_POLLING)
4867 ata_port_queue_task(ap, ata_pio_task, qc, 0);
4872 WARN_ON(qc->tf.flags & ATA_TFLAG_POLLING);
4874 ap->ops->tf_load(ap, &qc->tf); /* load tf registers */
4875 ap->ops->bmdma_setup(qc); /* set up bmdma */
4876 ap->ops->bmdma_start(qc); /* initiate bmdma */
4877 ap->hsm_task_state = HSM_ST_LAST;
4881 if (qc->tf.flags & ATA_TFLAG_POLLING)
4882 ata_qc_set_polling(qc);
4884 ata_tf_to_host(ap, &qc->tf);
4886 if (qc->tf.flags & ATA_TFLAG_WRITE) {
4887 /* PIO data out protocol */
4888 ap->hsm_task_state = HSM_ST_FIRST;
4889 ata_port_queue_task(ap, ata_pio_task, qc, 0);
4891 /* always send first data block using
4892 * the ata_pio_task() codepath.
4895 /* PIO data in protocol */
4896 ap->hsm_task_state = HSM_ST;
4898 if (qc->tf.flags & ATA_TFLAG_POLLING)
4899 ata_port_queue_task(ap, ata_pio_task, qc, 0);
4901 /* if polling, ata_pio_task() handles the rest.
4902 * otherwise, interrupt handler takes over from here.
4908 case ATA_PROT_ATAPI:
4909 case ATA_PROT_ATAPI_NODATA:
4910 if (qc->tf.flags & ATA_TFLAG_POLLING)
4911 ata_qc_set_polling(qc);
4913 ata_tf_to_host(ap, &qc->tf);
4915 ap->hsm_task_state = HSM_ST_FIRST;
4917 /* send cdb by polling if no cdb interrupt */
4918 if ((!(qc->dev->flags & ATA_DFLAG_CDB_INTR)) ||
4919 (qc->tf.flags & ATA_TFLAG_POLLING))
4920 ata_port_queue_task(ap, ata_pio_task, qc, 0);
4923 case ATA_PROT_ATAPI_DMA:
4924 WARN_ON(qc->tf.flags & ATA_TFLAG_POLLING);
4926 ap->ops->tf_load(ap, &qc->tf); /* load tf registers */
4927 ap->ops->bmdma_setup(qc); /* set up bmdma */
4928 ap->hsm_task_state = HSM_ST_FIRST;
4930 /* send cdb by polling if no cdb interrupt */
4931 if (!(qc->dev->flags & ATA_DFLAG_CDB_INTR))
4932 ata_port_queue_task(ap, ata_pio_task, qc, 0);
4937 return AC_ERR_SYSTEM;
4944 * ata_host_intr - Handle host interrupt for given (port, task)
4945 * @ap: Port on which interrupt arrived (possibly...)
4946 * @qc: Taskfile currently active in engine
4948 * Handle host interrupt for given queued command. Currently,
4949 * only DMA interrupts are handled. All other commands are
4950 * handled via polling with interrupts disabled (nIEN bit).
4953 * spin_lock_irqsave(host lock)
4956 * One if interrupt was handled, zero if not (shared irq).
4959 inline unsigned int ata_host_intr (struct ata_port *ap,
4960 struct ata_queued_cmd *qc)
4962 struct ata_eh_info *ehi = &ap->eh_info;
4963 u8 status, host_stat = 0;
4965 VPRINTK("ata%u: protocol %d task_state %d\n",
4966 ap->id, qc->tf.protocol, ap->hsm_task_state);
4968 /* Check whether we are expecting interrupt in this state */
4969 switch (ap->hsm_task_state) {
4971 /* Some pre-ATAPI-4 devices assert INTRQ
4972 * at this state when ready to receive CDB.
4975 /* Check the ATA_DFLAG_CDB_INTR flag is enough here.
4976 * The flag was turned on only for atapi devices.
4977 * No need to check is_atapi_taskfile(&qc->tf) again.
4979 if (!(qc->dev->flags & ATA_DFLAG_CDB_INTR))
4983 if (qc->tf.protocol == ATA_PROT_DMA ||
4984 qc->tf.protocol == ATA_PROT_ATAPI_DMA) {
4985 /* check status of DMA engine */
4986 host_stat = ap->ops->bmdma_status(ap);
4987 VPRINTK("ata%u: host_stat 0x%X\n", ap->id, host_stat);
4989 /* if it's not our irq... */
4990 if (!(host_stat & ATA_DMA_INTR))
4993 /* before we do anything else, clear DMA-Start bit */
4994 ap->ops->bmdma_stop(qc);
4996 if (unlikely(host_stat & ATA_DMA_ERR)) {
4997 /* error when transfering data to/from memory */
4998 qc->err_mask |= AC_ERR_HOST_BUS;
4999 ap->hsm_task_state = HSM_ST_ERR;
5009 /* check altstatus */
5010 status = ata_altstatus(ap);
5011 if (status & ATA_BUSY)
5014 /* check main status, clearing INTRQ */
5015 status = ata_chk_status(ap);
5016 if (unlikely(status & ATA_BUSY))
5019 /* ack bmdma irq events */
5020 ap->ops->irq_clear(ap);
5022 ata_hsm_move(ap, qc, status, 0);
5024 if (unlikely(qc->err_mask) && (qc->tf.protocol == ATA_PROT_DMA ||
5025 qc->tf.protocol == ATA_PROT_ATAPI_DMA))
5026 ata_ehi_push_desc(ehi, "BMDMA stat 0x%x", host_stat);
5028 return 1; /* irq handled */
5031 ap->stats.idle_irq++;
5034 if ((ap->stats.idle_irq % 1000) == 0) {
5035 ap->ops->irq_ack(ap, 0); /* debug trap */
5036 ata_port_printk(ap, KERN_WARNING, "irq trap\n");
5040 return 0; /* irq not handled */
5044 * ata_interrupt - Default ATA host interrupt handler
5045 * @irq: irq line (unused)
5046 * @dev_instance: pointer to our ata_host information structure
5048 * Default interrupt handler for PCI IDE devices. Calls
5049 * ata_host_intr() for each port that is not disabled.
5052 * Obtains host lock during operation.
5055 * IRQ_NONE or IRQ_HANDLED.
5058 irqreturn_t ata_interrupt (int irq, void *dev_instance)
5060 struct ata_host *host = dev_instance;
5062 unsigned int handled = 0;
5063 unsigned long flags;
5065 /* TODO: make _irqsave conditional on x86 PCI IDE legacy mode */
5066 spin_lock_irqsave(&host->lock, flags);
5068 for (i = 0; i < host->n_ports; i++) {
5069 struct ata_port *ap;
5071 ap = host->ports[i];
5073 !(ap->flags & ATA_FLAG_DISABLED)) {
5074 struct ata_queued_cmd *qc;
5076 qc = ata_qc_from_tag(ap, ap->active_tag);
5077 if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING)) &&
5078 (qc->flags & ATA_QCFLAG_ACTIVE))
5079 handled |= ata_host_intr(ap, qc);
5083 spin_unlock_irqrestore(&host->lock, flags);
5085 return IRQ_RETVAL(handled);
5089 * sata_scr_valid - test whether SCRs are accessible
5090 * @ap: ATA port to test SCR accessibility for
5092 * Test whether SCRs are accessible for @ap.
5098 * 1 if SCRs are accessible, 0 otherwise.
5100 int sata_scr_valid(struct ata_port *ap)
5102 return ap->cbl == ATA_CBL_SATA && ap->ops->scr_read;
5106 * sata_scr_read - read SCR register of the specified port
5107 * @ap: ATA port to read SCR for
5109 * @val: Place to store read value
5111 * Read SCR register @reg of @ap into *@val. This function is
5112 * guaranteed to succeed if the cable type of the port is SATA
5113 * and the port implements ->scr_read.
5119 * 0 on success, negative errno on failure.
5121 int sata_scr_read(struct ata_port *ap, int reg, u32 *val)
5123 if (sata_scr_valid(ap)) {
5124 *val = ap->ops->scr_read(ap, reg);
5131 * sata_scr_write - write SCR register of the specified port
5132 * @ap: ATA port to write SCR for
5133 * @reg: SCR to write
5134 * @val: value to write
5136 * Write @val to SCR register @reg of @ap. This function is
5137 * guaranteed to succeed if the cable type of the port is SATA
5138 * and the port implements ->scr_read.
5144 * 0 on success, negative errno on failure.
5146 int sata_scr_write(struct ata_port *ap, int reg, u32 val)
5148 if (sata_scr_valid(ap)) {
5149 ap->ops->scr_write(ap, reg, val);
5156 * sata_scr_write_flush - write SCR register of the specified port and flush
5157 * @ap: ATA port to write SCR for
5158 * @reg: SCR to write
5159 * @val: value to write
5161 * This function is identical to sata_scr_write() except that this
5162 * function performs flush after writing to the register.
5168 * 0 on success, negative errno on failure.
5170 int sata_scr_write_flush(struct ata_port *ap, int reg, u32 val)
5172 if (sata_scr_valid(ap)) {
5173 ap->ops->scr_write(ap, reg, val);
5174 ap->ops->scr_read(ap, reg);
5181 * ata_port_online - test whether the given port is online
5182 * @ap: ATA port to test
5184 * Test whether @ap is online. Note that this function returns 0
5185 * if online status of @ap cannot be obtained, so
5186 * ata_port_online(ap) != !ata_port_offline(ap).
5192 * 1 if the port online status is available and online.
5194 int ata_port_online(struct ata_port *ap)
5198 if (!sata_scr_read(ap, SCR_STATUS, &sstatus) && (sstatus & 0xf) == 0x3)
5204 * ata_port_offline - test whether the given port is offline
5205 * @ap: ATA port to test
5207 * Test whether @ap is offline. Note that this function returns
5208 * 0 if offline status of @ap cannot be obtained, so
5209 * ata_port_online(ap) != !ata_port_offline(ap).
5215 * 1 if the port offline status is available and offline.
5217 int ata_port_offline(struct ata_port *ap)
5221 if (!sata_scr_read(ap, SCR_STATUS, &sstatus) && (sstatus & 0xf) != 0x3)
5226 int ata_flush_cache(struct ata_device *dev)
5228 unsigned int err_mask;
5231 if (!ata_try_flush_cache(dev))
5234 if (dev->flags & ATA_DFLAG_FLUSH_EXT)
5235 cmd = ATA_CMD_FLUSH_EXT;
5237 cmd = ATA_CMD_FLUSH;
5239 err_mask = ata_do_simple_cmd(dev, cmd);
5241 ata_dev_printk(dev, KERN_ERR, "failed to flush cache\n");
5248 static int ata_host_request_pm(struct ata_host *host, pm_message_t mesg,
5249 unsigned int action, unsigned int ehi_flags,
5252 unsigned long flags;
5255 for (i = 0; i < host->n_ports; i++) {
5256 struct ata_port *ap = host->ports[i];
5258 /* Previous resume operation might still be in
5259 * progress. Wait for PM_PENDING to clear.
5261 if (ap->pflags & ATA_PFLAG_PM_PENDING) {
5262 ata_port_wait_eh(ap);
5263 WARN_ON(ap->pflags & ATA_PFLAG_PM_PENDING);
5266 /* request PM ops to EH */
5267 spin_lock_irqsave(ap->lock, flags);
5272 ap->pm_result = &rc;
5275 ap->pflags |= ATA_PFLAG_PM_PENDING;
5276 ap->eh_info.action |= action;
5277 ap->eh_info.flags |= ehi_flags;
5279 ata_port_schedule_eh(ap);
5281 spin_unlock_irqrestore(ap->lock, flags);
5283 /* wait and check result */
5285 ata_port_wait_eh(ap);
5286 WARN_ON(ap->pflags & ATA_PFLAG_PM_PENDING);
5296 * ata_host_suspend - suspend host
5297 * @host: host to suspend
5300 * Suspend @host. Actual operation is performed by EH. This
5301 * function requests EH to perform PM operations and waits for EH
5305 * Kernel thread context (may sleep).
5308 * 0 on success, -errno on failure.
5310 int ata_host_suspend(struct ata_host *host, pm_message_t mesg)
5314 rc = ata_host_request_pm(host, mesg, 0, ATA_EHI_QUIET, 1);
5318 /* EH is quiescent now. Fail if we have any ready device.
5319 * This happens if hotplug occurs between completion of device
5320 * suspension and here.
5322 for (i = 0; i < host->n_ports; i++) {
5323 struct ata_port *ap = host->ports[i];
5325 for (j = 0; j < ATA_MAX_DEVICES; j++) {
5326 struct ata_device *dev = &ap->device[j];
5328 if (ata_dev_ready(dev)) {
5329 ata_port_printk(ap, KERN_WARNING,
5330 "suspend failed, device %d "
5331 "still active\n", dev->devno);
5338 host->dev->power.power_state = mesg;
5342 ata_host_resume(host);
5347 * ata_host_resume - resume host
5348 * @host: host to resume
5350 * Resume @host. Actual operation is performed by EH. This
5351 * function requests EH to perform PM operations and returns.
5352 * Note that all resume operations are performed parallely.
5355 * Kernel thread context (may sleep).
5357 void ata_host_resume(struct ata_host *host)
5359 ata_host_request_pm(host, PMSG_ON, ATA_EH_SOFTRESET,
5360 ATA_EHI_NO_AUTOPSY | ATA_EHI_QUIET, 0);
5361 host->dev->power.power_state = PMSG_ON;
5365 * ata_port_start - Set port up for dma.
5366 * @ap: Port to initialize
5368 * Called just after data structures for each port are
5369 * initialized. Allocates space for PRD table.
5371 * May be used as the port_start() entry in ata_port_operations.
5374 * Inherited from caller.
5376 int ata_port_start(struct ata_port *ap)
5378 struct device *dev = ap->dev;
5381 ap->prd = dmam_alloc_coherent(dev, ATA_PRD_TBL_SZ, &ap->prd_dma,
5386 rc = ata_pad_alloc(ap, dev);
5390 DPRINTK("prd alloc, virt %p, dma %llx\n", ap->prd,
5391 (unsigned long long)ap->prd_dma);
5396 * ata_dev_init - Initialize an ata_device structure
5397 * @dev: Device structure to initialize
5399 * Initialize @dev in preparation for probing.
5402 * Inherited from caller.
5404 void ata_dev_init(struct ata_device *dev)
5406 struct ata_port *ap = dev->ap;
5407 unsigned long flags;
5409 /* SATA spd limit is bound to the first device */
5410 ap->sata_spd_limit = ap->hw_sata_spd_limit;
5412 /* High bits of dev->flags are used to record warm plug
5413 * requests which occur asynchronously. Synchronize using
5416 spin_lock_irqsave(ap->lock, flags);
5417 dev->flags &= ~ATA_DFLAG_INIT_MASK;
5418 spin_unlock_irqrestore(ap->lock, flags);
5420 memset((void *)dev + ATA_DEVICE_CLEAR_OFFSET, 0,
5421 sizeof(*dev) - ATA_DEVICE_CLEAR_OFFSET);
5422 dev->pio_mask = UINT_MAX;
5423 dev->mwdma_mask = UINT_MAX;
5424 dev->udma_mask = UINT_MAX;
5428 * ata_port_init - Initialize an ata_port structure
5429 * @ap: Structure to initialize
5430 * @host: Collection of hosts to which @ap belongs
5431 * @ent: Probe information provided by low-level driver
5432 * @port_no: Port number associated with this ata_port
5434 * Initialize a new ata_port structure.
5437 * Inherited from caller.
5439 void ata_port_init(struct ata_port *ap, struct ata_host *host,
5440 const struct ata_probe_ent *ent, unsigned int port_no)
5444 ap->lock = &host->lock;
5445 ap->flags = ATA_FLAG_DISABLED;
5446 ap->id = ata_unique_id++;
5447 ap->ctl = ATA_DEVCTL_OBS;
5450 ap->port_no = port_no;
5451 if (port_no == 1 && ent->pinfo2) {
5452 ap->pio_mask = ent->pinfo2->pio_mask;
5453 ap->mwdma_mask = ent->pinfo2->mwdma_mask;
5454 ap->udma_mask = ent->pinfo2->udma_mask;
5455 ap->flags |= ent->pinfo2->flags;
5456 ap->ops = ent->pinfo2->port_ops;
5458 ap->pio_mask = ent->pio_mask;
5459 ap->mwdma_mask = ent->mwdma_mask;
5460 ap->udma_mask = ent->udma_mask;
5461 ap->flags |= ent->port_flags;
5462 ap->ops = ent->port_ops;
5464 ap->hw_sata_spd_limit = UINT_MAX;
5465 ap->active_tag = ATA_TAG_POISON;
5466 ap->last_ctl = 0xFF;
5468 #if defined(ATA_VERBOSE_DEBUG)
5469 /* turn on all debugging levels */
5470 ap->msg_enable = 0x00FF;
5471 #elif defined(ATA_DEBUG)
5472 ap->msg_enable = ATA_MSG_DRV | ATA_MSG_INFO | ATA_MSG_CTL | ATA_MSG_WARN | ATA_MSG_ERR;
5474 ap->msg_enable = ATA_MSG_DRV | ATA_MSG_ERR | ATA_MSG_WARN;
5477 INIT_DELAYED_WORK(&ap->port_task, NULL);
5478 INIT_DELAYED_WORK(&ap->hotplug_task, ata_scsi_hotplug);
5479 INIT_WORK(&ap->scsi_rescan_task, ata_scsi_dev_rescan);
5480 INIT_LIST_HEAD(&ap->eh_done_q);
5481 init_waitqueue_head(&ap->eh_wait_q);
5483 /* set cable type */
5484 ap->cbl = ATA_CBL_NONE;
5485 if (ap->flags & ATA_FLAG_SATA)
5486 ap->cbl = ATA_CBL_SATA;
5488 for (i = 0; i < ATA_MAX_DEVICES; i++) {
5489 struct ata_device *dev = &ap->device[i];
5496 ap->stats.unhandled_irq = 1;
5497 ap->stats.idle_irq = 1;
5500 memcpy(&ap->ioaddr, &ent->port[port_no], sizeof(struct ata_ioports));
5504 * ata_port_init_shost - Initialize SCSI host associated with ATA port
5505 * @ap: ATA port to initialize SCSI host for
5506 * @shost: SCSI host associated with @ap
5508 * Initialize SCSI host @shost associated with ATA port @ap.
5511 * Inherited from caller.
5513 static void ata_port_init_shost(struct ata_port *ap, struct Scsi_Host *shost)
5515 ap->scsi_host = shost;
5517 shost->unique_id = ap->id;
5520 shost->max_channel = 1;
5521 shost->max_cmd_len = 12;
5525 * ata_port_add - Attach low-level ATA driver to system
5526 * @ent: Information provided by low-level driver
5527 * @host: Collections of ports to which we add
5528 * @port_no: Port number associated with this host
5530 * Attach low-level ATA driver to system.
5533 * PCI/etc. bus probe sem.
5536 * New ata_port on success, for NULL on error.
5538 static struct ata_port * ata_port_add(const struct ata_probe_ent *ent,
5539 struct ata_host *host,
5540 unsigned int port_no)
5542 struct Scsi_Host *shost;
5543 struct ata_port *ap;
5547 if (!ent->port_ops->error_handler &&
5548 !(ent->port_flags & (ATA_FLAG_SATA_RESET | ATA_FLAG_SRST))) {
5549 printk(KERN_ERR "ata%u: no reset mechanism available\n",
5554 shost = scsi_host_alloc(ent->sht, sizeof(struct ata_port));
5558 shost->transportt = &ata_scsi_transport_template;
5560 ap = ata_shost_to_port(shost);
5562 ata_port_init(ap, host, ent, port_no);
5563 ata_port_init_shost(ap, shost);
5568 static void ata_host_release(struct device *gendev, void *res)
5570 struct ata_host *host = dev_get_drvdata(gendev);
5573 for (i = 0; i < host->n_ports; i++) {
5574 struct ata_port *ap = host->ports[i];
5579 if (ap->ops->port_stop)
5580 ap->ops->port_stop(ap);
5582 scsi_host_put(ap->scsi_host);
5585 if (host->ops->host_stop)
5586 host->ops->host_stop(host);
5590 * ata_sas_host_init - Initialize a host struct
5591 * @host: host to initialize
5592 * @dev: device host is attached to
5593 * @flags: host flags
5597 * PCI/etc. bus probe sem.
5601 void ata_host_init(struct ata_host *host, struct device *dev,
5602 unsigned long flags, const struct ata_port_operations *ops)
5604 spin_lock_init(&host->lock);
5606 host->flags = flags;
5611 * ata_device_add - Register hardware device with ATA and SCSI layers
5612 * @ent: Probe information describing hardware device to be registered
5614 * This function processes the information provided in the probe
5615 * information struct @ent, allocates the necessary ATA and SCSI
5616 * host information structures, initializes them, and registers
5617 * everything with requisite kernel subsystems.
5619 * This function requests irqs, probes the ATA bus, and probes
5623 * PCI/etc. bus probe sem.
5626 * Number of ports registered. Zero on error (no ports registered).
5628 int ata_device_add(const struct ata_probe_ent *ent)
5631 struct device *dev = ent->dev;
5632 struct ata_host *host;
5637 if (ent->irq == 0) {
5638 dev_printk(KERN_ERR, dev, "is not available: No interrupt assigned.\n");
5642 if (!devres_open_group(dev, ata_device_add, GFP_KERNEL))
5645 /* alloc a container for our list of ATA ports (buses) */
5646 host = devres_alloc(ata_host_release, sizeof(struct ata_host) +
5647 (ent->n_ports * sizeof(void *)), GFP_KERNEL);
5650 devres_add(dev, host);
5651 dev_set_drvdata(dev, host);
5653 ata_host_init(host, dev, ent->_host_flags, ent->port_ops);
5654 host->n_ports = ent->n_ports;
5655 host->irq = ent->irq;
5656 host->irq2 = ent->irq2;
5657 host->iomap = ent->iomap;
5658 host->private_data = ent->private_data;
5660 /* register each port bound to this device */
5661 for (i = 0; i < host->n_ports; i++) {
5662 struct ata_port *ap;
5663 unsigned long xfer_mode_mask;
5664 int irq_line = ent->irq;
5666 ap = ata_port_add(ent, host, i);
5667 host->ports[i] = ap;
5672 if (ent->dummy_port_mask & (1 << i)) {
5673 ata_port_printk(ap, KERN_INFO, "DUMMY\n");
5674 ap->ops = &ata_dummy_port_ops;
5679 rc = ap->ops->port_start(ap);
5681 host->ports[i] = NULL;
5682 scsi_host_put(ap->scsi_host);
5686 /* Report the secondary IRQ for second channel legacy */
5687 if (i == 1 && ent->irq2)
5688 irq_line = ent->irq2;
5690 xfer_mode_mask =(ap->udma_mask << ATA_SHIFT_UDMA) |
5691 (ap->mwdma_mask << ATA_SHIFT_MWDMA) |
5692 (ap->pio_mask << ATA_SHIFT_PIO);
5694 /* print per-port info to dmesg */
5695 ata_port_printk(ap, KERN_INFO, "%cATA max %s cmd 0x%p "
5696 "ctl 0x%p bmdma 0x%p irq %d\n",
5697 ap->flags & ATA_FLAG_SATA ? 'S' : 'P',
5698 ata_mode_string(xfer_mode_mask),
5699 ap->ioaddr.cmd_addr,
5700 ap->ioaddr.ctl_addr,
5701 ap->ioaddr.bmdma_addr,
5704 /* freeze port before requesting IRQ */
5705 ata_eh_freeze_port(ap);
5708 /* obtain irq, that may be shared between channels */
5709 rc = devm_request_irq(dev, ent->irq, ent->port_ops->irq_handler,
5710 ent->irq_flags, DRV_NAME, host);
5712 dev_printk(KERN_ERR, dev, "irq %lu request failed: %d\n",
5717 /* do we have a second IRQ for the other channel, eg legacy mode */
5719 /* We will get weird core code crashes later if this is true
5721 BUG_ON(ent->irq == ent->irq2);
5723 rc = devm_request_irq(dev, ent->irq2,
5724 ent->port_ops->irq_handler, ent->irq_flags,
5727 dev_printk(KERN_ERR, dev, "irq %lu request failed: %d\n",
5733 /* resource acquisition complete */
5734 devres_remove_group(dev, ata_device_add);
5736 /* perform each probe synchronously */
5737 DPRINTK("probe begin\n");
5738 for (i = 0; i < host->n_ports; i++) {
5739 struct ata_port *ap = host->ports[i];
5743 /* init sata_spd_limit to the current value */
5744 if (sata_scr_read(ap, SCR_CONTROL, &scontrol) == 0) {
5745 int spd = (scontrol >> 4) & 0xf;
5746 ap->hw_sata_spd_limit &= (1 << spd) - 1;
5748 ap->sata_spd_limit = ap->hw_sata_spd_limit;
5750 rc = scsi_add_host(ap->scsi_host, dev);
5752 ata_port_printk(ap, KERN_ERR, "scsi_add_host failed\n");
5753 /* FIXME: do something useful here */
5754 /* FIXME: handle unconditional calls to
5755 * scsi_scan_host and ata_host_remove, below,
5760 if (ap->ops->error_handler) {
5761 struct ata_eh_info *ehi = &ap->eh_info;
5762 unsigned long flags;
5766 /* kick EH for boot probing */
5767 spin_lock_irqsave(ap->lock, flags);
5769 ehi->probe_mask = (1 << ATA_MAX_DEVICES) - 1;
5770 ehi->action |= ATA_EH_SOFTRESET;
5771 ehi->flags |= ATA_EHI_NO_AUTOPSY | ATA_EHI_QUIET;
5773 ap->pflags |= ATA_PFLAG_LOADING;
5774 ata_port_schedule_eh(ap);
5776 spin_unlock_irqrestore(ap->lock, flags);
5778 /* wait for EH to finish */
5779 ata_port_wait_eh(ap);
5781 DPRINTK("ata%u: bus probe begin\n", ap->id);
5782 rc = ata_bus_probe(ap);
5783 DPRINTK("ata%u: bus probe end\n", ap->id);
5786 /* FIXME: do something useful here?
5787 * Current libata behavior will
5788 * tear down everything when
5789 * the module is removed
5790 * or the h/w is unplugged.
5796 /* probes are done, now scan each port's disk(s) */
5797 DPRINTK("host probe begin\n");
5798 for (i = 0; i < host->n_ports; i++) {
5799 struct ata_port *ap = host->ports[i];
5801 ata_scsi_scan_host(ap);
5804 VPRINTK("EXIT, returning %u\n", ent->n_ports);
5805 return ent->n_ports; /* success */
5808 devres_release_group(dev, ata_device_add);
5809 dev_set_drvdata(dev, NULL);
5810 VPRINTK("EXIT, returning %d\n", rc);
5815 * ata_port_detach - Detach ATA port in prepration of device removal
5816 * @ap: ATA port to be detached
5818 * Detach all ATA devices and the associated SCSI devices of @ap;
5819 * then, remove the associated SCSI host. @ap is guaranteed to
5820 * be quiescent on return from this function.
5823 * Kernel thread context (may sleep).
5825 void ata_port_detach(struct ata_port *ap)
5827 unsigned long flags;
5830 if (!ap->ops->error_handler)
5833 /* tell EH we're leaving & flush EH */
5834 spin_lock_irqsave(ap->lock, flags);
5835 ap->pflags |= ATA_PFLAG_UNLOADING;
5836 spin_unlock_irqrestore(ap->lock, flags);
5838 ata_port_wait_eh(ap);
5840 /* EH is now guaranteed to see UNLOADING, so no new device
5841 * will be attached. Disable all existing devices.
5843 spin_lock_irqsave(ap->lock, flags);
5845 for (i = 0; i < ATA_MAX_DEVICES; i++)
5846 ata_dev_disable(&ap->device[i]);
5848 spin_unlock_irqrestore(ap->lock, flags);
5850 /* Final freeze & EH. All in-flight commands are aborted. EH
5851 * will be skipped and retrials will be terminated with bad
5854 spin_lock_irqsave(ap->lock, flags);
5855 ata_port_freeze(ap); /* won't be thawed */
5856 spin_unlock_irqrestore(ap->lock, flags);
5858 ata_port_wait_eh(ap);
5860 /* Flush hotplug task. The sequence is similar to
5861 * ata_port_flush_task().
5863 flush_workqueue(ata_aux_wq);
5864 cancel_delayed_work(&ap->hotplug_task);
5865 flush_workqueue(ata_aux_wq);
5868 /* remove the associated SCSI host */
5869 scsi_remove_host(ap->scsi_host);
5873 * ata_host_detach - Detach all ports of an ATA host
5874 * @host: Host to detach
5876 * Detach all ports of @host.
5879 * Kernel thread context (may sleep).
5881 void ata_host_detach(struct ata_host *host)
5885 for (i = 0; i < host->n_ports; i++)
5886 ata_port_detach(host->ports[i]);
5889 struct ata_probe_ent *
5890 ata_probe_ent_alloc(struct device *dev, const struct ata_port_info *port)
5892 struct ata_probe_ent *probe_ent;
5894 /* XXX - the following if can go away once all LLDs are managed */
5895 if (!list_empty(&dev->devres_head))
5896 probe_ent = devm_kzalloc(dev, sizeof(*probe_ent), GFP_KERNEL);
5898 probe_ent = kzalloc(sizeof(*probe_ent), GFP_KERNEL);
5900 printk(KERN_ERR DRV_NAME "(%s): out of memory\n",
5901 kobject_name(&(dev->kobj)));
5905 INIT_LIST_HEAD(&probe_ent->node);
5906 probe_ent->dev = dev;
5908 probe_ent->sht = port->sht;
5909 probe_ent->port_flags = port->flags;
5910 probe_ent->pio_mask = port->pio_mask;
5911 probe_ent->mwdma_mask = port->mwdma_mask;
5912 probe_ent->udma_mask = port->udma_mask;
5913 probe_ent->port_ops = port->port_ops;
5914 probe_ent->private_data = port->private_data;
5920 * ata_std_ports - initialize ioaddr with standard port offsets.
5921 * @ioaddr: IO address structure to be initialized
5923 * Utility function which initializes data_addr, error_addr,
5924 * feature_addr, nsect_addr, lbal_addr, lbam_addr, lbah_addr,
5925 * device_addr, status_addr, and command_addr to standard offsets
5926 * relative to cmd_addr.
5928 * Does not set ctl_addr, altstatus_addr, bmdma_addr, or scr_addr.
5931 void ata_std_ports(struct ata_ioports *ioaddr)
5933 ioaddr->data_addr = ioaddr->cmd_addr + ATA_REG_DATA;
5934 ioaddr->error_addr = ioaddr->cmd_addr + ATA_REG_ERR;
5935 ioaddr->feature_addr = ioaddr->cmd_addr + ATA_REG_FEATURE;
5936 ioaddr->nsect_addr = ioaddr->cmd_addr + ATA_REG_NSECT;
5937 ioaddr->lbal_addr = ioaddr->cmd_addr + ATA_REG_LBAL;
5938 ioaddr->lbam_addr = ioaddr->cmd_addr + ATA_REG_LBAM;
5939 ioaddr->lbah_addr = ioaddr->cmd_addr + ATA_REG_LBAH;
5940 ioaddr->device_addr = ioaddr->cmd_addr + ATA_REG_DEVICE;
5941 ioaddr->status_addr = ioaddr->cmd_addr + ATA_REG_STATUS;
5942 ioaddr->command_addr = ioaddr->cmd_addr + ATA_REG_CMD;
5949 * ata_pci_remove_one - PCI layer callback for device removal
5950 * @pdev: PCI device that was removed
5952 * PCI layer indicates to libata via this hook that hot-unplug or
5953 * module unload event has occurred. Detach all ports. Resource
5954 * release is handled via devres.
5957 * Inherited from PCI layer (may sleep).
5959 void ata_pci_remove_one(struct pci_dev *pdev)
5961 struct device *dev = pci_dev_to_dev(pdev);
5962 struct ata_host *host = dev_get_drvdata(dev);
5964 ata_host_detach(host);
5967 /* move to PCI subsystem */
5968 int pci_test_config_bits(struct pci_dev *pdev, const struct pci_bits *bits)
5970 unsigned long tmp = 0;
5972 switch (bits->width) {
5975 pci_read_config_byte(pdev, bits->reg, &tmp8);
5981 pci_read_config_word(pdev, bits->reg, &tmp16);
5987 pci_read_config_dword(pdev, bits->reg, &tmp32);
5998 return (tmp == bits->val) ? 1 : 0;
6001 void ata_pci_device_do_suspend(struct pci_dev *pdev, pm_message_t mesg)
6003 pci_save_state(pdev);
6005 if (mesg.event == PM_EVENT_SUSPEND) {
6006 pci_disable_device(pdev);
6007 pci_set_power_state(pdev, PCI_D3hot);
6011 int ata_pci_device_do_resume(struct pci_dev *pdev)
6015 pci_set_power_state(pdev, PCI_D0);
6016 pci_restore_state(pdev);
6018 rc = pcim_enable_device(pdev);
6020 dev_printk(KERN_ERR, &pdev->dev,
6021 "failed to enable device after resume (%d)\n", rc);
6025 pci_set_master(pdev);
6029 int ata_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
6031 struct ata_host *host = dev_get_drvdata(&pdev->dev);
6034 rc = ata_host_suspend(host, mesg);
6038 ata_pci_device_do_suspend(pdev, mesg);
6043 int ata_pci_device_resume(struct pci_dev *pdev)
6045 struct ata_host *host = dev_get_drvdata(&pdev->dev);
6048 rc = ata_pci_device_do_resume(pdev);
6050 ata_host_resume(host);
6053 #endif /* CONFIG_PCI */
6056 static int __init ata_init(void)
6058 ata_probe_timeout *= HZ;
6059 ata_wq = create_workqueue("ata");
6063 ata_aux_wq = create_singlethread_workqueue("ata_aux");
6065 destroy_workqueue(ata_wq);
6069 printk(KERN_DEBUG "libata version " DRV_VERSION " loaded.\n");
6073 static void __exit ata_exit(void)
6075 destroy_workqueue(ata_wq);
6076 destroy_workqueue(ata_aux_wq);
6079 subsys_initcall(ata_init);
6080 module_exit(ata_exit);
6082 static unsigned long ratelimit_time;
6083 static DEFINE_SPINLOCK(ata_ratelimit_lock);
6085 int ata_ratelimit(void)
6088 unsigned long flags;
6090 spin_lock_irqsave(&ata_ratelimit_lock, flags);
6092 if (time_after(jiffies, ratelimit_time)) {
6094 ratelimit_time = jiffies + (HZ/5);
6098 spin_unlock_irqrestore(&ata_ratelimit_lock, flags);
6104 * ata_wait_register - wait until register value changes
6105 * @reg: IO-mapped register
6106 * @mask: Mask to apply to read register value
6107 * @val: Wait condition
6108 * @interval_msec: polling interval in milliseconds
6109 * @timeout_msec: timeout in milliseconds
6111 * Waiting for some bits of register to change is a common
6112 * operation for ATA controllers. This function reads 32bit LE
6113 * IO-mapped register @reg and tests for the following condition.
6115 * (*@reg & mask) != val
6117 * If the condition is met, it returns; otherwise, the process is
6118 * repeated after @interval_msec until timeout.
6121 * Kernel thread context (may sleep)
6124 * The final register value.
6126 u32 ata_wait_register(void __iomem *reg, u32 mask, u32 val,
6127 unsigned long interval_msec,
6128 unsigned long timeout_msec)
6130 unsigned long timeout;
6133 tmp = ioread32(reg);
6135 /* Calculate timeout _after_ the first read to make sure
6136 * preceding writes reach the controller before starting to
6137 * eat away the timeout.
6139 timeout = jiffies + (timeout_msec * HZ) / 1000;
6141 while ((tmp & mask) == val && time_before(jiffies, timeout)) {
6142 msleep(interval_msec);
6143 tmp = ioread32(reg);
6152 static void ata_dummy_noret(struct ata_port *ap) { }
6153 static int ata_dummy_ret0(struct ata_port *ap) { return 0; }
6154 static void ata_dummy_qc_noret(struct ata_queued_cmd *qc) { }
6156 static u8 ata_dummy_check_status(struct ata_port *ap)
6161 static unsigned int ata_dummy_qc_issue(struct ata_queued_cmd *qc)
6163 return AC_ERR_SYSTEM;
6166 const struct ata_port_operations ata_dummy_port_ops = {
6167 .port_disable = ata_port_disable,
6168 .check_status = ata_dummy_check_status,
6169 .check_altstatus = ata_dummy_check_status,
6170 .dev_select = ata_noop_dev_select,
6171 .qc_prep = ata_noop_qc_prep,
6172 .qc_issue = ata_dummy_qc_issue,
6173 .freeze = ata_dummy_noret,
6174 .thaw = ata_dummy_noret,
6175 .error_handler = ata_dummy_noret,
6176 .post_internal_cmd = ata_dummy_qc_noret,
6177 .irq_clear = ata_dummy_noret,
6178 .port_start = ata_dummy_ret0,
6179 .port_stop = ata_dummy_noret,
6183 * libata is essentially a library of internal helper functions for
6184 * low-level ATA host controller drivers. As such, the API/ABI is
6185 * likely to change as new drivers are added and updated.
6186 * Do not depend on ABI/API stability.
6189 EXPORT_SYMBOL_GPL(sata_deb_timing_normal);
6190 EXPORT_SYMBOL_GPL(sata_deb_timing_hotplug);
6191 EXPORT_SYMBOL_GPL(sata_deb_timing_long);
6192 EXPORT_SYMBOL_GPL(ata_dummy_port_ops);
6193 EXPORT_SYMBOL_GPL(ata_std_bios_param);
6194 EXPORT_SYMBOL_GPL(ata_std_ports);
6195 EXPORT_SYMBOL_GPL(ata_host_init);
6196 EXPORT_SYMBOL_GPL(ata_device_add);
6197 EXPORT_SYMBOL_GPL(ata_host_detach);
6198 EXPORT_SYMBOL_GPL(ata_sg_init);
6199 EXPORT_SYMBOL_GPL(ata_sg_init_one);
6200 EXPORT_SYMBOL_GPL(ata_hsm_move);
6201 EXPORT_SYMBOL_GPL(ata_qc_complete);
6202 EXPORT_SYMBOL_GPL(ata_qc_complete_multiple);
6203 EXPORT_SYMBOL_GPL(ata_qc_issue_prot);
6204 EXPORT_SYMBOL_GPL(ata_tf_load);
6205 EXPORT_SYMBOL_GPL(ata_tf_read);
6206 EXPORT_SYMBOL_GPL(ata_noop_dev_select);
6207 EXPORT_SYMBOL_GPL(ata_std_dev_select);
6208 EXPORT_SYMBOL_GPL(ata_tf_to_fis);
6209 EXPORT_SYMBOL_GPL(ata_tf_from_fis);
6210 EXPORT_SYMBOL_GPL(ata_check_status);
6211 EXPORT_SYMBOL_GPL(ata_altstatus);
6212 EXPORT_SYMBOL_GPL(ata_exec_command);
6213 EXPORT_SYMBOL_GPL(ata_port_start);
6214 EXPORT_SYMBOL_GPL(ata_interrupt);
6215 EXPORT_SYMBOL_GPL(ata_data_xfer);
6216 EXPORT_SYMBOL_GPL(ata_data_xfer_noirq);
6217 EXPORT_SYMBOL_GPL(ata_qc_prep);
6218 EXPORT_SYMBOL_GPL(ata_noop_qc_prep);
6219 EXPORT_SYMBOL_GPL(ata_bmdma_setup);
6220 EXPORT_SYMBOL_GPL(ata_bmdma_start);
6221 EXPORT_SYMBOL_GPL(ata_bmdma_irq_clear);
6222 EXPORT_SYMBOL_GPL(ata_bmdma_status);
6223 EXPORT_SYMBOL_GPL(ata_bmdma_stop);
6224 EXPORT_SYMBOL_GPL(ata_bmdma_freeze);
6225 EXPORT_SYMBOL_GPL(ata_bmdma_thaw);
6226 EXPORT_SYMBOL_GPL(ata_bmdma_drive_eh);
6227 EXPORT_SYMBOL_GPL(ata_bmdma_error_handler);
6228 EXPORT_SYMBOL_GPL(ata_bmdma_post_internal_cmd);
6229 EXPORT_SYMBOL_GPL(ata_port_probe);
6230 EXPORT_SYMBOL_GPL(sata_set_spd);
6231 EXPORT_SYMBOL_GPL(sata_phy_debounce);
6232 EXPORT_SYMBOL_GPL(sata_phy_resume);
6233 EXPORT_SYMBOL_GPL(sata_phy_reset);
6234 EXPORT_SYMBOL_GPL(__sata_phy_reset);
6235 EXPORT_SYMBOL_GPL(ata_bus_reset);
6236 EXPORT_SYMBOL_GPL(ata_std_prereset);
6237 EXPORT_SYMBOL_GPL(ata_std_softreset);
6238 EXPORT_SYMBOL_GPL(sata_port_hardreset);
6239 EXPORT_SYMBOL_GPL(sata_std_hardreset);
6240 EXPORT_SYMBOL_GPL(ata_std_postreset);
6241 EXPORT_SYMBOL_GPL(ata_dev_classify);
6242 EXPORT_SYMBOL_GPL(ata_dev_pair);
6243 EXPORT_SYMBOL_GPL(ata_port_disable);
6244 EXPORT_SYMBOL_GPL(ata_ratelimit);
6245 EXPORT_SYMBOL_GPL(ata_wait_register);
6246 EXPORT_SYMBOL_GPL(ata_busy_sleep);
6247 EXPORT_SYMBOL_GPL(ata_port_queue_task);
6248 EXPORT_SYMBOL_GPL(ata_scsi_ioctl);
6249 EXPORT_SYMBOL_GPL(ata_scsi_queuecmd);
6250 EXPORT_SYMBOL_GPL(ata_scsi_slave_config);
6251 EXPORT_SYMBOL_GPL(ata_scsi_slave_destroy);
6252 EXPORT_SYMBOL_GPL(ata_scsi_change_queue_depth);
6253 EXPORT_SYMBOL_GPL(ata_host_intr);
6254 EXPORT_SYMBOL_GPL(sata_scr_valid);
6255 EXPORT_SYMBOL_GPL(sata_scr_read);
6256 EXPORT_SYMBOL_GPL(sata_scr_write);
6257 EXPORT_SYMBOL_GPL(sata_scr_write_flush);
6258 EXPORT_SYMBOL_GPL(ata_port_online);
6259 EXPORT_SYMBOL_GPL(ata_port_offline);
6260 EXPORT_SYMBOL_GPL(ata_host_suspend);
6261 EXPORT_SYMBOL_GPL(ata_host_resume);
6262 EXPORT_SYMBOL_GPL(ata_id_string);
6263 EXPORT_SYMBOL_GPL(ata_id_c_string);
6264 EXPORT_SYMBOL_GPL(ata_device_blacklisted);
6265 EXPORT_SYMBOL_GPL(ata_scsi_simulate);
6267 EXPORT_SYMBOL_GPL(ata_pio_need_iordy);
6268 EXPORT_SYMBOL_GPL(ata_timing_compute);
6269 EXPORT_SYMBOL_GPL(ata_timing_merge);
6272 EXPORT_SYMBOL_GPL(pci_test_config_bits);
6273 EXPORT_SYMBOL_GPL(ata_pci_init_native_mode);
6274 EXPORT_SYMBOL_GPL(ata_pci_init_one);
6275 EXPORT_SYMBOL_GPL(ata_pci_remove_one);
6276 EXPORT_SYMBOL_GPL(ata_pci_device_do_suspend);
6277 EXPORT_SYMBOL_GPL(ata_pci_device_do_resume);
6278 EXPORT_SYMBOL_GPL(ata_pci_device_suspend);
6279 EXPORT_SYMBOL_GPL(ata_pci_device_resume);
6280 EXPORT_SYMBOL_GPL(ata_pci_default_filter);
6281 EXPORT_SYMBOL_GPL(ata_pci_clear_simplex);
6282 #endif /* CONFIG_PCI */
6284 EXPORT_SYMBOL_GPL(ata_scsi_device_suspend);
6285 EXPORT_SYMBOL_GPL(ata_scsi_device_resume);
6287 EXPORT_SYMBOL_GPL(ata_eng_timeout);
6288 EXPORT_SYMBOL_GPL(ata_port_schedule_eh);
6289 EXPORT_SYMBOL_GPL(ata_port_abort);
6290 EXPORT_SYMBOL_GPL(ata_port_freeze);
6291 EXPORT_SYMBOL_GPL(ata_eh_freeze_port);
6292 EXPORT_SYMBOL_GPL(ata_eh_thaw_port);
6293 EXPORT_SYMBOL_GPL(ata_eh_qc_complete);
6294 EXPORT_SYMBOL_GPL(ata_eh_qc_retry);
6295 EXPORT_SYMBOL_GPL(ata_do_eh);
6296 EXPORT_SYMBOL_GPL(ata_irq_on);
6297 EXPORT_SYMBOL_GPL(ata_dummy_irq_on);
6298 EXPORT_SYMBOL_GPL(ata_irq_ack);
6299 EXPORT_SYMBOL_GPL(ata_dummy_irq_ack);