4 * BRIEF MODULE DESCRIPTION
5 * Momentum Computer Ocelot-3 board dependent boot routines
7 * Copyright (C) 1996, 1997, 01, 05 Ralf Baechle
8 * Copyright (C) 2000 RidgeRun, Inc.
9 * Copyright (C) 2001 Red Hat, Inc.
10 * Copyright (C) 2002 Momentum Computer
12 * Author: Matthew Dharm, Momentum Computer
15 * Louis Hamilton, Red Hat, Inc.
16 * hamilton@redhat.com [MIPS64 modifications]
18 * Author: RidgeRun, Inc.
19 * glonnon@ridgerun.com, skranz@ridgerun.com, stevej@ridgerun.com
21 * Copyright 2001 MontaVista Software Inc.
22 * Author: jsun@mvista.com or jsun@junsun.net
24 * Copyright 2004 PMC-Sierra
25 * Author: Manish Lachwani (lachwani@pmc-sierra.com)
27 * Copyright (C) 2004 MontaVista Software Inc.
28 * Author: Manish Lachwani, mlachwani@mvista.com
30 * This program is free software; you can redistribute it and/or modify it
31 * under the terms of the GNU General Public License as published by the
32 * Free Software Foundation; either version 2 of the License, or (at your
33 * option) any later version.
35 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
36 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
37 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
38 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
39 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
40 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
41 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
42 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
43 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
44 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
46 * You should have received a copy of the GNU General Public License along
47 * with this program; if not, write to the Free Software Foundation, Inc.,
48 * 675 Mass Ave, Cambridge, MA 02139, USA.
50 #include <linux/init.h>
51 #include <linux/kernel.h>
52 #include <linux/types.h>
53 #include <linux/mc146818rtc.h>
54 #include <linux/ioport.h>
55 #include <linux/interrupt.h>
56 #include <linux/pci.h>
57 #include <linux/timex.h>
58 #include <linux/bootmem.h>
59 #include <linux/mv643xx.h>
64 #include <asm/bootinfo.h>
68 #include <asm/processor.h>
69 #include <asm/ptrace.h>
70 #include <asm/reboot.h>
71 #include <asm/mc146818rtc.h>
72 #include <asm/tlbflush.h>
73 #include "ocelot_3_fpga.h"
75 /* Marvell Discovery Register Base */
76 unsigned long marvell_base = (signed)0xf4000000;
79 unsigned long cpu_clock;
82 unsigned char* rtc_base = (unsigned char*)(signed)0xfc800000;
85 unsigned long ocelot_fpga_base = (signed)0xfc000000;
88 unsigned long uart_base = (signed)0xfd000000;
91 * Marvell Discovery SRAM. This is one place where Ethernet
92 * Tx and Rx descriptors can be placed to improve performance
94 extern unsigned long mv64340_sram_base;
96 /* These functions are used for rebooting or halting the machine*/
97 extern void momenco_ocelot_restart(char *command);
98 extern void momenco_ocelot_halt(void);
99 extern void momenco_ocelot_power_off(void);
101 void momenco_time_init(void);
102 static char reset_reason;
104 void add_wired_entry(unsigned long entrylo0, unsigned long entrylo1,
105 unsigned long entryhi, unsigned long pagemask);
107 static inline unsigned long ENTRYLO(unsigned long paddr)
109 return ((paddr & PAGE_MASK) |
110 (_PAGE_PRESENT | __READABLE | __WRITEABLE | _PAGE_GLOBAL |
111 _CACHE_UNCACHED)) >> 6;
114 void __init bus_error_init(void)
120 * setup code for a handoff from a version 2 PMON 2000 PROM
122 void setup_wired_tlb_entries(void)
125 local_flush_tlb_all();
127 /* marvell and extra space */
128 add_wired_entry(ENTRYLO(0xf4000000), ENTRYLO(0xf4010000), (signed)0xf4000000, PM_64K);
130 /* fpga, rtc, and uart */
131 add_wired_entry(ENTRYLO(0xfc000000), ENTRYLO(0xfd000000), (signed)0xfc000000, PM_16M);
134 #define CONV_BCD_TO_BIN(val) (((val) & 0xf) + (((val) >> 4) * 10))
135 #define CONV_BIN_TO_BCD(val) (((val) % 10) + (((val) / 10) << 4))
137 unsigned long m48t37y_get_time(void)
139 unsigned int year, month, day, hour, min, sec;
142 spin_lock_irqsave(&rtc_lock, flags);
143 /* stop the update */
144 rtc_base[0x7ff8] = 0x40;
146 year = CONV_BCD_TO_BIN(rtc_base[0x7fff]);
147 year += CONV_BCD_TO_BIN(rtc_base[0x7ff1]) * 100;
149 month = CONV_BCD_TO_BIN(rtc_base[0x7ffe]);
151 day = CONV_BCD_TO_BIN(rtc_base[0x7ffd]);
153 hour = CONV_BCD_TO_BIN(rtc_base[0x7ffb]);
154 min = CONV_BCD_TO_BIN(rtc_base[0x7ffa]);
155 sec = CONV_BCD_TO_BIN(rtc_base[0x7ff9]);
157 /* start the update */
158 rtc_base[0x7ff8] = 0x00;
159 spin_unlock_irqrestore(&rtc_lock, flags);
161 return mktime(year, month, day, hour, min, sec);
164 int m48t37y_set_time(unsigned long sec)
169 /* convert to a more useful format -- note months count from 0 */
173 spin_lock_irqsave(&rtc_lock, flags);
175 rtc_base[0x7ff8] = 0x80;
178 rtc_base[0x7fff] = CONV_BIN_TO_BCD(tm.tm_year % 100);
179 rtc_base[0x7ff1] = CONV_BIN_TO_BCD(tm.tm_year / 100);
182 rtc_base[0x7ffe] = CONV_BIN_TO_BCD(tm.tm_mon);
185 rtc_base[0x7ffd] = CONV_BIN_TO_BCD(tm.tm_mday);
188 rtc_base[0x7ffb] = CONV_BIN_TO_BCD(tm.tm_hour);
189 rtc_base[0x7ffa] = CONV_BIN_TO_BCD(tm.tm_min);
190 rtc_base[0x7ff9] = CONV_BIN_TO_BCD(tm.tm_sec);
192 /* day of week -- not really used, but let's keep it up-to-date */
193 rtc_base[0x7ffc] = CONV_BIN_TO_BCD(tm.tm_wday + 1);
195 /* disable writing */
196 rtc_base[0x7ff8] = 0x00;
197 spin_unlock_irqrestore(&rtc_lock, flags);
202 void momenco_timer_setup(struct irqaction *irq)
204 setup_irq(7, irq); /* Timer interrupt, unmask status IM7 */
207 void momenco_time_init(void)
209 setup_wired_tlb_entries();
212 * Ocelot-3 board has been built with both
213 * the Rm7900 and the Rm7065C
215 mips_hpt_frequency = cpu_clock / 2;
216 board_timer_setup = momenco_timer_setup;
218 rtc_get_time = m48t37y_get_time;
219 rtc_set_time = m48t37y_set_time;
223 * PCI Support for Ocelot-3
226 /* Bus #0 IO and MEM space */
227 #define OCELOT_3_PCI_IO_0_START 0xe0000000
228 #define OCELOT_3_PCI_IO_0_SIZE 0x08000000
229 #define OCELOT_3_PCI_MEM_0_START 0xc0000000
230 #define OCELOT_3_PCI_MEM_0_SIZE 0x10000000
232 /* Bus #1 IO and MEM space */
233 #define OCELOT_3_PCI_IO_1_START 0xe8000000
234 #define OCELOT_3_PCI_IO_1_SIZE 0x08000000
235 #define OCELOT_3_PCI_MEM_1_START 0xd0000000
236 #define OCELOT_3_PCI_MEM_1_SIZE 0x10000000
238 static struct resource mv_pci_io_mem0_resource = {
239 .name = "MV64340 PCI0 IO MEM",
240 .start = OCELOT_3_PCI_IO_0_START,
241 .end = OCELOT_3_PCI_IO_0_START + OCELOT_3_PCI_IO_0_SIZE - 1,
242 .flags = IORESOURCE_IO,
245 static struct resource mv_pci_io_mem1_resource = {
246 .name = "MV64340 PCI1 IO MEM",
247 .start = OCELOT_3_PCI_IO_1_START,
248 .end = OCELOT_3_PCI_IO_1_START + OCELOT_3_PCI_IO_1_SIZE - 1,
249 .flags = IORESOURCE_IO,
252 static struct resource mv_pci_mem0_resource = {
253 .name = "MV64340 PCI0 MEM",
254 .start = OCELOT_3_PCI_MEM_0_START,
255 .end = OCELOT_3_PCI_MEM_0_START + OCELOT_3_PCI_MEM_0_SIZE - 1,
256 .flags = IORESOURCE_MEM,
259 static struct resource mv_pci_mem1_resource = {
260 .name = "MV64340 PCI1 MEM",
261 .start = OCELOT_3_PCI_MEM_1_START,
262 .end = OCELOT_3_PCI_MEM_1_START + OCELOT_3_PCI_MEM_1_SIZE - 1,
263 .flags = IORESOURCE_MEM,
266 static struct mv_pci_controller mv_bus0_controller = {
268 .pci_ops = &mv_pci_ops,
269 .mem_resource = &mv_pci_mem0_resource,
270 .io_resource = &mv_pci_io_mem0_resource,
272 .config_addr = MV64340_PCI_0_CONFIG_ADDR,
273 .config_vreg = MV64340_PCI_0_CONFIG_DATA_VIRTUAL_REG,
276 static struct mv_pci_controller mv_bus1_controller = {
278 .pci_ops = &mv_pci_ops,
279 .mem_resource = &mv_pci_mem1_resource,
280 .io_resource = &mv_pci_io_mem1_resource,
282 .config_addr = MV64340_PCI_1_CONFIG_ADDR,
283 .config_vreg = MV64340_PCI_1_CONFIG_DATA_VIRTUAL_REG,
286 static __init int __init ja_pci_init(void)
289 extern int pci_probe_only;
291 /* PMON will assign PCI resources */
294 enable = ~MV_READ(MV64340_BASE_ADDR_ENABLE);
296 * We require at least one enabled I/O or PCI memory window or we
297 * will ignore this PCI bus. We ignore PCI windows 1, 2 and 3.
299 if (enable & (0x01 << 9) || enable & (0x01 << 10))
300 register_pci_controller(&mv_bus0_controller.pcic);
302 if (enable & (0x01 << 14) || enable & (0x01 << 15))
303 register_pci_controller(&mv_bus1_controller.pcic);
305 ioport_resource.end = OCELOT_3_PCI_IO_0_START + OCELOT_3_PCI_IO_0_SIZE +
306 OCELOT_3_PCI_IO_1_SIZE - 1;
308 iomem_resource.end = OCELOT_3_PCI_MEM_0_START + OCELOT_3_PCI_MEM_0_SIZE +
309 OCELOT_3_PCI_MEM_1_SIZE - 1;
311 set_io_port_base(OCELOT_3_PCI_IO_0_START); /* mips_io_port_base */
316 arch_initcall(ja_pci_init);
318 void __init plat_setup(void)
320 unsigned int tmpword;
322 board_time_init = momenco_time_init;
324 _machine_restart = momenco_ocelot_restart;
325 _machine_halt = momenco_ocelot_halt;
326 pm_power_off = momenco_ocelot_power_off;
328 /* Wired TLB entries */
329 setup_wired_tlb_entries();
331 /* shut down ethernet ports, just to be sure our memory doesn't get
332 * corrupted by random ethernet traffic.
334 MV_WRITE(MV64340_ETH_TRANSMIT_QUEUE_COMMAND_REG(0), 0xff << 8);
335 MV_WRITE(MV64340_ETH_TRANSMIT_QUEUE_COMMAND_REG(1), 0xff << 8);
336 MV_WRITE(MV64340_ETH_RECEIVE_QUEUE_COMMAND_REG(0), 0xff << 8);
337 MV_WRITE(MV64340_ETH_RECEIVE_QUEUE_COMMAND_REG(1), 0xff << 8);
339 while (MV_READ(MV64340_ETH_RECEIVE_QUEUE_COMMAND_REG(0)) & 0xff);
341 while (MV_READ(MV64340_ETH_RECEIVE_QUEUE_COMMAND_REG(1)) & 0xff);
343 while (MV_READ(MV64340_ETH_TRANSMIT_QUEUE_COMMAND_REG(0)) & 0xff);
345 while (MV_READ(MV64340_ETH_TRANSMIT_QUEUE_COMMAND_REG(1)) & 0xff);
346 MV_WRITE(MV64340_ETH_PORT_SERIAL_CONTROL_REG(0),
347 MV_READ(MV64340_ETH_PORT_SERIAL_CONTROL_REG(0)) & ~1);
348 MV_WRITE(MV64340_ETH_PORT_SERIAL_CONTROL_REG(1),
349 MV_READ(MV64340_ETH_PORT_SERIAL_CONTROL_REG(1)) & ~1);
351 /* Turn off the Bit-Error LED */
352 OCELOT_FPGA_WRITE(0x80, CLR);
354 tmpword = OCELOT_FPGA_READ(BOARDREV);
356 printk("Momenco Ocelot-3: Board Assembly Rev. %c\n",
359 printk("Momenco Ocelot-3: Board Assembly Revision #0x%x\n",
362 tmpword = OCELOT_FPGA_READ(FPGA_REV);
363 printk("FPGA Rev: %d.%d\n", tmpword>>4, tmpword&15);
364 tmpword = OCELOT_FPGA_READ(RESET_STATUS);
365 printk("Reset reason: 0x%x\n", tmpword);
368 printk(" - Power-up reset\n");
371 printk(" - Push-button reset\n");
374 printk(" - cPCI bus reset\n");
377 printk(" - Watchdog reset\n");
380 printk(" - Software reset\n");
383 printk(" - Unknown reset cause\n");
385 reset_reason = tmpword;
386 OCELOT_FPGA_WRITE(0xff, RESET_STATUS);
388 tmpword = OCELOT_FPGA_READ(CPCI_ID);
389 printk("cPCI ID register: 0x%02x\n", tmpword);
390 printk(" - Slot number: %d\n", tmpword & 0x1f);
391 printk(" - PCI bus present: %s\n", tmpword & 0x40 ? "yes" : "no");
392 printk(" - System Slot: %s\n", tmpword & 0x20 ? "yes" : "no");
394 tmpword = OCELOT_FPGA_READ(BOARD_STATUS);
395 printk("Board Status register: 0x%02x\n", tmpword);
396 printk(" - User jumper: %s\n", (tmpword & 0x80)?"installed":"absent");
397 printk(" - Boot flash write jumper: %s\n", (tmpword&0x40)?"installed":"absent");
398 printk(" - L3 cache size: %d MB\n", (1<<((tmpword&12) >> 2))&~1);
400 /* Support for 128 MB memory */
401 add_memory_region(0x0, 0x08000000, BOOT_MEM_RAM);