2 * Support functions for the SH5 PCI hardware.
4 * Copyright (C) 2001 David J. Mckay (david.mckay@st.com)
5 * Copyright (C) 2003, 2004 Paul Mundt
6 * Copyright (C) 2004 Richard Curnow
8 * May be copied or modified under the terms of the GNU General Public
9 * License. See linux/COPYING for more information.
11 #include <linux/kernel.h>
12 #include <linux/rwsem.h>
13 #include <linux/smp.h>
14 #include <linux/interrupt.h>
15 #include <linux/init.h>
16 #include <linux/errno.h>
17 #include <linux/pci.h>
18 #include <linux/delay.h>
19 #include <linux/types.h>
20 #include <linux/irq.h>
25 static void __init pci_fixup_ide_bases(struct pci_dev *d)
30 * PCI IDE controllers use non-standard I/O port decoding, respect it.
32 if ((d->class >> 8) != PCI_CLASS_STORAGE_IDE)
34 printk("PCI: IDE base address fixup for %s\n", pci_name(d));
36 struct resource *r = &d->resource[i];
37 if ((r->start & ~0x80) == 0x374) {
43 DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pci_fixup_ide_bases);
45 char * __devinit pcibios_setup(char *str)
50 static int sh5pci_read(struct pci_bus *bus, unsigned int devfn, int where,
53 SH5PCI_WRITE(PAR, CONFIG_CMD(bus, devfn, where));
57 *val = (u8)SH5PCI_READ_BYTE(PDR + (where & 3));
60 *val = (u16)SH5PCI_READ_SHORT(PDR + (where & 2));
63 *val = SH5PCI_READ(PDR);
67 return PCIBIOS_SUCCESSFUL;
70 static int sh5pci_write(struct pci_bus *bus, unsigned int devfn, int where,
73 SH5PCI_WRITE(PAR, CONFIG_CMD(bus, devfn, where));
77 SH5PCI_WRITE_BYTE(PDR + (where & 3), (u8)val);
80 SH5PCI_WRITE_SHORT(PDR + (where & 2), (u16)val);
83 SH5PCI_WRITE(PDR, val);
87 return PCIBIOS_SUCCESSFUL;
90 struct pci_ops sh5_pci_ops = {
92 .write = sh5pci_write,