4 * Copyright (C) 1999 Intel Corp.
5 * Copyright (C) 1999 Asit Mallick <asit.k.mallick@intel.com>
6 * Copyright (C) 2000-2002 J.I. Lee <jung-ik.lee@intel.com>
7 * Copyright (C) 1999-2000, 2002-2003 Hewlett-Packard Co.
8 * David Mosberger-Tang <davidm@hpl.hp.com>
9 * Copyright (C) 1999 VA Linux Systems
10 * Copyright (C) 1999,2000 Walt Drummond <drummond@valinux.com>
12 * 00/04/19 D. Mosberger Rewritten to mirror more closely the x86 I/O APIC code.
13 * In particular, we now have separate handlers for edge
14 * and level triggered interrupts.
15 * 00/10/27 Asit Mallick, Goutham Rao <goutham.rao@intel.com> IRQ vector allocation
16 * PCI to vector mapping, shared PCI interrupts.
17 * 00/10/27 D. Mosberger Document things a bit more to make them more understandable.
18 * Clean up much of the old IOSAPIC cruft.
19 * 01/07/27 J.I. Lee PCI irq routing, Platform/Legacy interrupts and fixes for
20 * ACPI S5(SoftOff) support.
21 * 02/01/23 J.I. Lee iosapic pgm fixes for PCI irq routing from _PRT
22 * 02/01/07 E. Focht <efocht@ess.nec.de> Redirectable interrupt vectors in
23 * iosapic_set_affinity(), initializations for
24 * /proc/irq/#/smp_affinity
25 * 02/04/02 P. Diefenbaugh Cleaned up ACPI PCI IRQ routing.
26 * 02/04/18 J.I. Lee bug fix in iosapic_init_pci_irq
27 * 02/04/30 J.I. Lee bug fix in find_iosapic to fix ACPI PCI IRQ to IOSAPIC mapping
29 * 02/07/29 T. Kochi Allocate interrupt vectors dynamically
30 * 02/08/04 T. Kochi Cleaned up terminology (irq, global system interrupt, vector, etc.)
31 * 02/09/20 D. Mosberger Simplified by taking advantage of ACPI's pci_irq code.
32 * 03/02/19 B. Helgaas Make pcat_compat system-wide, not per-IOSAPIC.
33 * Remove iosapic_address & gsi_base from external interfaces.
34 * Rationalize __init/__devinit attributes.
35 * 04/12/04 Ashok Raj <ashok.raj@intel.com> Intel Corporation 2004
36 * Updated to work with irq migration necessary for CPU Hotplug
39 * Here is what the interrupt logic between a PCI device and the kernel looks like:
41 * (1) A PCI device raises one of the four interrupt pins (INTA, INTB, INTC, INTD). The
42 * device is uniquely identified by its bus--, and slot-number (the function
43 * number does not matter here because all functions share the same interrupt
46 * (2) The motherboard routes the interrupt line to a pin on a IOSAPIC controller.
47 * Multiple interrupt lines may have to share the same IOSAPIC pin (if they're level
48 * triggered and use the same polarity). Each interrupt line has a unique Global
49 * System Interrupt (GSI) number which can be calculated as the sum of the controller's
50 * base GSI number and the IOSAPIC pin number to which the line connects.
52 * (3) The IOSAPIC uses an internal routing table entries (RTEs) to map the IOSAPIC pin
53 * into the IA-64 interrupt vector. This interrupt vector is then sent to the CPU.
55 * (4) The kernel recognizes an interrupt as an IRQ. The IRQ interface is used as
56 * architecture-independent interrupt handling mechanism in Linux. As an
57 * IRQ is a number, we have to have IA-64 interrupt vector number <-> IRQ number
58 * mapping. On smaller systems, we use one-to-one mapping between IA-64 vector and
59 * IRQ. A platform can implement platform_irq_to_vector(irq) and
60 * platform_local_vector_to_irq(vector) APIs to differentiate the mapping.
61 * Please see also include/asm-ia64/hw_irq.h for those APIs.
63 * To sum up, there are three levels of mappings involved:
65 * PCI pin -> global system interrupt (GSI) -> IA-64 vector <-> IRQ
67 * Note: The term "IRQ" is loosely used everywhere in Linux kernel to describe interrupts.
68 * Now we use "IRQ" only for Linux IRQ's. ISA IRQ (isa_irq) is the only exception in this
71 #include <linux/config.h>
73 #include <linux/acpi.h>
74 #include <linux/init.h>
75 #include <linux/irq.h>
76 #include <linux/kernel.h>
77 #include <linux/list.h>
78 #include <linux/pci.h>
79 #include <linux/smp.h>
80 #include <linux/smp_lock.h>
81 #include <linux/string.h>
82 #include <linux/bootmem.h>
84 #include <asm/delay.h>
85 #include <asm/hw_irq.h>
87 #include <asm/iosapic.h>
88 #include <asm/machvec.h>
89 #include <asm/processor.h>
90 #include <asm/ptrace.h>
91 #include <asm/system.h>
94 #undef DEBUG_INTERRUPT_ROUTING
96 #ifdef DEBUG_INTERRUPT_ROUTING
97 #define DBG(fmt...) printk(fmt)
102 #define NR_PREALLOCATE_RTE_ENTRIES (PAGE_SIZE / sizeof(struct iosapic_rte_info))
103 #define RTE_PREALLOCATED (1)
105 static DEFINE_SPINLOCK(iosapic_lock);
107 /* These tables map IA-64 vectors to the IOSAPIC pin that generates this vector. */
109 struct iosapic_rte_info {
110 struct list_head rte_list; /* node in list of RTEs sharing the same vector */
111 char __iomem *addr; /* base address of IOSAPIC */
112 unsigned int gsi_base; /* first GSI assigned to this IOSAPIC */
113 char rte_index; /* IOSAPIC RTE index */
114 int refcnt; /* reference counter */
115 unsigned int flags; /* flags */
116 } ____cacheline_aligned;
118 static struct iosapic_intr_info {
119 struct list_head rtes; /* RTEs using this vector (empty => not an IOSAPIC interrupt) */
120 int count; /* # of RTEs that shares this vector */
121 u32 low32; /* current value of low word of Redirection table entry */
122 unsigned int dest; /* destination CPU physical ID */
123 unsigned char dmode : 3; /* delivery mode (see iosapic.h) */
124 unsigned char polarity: 1; /* interrupt polarity (see iosapic.h) */
125 unsigned char trigger : 1; /* trigger mode (see iosapic.h) */
126 } iosapic_intr_info[IA64_NUM_VECTORS];
128 static struct iosapic {
129 char __iomem *addr; /* base address of IOSAPIC */
130 unsigned int gsi_base; /* first GSI assigned to this IOSAPIC */
131 unsigned short num_rte; /* number of RTE in this IOSAPIC */
133 unsigned short node; /* numa node association via pxm */
135 } iosapic_lists[NR_IOSAPICS];
137 static int num_iosapic;
139 static unsigned char pcat_compat __initdata; /* 8259 compatibility flag */
141 static int iosapic_kmalloc_ok;
142 static LIST_HEAD(free_rte_list);
145 * Find an IOSAPIC associated with a GSI
148 find_iosapic (unsigned int gsi)
152 for (i = 0; i < num_iosapic; i++) {
153 if ((unsigned) (gsi - iosapic_lists[i].gsi_base) < iosapic_lists[i].num_rte)
161 _gsi_to_vector (unsigned int gsi)
163 struct iosapic_intr_info *info;
164 struct iosapic_rte_info *rte;
166 for (info = iosapic_intr_info; info < iosapic_intr_info + IA64_NUM_VECTORS; ++info)
167 list_for_each_entry(rte, &info->rtes, rte_list)
168 if (rte->gsi_base + rte->rte_index == gsi)
169 return info - iosapic_intr_info;
174 * Translate GSI number to the corresponding IA-64 interrupt vector. If no
175 * entry exists, return -1.
178 gsi_to_vector (unsigned int gsi)
180 return _gsi_to_vector(gsi);
184 gsi_to_irq (unsigned int gsi)
189 * XXX fix me: this assumes an identity mapping vetween IA-64 vector and Linux irq
192 spin_lock_irqsave(&iosapic_lock, flags);
194 irq = _gsi_to_vector(gsi);
196 spin_unlock_irqrestore(&iosapic_lock, flags);
201 static struct iosapic_rte_info *gsi_vector_to_rte(unsigned int gsi, unsigned int vec)
203 struct iosapic_rte_info *rte;
205 list_for_each_entry(rte, &iosapic_intr_info[vec].rtes, rte_list)
206 if (rte->gsi_base + rte->rte_index == gsi)
212 set_rte (unsigned int gsi, unsigned int vector, unsigned int dest, int mask)
214 unsigned long pol, trigger, dmode;
219 struct iosapic_rte_info *rte;
221 DBG(KERN_DEBUG"IOSAPIC: routing vector %d to 0x%x\n", vector, dest);
223 rte = gsi_vector_to_rte(gsi, vector);
225 return; /* not an IOSAPIC interrupt */
227 rte_index = rte->rte_index;
229 pol = iosapic_intr_info[vector].polarity;
230 trigger = iosapic_intr_info[vector].trigger;
231 dmode = iosapic_intr_info[vector].dmode;
233 redir = (dmode == IOSAPIC_LOWEST_PRIORITY) ? 1 : 0;
239 for (irq = 0; irq < NR_IRQS; ++irq)
240 if (irq_to_vector(irq) == vector) {
241 set_irq_affinity_info(irq, (int)(dest & 0xffff), redir);
247 low32 = ((pol << IOSAPIC_POLARITY_SHIFT) |
248 (trigger << IOSAPIC_TRIGGER_SHIFT) |
249 (dmode << IOSAPIC_DELIVERY_SHIFT) |
250 ((mask ? 1 : 0) << IOSAPIC_MASK_SHIFT) |
253 /* dest contains both id and eid */
254 high32 = (dest << IOSAPIC_DEST_SHIFT);
256 iosapic_write(addr, IOSAPIC_RTE_HIGH(rte_index), high32);
257 iosapic_write(addr, IOSAPIC_RTE_LOW(rte_index), low32);
258 iosapic_intr_info[vector].low32 = low32;
259 iosapic_intr_info[vector].dest = dest;
263 nop (unsigned int vector)
269 mask_irq (unsigned int irq)
275 ia64_vector vec = irq_to_vector(irq);
276 struct iosapic_rte_info *rte;
278 if (list_empty(&iosapic_intr_info[vec].rtes))
279 return; /* not an IOSAPIC interrupt! */
281 spin_lock_irqsave(&iosapic_lock, flags);
283 /* set only the mask bit */
284 low32 = iosapic_intr_info[vec].low32 |= IOSAPIC_MASK;
285 list_for_each_entry(rte, &iosapic_intr_info[vec].rtes, rte_list) {
287 rte_index = rte->rte_index;
288 iosapic_write(addr, IOSAPIC_RTE_LOW(rte_index), low32);
291 spin_unlock_irqrestore(&iosapic_lock, flags);
295 unmask_irq (unsigned int irq)
301 ia64_vector vec = irq_to_vector(irq);
302 struct iosapic_rte_info *rte;
304 if (list_empty(&iosapic_intr_info[vec].rtes))
305 return; /* not an IOSAPIC interrupt! */
307 spin_lock_irqsave(&iosapic_lock, flags);
309 low32 = iosapic_intr_info[vec].low32 &= ~IOSAPIC_MASK;
310 list_for_each_entry(rte, &iosapic_intr_info[vec].rtes, rte_list) {
312 rte_index = rte->rte_index;
313 iosapic_write(addr, IOSAPIC_RTE_LOW(rte_index), low32);
316 spin_unlock_irqrestore(&iosapic_lock, flags);
321 iosapic_set_affinity (unsigned int irq, cpumask_t mask)
328 int redir = (irq & IA64_IRQ_REDIRECTED) ? 1 : 0;
330 struct iosapic_rte_info *rte;
332 irq &= (~IA64_IRQ_REDIRECTED);
333 vec = irq_to_vector(irq);
335 if (cpus_empty(mask))
338 dest = cpu_physical_id(first_cpu(mask));
340 if (list_empty(&iosapic_intr_info[vec].rtes))
341 return; /* not an IOSAPIC interrupt */
343 set_irq_affinity_info(irq, dest, redir);
345 /* dest contains both id and eid */
346 high32 = dest << IOSAPIC_DEST_SHIFT;
348 spin_lock_irqsave(&iosapic_lock, flags);
350 low32 = iosapic_intr_info[vec].low32 & ~(7 << IOSAPIC_DELIVERY_SHIFT);
353 /* change delivery mode to lowest priority */
354 low32 |= (IOSAPIC_LOWEST_PRIORITY << IOSAPIC_DELIVERY_SHIFT);
356 /* change delivery mode to fixed */
357 low32 |= (IOSAPIC_FIXED << IOSAPIC_DELIVERY_SHIFT);
359 iosapic_intr_info[vec].low32 = low32;
360 iosapic_intr_info[vec].dest = dest;
361 list_for_each_entry(rte, &iosapic_intr_info[vec].rtes, rte_list) {
363 rte_index = rte->rte_index;
364 iosapic_write(addr, IOSAPIC_RTE_HIGH(rte_index), high32);
365 iosapic_write(addr, IOSAPIC_RTE_LOW(rte_index), low32);
368 spin_unlock_irqrestore(&iosapic_lock, flags);
373 * Handlers for level-triggered interrupts.
377 iosapic_startup_level_irq (unsigned int irq)
384 iosapic_end_level_irq (unsigned int irq)
386 ia64_vector vec = irq_to_vector(irq);
387 struct iosapic_rte_info *rte;
390 list_for_each_entry(rte, &iosapic_intr_info[vec].rtes, rte_list)
391 iosapic_eoi(rte->addr, vec);
394 #define iosapic_shutdown_level_irq mask_irq
395 #define iosapic_enable_level_irq unmask_irq
396 #define iosapic_disable_level_irq mask_irq
397 #define iosapic_ack_level_irq nop
399 struct hw_interrupt_type irq_type_iosapic_level = {
400 .typename = "IO-SAPIC-level",
401 .startup = iosapic_startup_level_irq,
402 .shutdown = iosapic_shutdown_level_irq,
403 .enable = iosapic_enable_level_irq,
404 .disable = iosapic_disable_level_irq,
405 .ack = iosapic_ack_level_irq,
406 .end = iosapic_end_level_irq,
407 .set_affinity = iosapic_set_affinity
411 * Handlers for edge-triggered interrupts.
415 iosapic_startup_edge_irq (unsigned int irq)
419 * IOSAPIC simply drops interrupts pended while the
420 * corresponding pin was masked, so we can't know if an
421 * interrupt is pending already. Let's hope not...
427 iosapic_ack_edge_irq (unsigned int irq)
429 irq_desc_t *idesc = irq_descp(irq);
433 * Once we have recorded IRQ_PENDING already, we can mask the
434 * interrupt for real. This prevents IRQ storms from unhandled
437 if ((idesc->status & (IRQ_PENDING|IRQ_DISABLED)) == (IRQ_PENDING|IRQ_DISABLED))
441 #define iosapic_enable_edge_irq unmask_irq
442 #define iosapic_disable_edge_irq nop
443 #define iosapic_end_edge_irq nop
445 struct hw_interrupt_type irq_type_iosapic_edge = {
446 .typename = "IO-SAPIC-edge",
447 .startup = iosapic_startup_edge_irq,
448 .shutdown = iosapic_disable_edge_irq,
449 .enable = iosapic_enable_edge_irq,
450 .disable = iosapic_disable_edge_irq,
451 .ack = iosapic_ack_edge_irq,
452 .end = iosapic_end_edge_irq,
453 .set_affinity = iosapic_set_affinity
457 iosapic_version (char __iomem *addr)
460 * IOSAPIC Version Register return 32 bit structure like:
462 * unsigned int version : 8;
463 * unsigned int reserved1 : 8;
464 * unsigned int max_redir : 8;
465 * unsigned int reserved2 : 8;
468 return iosapic_read(addr, IOSAPIC_VERSION);
471 static int iosapic_find_sharable_vector (unsigned long trigger, unsigned long pol)
473 int i, vector = -1, min_count = -1;
474 struct iosapic_intr_info *info;
477 * shared vectors for edge-triggered interrupts are not
480 if (trigger == IOSAPIC_EDGE)
483 for (i = IA64_FIRST_DEVICE_VECTOR; i <= IA64_LAST_DEVICE_VECTOR; i++) {
484 info = &iosapic_intr_info[i];
485 if (info->trigger == trigger && info->polarity == pol &&
486 (info->dmode == IOSAPIC_FIXED || info->dmode == IOSAPIC_LOWEST_PRIORITY)) {
487 if (min_count == -1 || info->count < min_count) {
489 min_count = info->count;
494 panic("%s: out of interrupt vectors!\n", __FUNCTION__);
500 * if the given vector is already owned by other,
501 * assign a new vector for the other and make the vector available
504 iosapic_reassign_vector (int vector)
508 if (!list_empty(&iosapic_intr_info[vector].rtes)) {
509 new_vector = assign_irq_vector(AUTO_ASSIGN);
510 printk(KERN_INFO "Reassigning vector %d to %d\n", vector, new_vector);
511 memcpy(&iosapic_intr_info[new_vector], &iosapic_intr_info[vector],
512 sizeof(struct iosapic_intr_info));
513 INIT_LIST_HEAD(&iosapic_intr_info[new_vector].rtes);
514 list_move(iosapic_intr_info[vector].rtes.next, &iosapic_intr_info[new_vector].rtes);
515 memset(&iosapic_intr_info[vector], 0, sizeof(struct iosapic_intr_info));
516 iosapic_intr_info[vector].low32 = IOSAPIC_MASK;
517 INIT_LIST_HEAD(&iosapic_intr_info[vector].rtes);
521 static struct iosapic_rte_info *iosapic_alloc_rte (void)
524 struct iosapic_rte_info *rte;
525 int preallocated = 0;
527 if (!iosapic_kmalloc_ok && list_empty(&free_rte_list)) {
528 rte = alloc_bootmem(sizeof(struct iosapic_rte_info) * NR_PREALLOCATE_RTE_ENTRIES);
531 for (i = 0; i < NR_PREALLOCATE_RTE_ENTRIES; i++, rte++)
532 list_add(&rte->rte_list, &free_rte_list);
535 if (!list_empty(&free_rte_list)) {
536 rte = list_entry(free_rte_list.next, struct iosapic_rte_info, rte_list);
537 list_del(&rte->rte_list);
540 rte = kmalloc(sizeof(struct iosapic_rte_info), GFP_ATOMIC);
545 memset(rte, 0, sizeof(struct iosapic_rte_info));
547 rte->flags |= RTE_PREALLOCATED;
552 static void iosapic_free_rte (struct iosapic_rte_info *rte)
554 if (rte->flags & RTE_PREALLOCATED)
555 list_add_tail(&rte->rte_list, &free_rte_list);
560 static inline int vector_is_shared (int vector)
562 return (iosapic_intr_info[vector].count > 1);
566 register_intr (unsigned int gsi, int vector, unsigned char delivery,
567 unsigned long polarity, unsigned long trigger)
570 struct hw_interrupt_type *irq_type;
573 unsigned long gsi_base;
574 void __iomem *iosapic_address;
575 struct iosapic_rte_info *rte;
577 index = find_iosapic(gsi);
579 printk(KERN_WARNING "%s: No IOSAPIC for GSI %u\n", __FUNCTION__, gsi);
583 iosapic_address = iosapic_lists[index].addr;
584 gsi_base = iosapic_lists[index].gsi_base;
586 rte = gsi_vector_to_rte(gsi, vector);
588 rte = iosapic_alloc_rte();
590 printk(KERN_WARNING "%s: cannot allocate memory\n", __FUNCTION__);
594 rte_index = gsi - gsi_base;
595 rte->rte_index = rte_index;
596 rte->addr = iosapic_address;
597 rte->gsi_base = gsi_base;
599 list_add_tail(&rte->rte_list, &iosapic_intr_info[vector].rtes);
600 iosapic_intr_info[vector].count++;
602 else if (vector_is_shared(vector)) {
603 struct iosapic_intr_info *info = &iosapic_intr_info[vector];
604 if (info->trigger != trigger || info->polarity != polarity) {
605 printk (KERN_WARNING "%s: cannot override the interrupt\n", __FUNCTION__);
610 iosapic_intr_info[vector].polarity = polarity;
611 iosapic_intr_info[vector].dmode = delivery;
612 iosapic_intr_info[vector].trigger = trigger;
614 if (trigger == IOSAPIC_EDGE)
615 irq_type = &irq_type_iosapic_edge;
617 irq_type = &irq_type_iosapic_level;
619 idesc = irq_descp(vector);
620 if (idesc->handler != irq_type) {
621 if (idesc->handler != &no_irq_type)
622 printk(KERN_WARNING "%s: changing vector %d from %s to %s\n",
623 __FUNCTION__, vector, idesc->handler->typename, irq_type->typename);
624 idesc->handler = irq_type;
629 get_target_cpu (unsigned int gsi, int vector)
635 * In case of vector shared by multiple RTEs, all RTEs that
636 * share the vector need to use the same destination CPU.
638 if (!list_empty(&iosapic_intr_info[vector].rtes))
639 return iosapic_intr_info[vector].dest;
642 * If the platform supports redirection via XTP, let it
643 * distribute interrupts.
645 if (smp_int_redirect & SMP_IRQ_REDIRECTION)
646 return cpu_physical_id(smp_processor_id());
649 * Some interrupts (ACPI SCI, for instance) are registered
650 * before the BSP is marked as online.
652 if (!cpu_online(smp_processor_id()))
653 return cpu_physical_id(smp_processor_id());
657 int num_cpus, cpu_index, iosapic_index, numa_cpu, i = 0;
660 iosapic_index = find_iosapic(gsi);
661 if (iosapic_index < 0 ||
662 iosapic_lists[iosapic_index].node == MAX_NUMNODES)
663 goto skip_numa_setup;
665 cpu_mask = node_to_cpumask(iosapic_lists[iosapic_index].node);
667 for_each_cpu_mask(numa_cpu, cpu_mask) {
668 if (!cpu_online(numa_cpu))
669 cpu_clear(numa_cpu, cpu_mask);
672 num_cpus = cpus_weight(cpu_mask);
675 goto skip_numa_setup;
677 /* Use vector assigment to distribute across cpus in node */
678 cpu_index = vector % num_cpus;
680 for (numa_cpu = first_cpu(cpu_mask) ; i < cpu_index ; i++)
681 numa_cpu = next_cpu(numa_cpu, cpu_mask);
683 if (numa_cpu != NR_CPUS)
684 return cpu_physical_id(numa_cpu);
689 * Otherwise, round-robin interrupt vectors across all the
690 * processors. (It'd be nice if we could be smarter in the
694 if (++cpu >= NR_CPUS)
696 } while (!cpu_online(cpu));
698 return cpu_physical_id(cpu);
700 return cpu_physical_id(smp_processor_id());
705 * ACPI can describe IOSAPIC interrupts via static tables and namespace
706 * methods. This provides an interface to register those interrupts and
707 * program the IOSAPIC RTE.
710 iosapic_register_intr (unsigned int gsi,
711 unsigned long polarity, unsigned long trigger)
713 int vector, mask = 1;
716 struct iosapic_rte_info *rte;
720 * If this GSI has already been registered (i.e., it's a
721 * shared interrupt, or we lost a race to register it),
722 * don't touch the RTE.
724 spin_lock_irqsave(&iosapic_lock, flags);
726 vector = gsi_to_vector(gsi);
728 rte = gsi_vector_to_rte(gsi, vector);
730 spin_unlock_irqrestore(&iosapic_lock, flags);
734 spin_unlock_irqrestore(&iosapic_lock, flags);
736 /* If vector is running out, we try to find a sharable vector */
737 vector = assign_irq_vector_nopanic(AUTO_ASSIGN);
739 vector = iosapic_find_sharable_vector(trigger, polarity);
741 spin_lock_irqsave(&irq_descp(vector)->lock, flags);
742 spin_lock(&iosapic_lock);
744 if (gsi_to_vector(gsi) > 0) {
745 if (list_empty(&iosapic_intr_info[vector].rtes))
746 free_irq_vector(vector);
747 spin_unlock(&iosapic_lock);
748 spin_unlock_irqrestore(&irq_descp(vector)->lock, flags);
752 dest = get_target_cpu(gsi, vector);
753 register_intr(gsi, vector, IOSAPIC_LOWEST_PRIORITY,
757 * If the vector is shared and already unmasked for
758 * other interrupt sources, don't mask it.
760 low32 = iosapic_intr_info[vector].low32;
761 if (vector_is_shared(vector) && !(low32 & IOSAPIC_MASK))
763 set_rte(gsi, vector, dest, mask);
765 spin_unlock(&iosapic_lock);
766 spin_unlock_irqrestore(&irq_descp(vector)->lock, flags);
768 printk(KERN_INFO "GSI %u (%s, %s) -> CPU %d (0x%04x) vector %d\n",
769 gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
770 (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
771 cpu_logical_id(dest), dest, vector);
776 #ifdef CONFIG_ACPI_DEALLOCATE_IRQ
778 iosapic_unregister_intr (unsigned int gsi)
784 unsigned long trigger, polarity;
786 struct iosapic_rte_info *rte;
789 * If the irq associated with the gsi is not found,
790 * iosapic_unregister_intr() is unbalanced. We need to check
791 * this again after getting locks.
793 irq = gsi_to_irq(gsi);
795 printk(KERN_ERR "iosapic_unregister_intr(%u) unbalanced\n", gsi);
799 vector = irq_to_vector(irq);
801 idesc = irq_descp(irq);
802 spin_lock_irqsave(&idesc->lock, flags);
803 spin_lock(&iosapic_lock);
805 if ((rte = gsi_vector_to_rte(gsi, vector)) == NULL) {
806 printk(KERN_ERR "iosapic_unregister_intr(%u) unbalanced\n", gsi);
811 if (--rte->refcnt > 0)
814 /* Mask the interrupt */
815 low32 = iosapic_intr_info[vector].low32 | IOSAPIC_MASK;
816 iosapic_write(rte->addr, IOSAPIC_RTE_LOW(rte->rte_index), low32);
818 /* Remove the rte entry from the list */
819 list_del(&rte->rte_list);
820 iosapic_intr_info[vector].count--;
821 iosapic_free_rte(rte);
823 trigger = iosapic_intr_info[vector].trigger;
824 polarity = iosapic_intr_info[vector].polarity;
825 dest = iosapic_intr_info[vector].dest;
826 printk(KERN_INFO "GSI %u (%s, %s) -> CPU %d (0x%04x) vector %d unregistered\n",
827 gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
828 (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
829 cpu_logical_id(dest), dest, vector);
831 if (list_empty(&iosapic_intr_info[vector].rtes)) {
833 BUG_ON(iosapic_intr_info[vector].count);
835 /* Clear the interrupt controller descriptor */
836 idesc->handler = &no_irq_type;
838 /* Clear the interrupt information */
839 memset(&iosapic_intr_info[vector], 0, sizeof(struct iosapic_intr_info));
840 iosapic_intr_info[vector].low32 |= IOSAPIC_MASK;
841 INIT_LIST_HEAD(&iosapic_intr_info[vector].rtes);
844 printk(KERN_ERR "interrupt handlers still exist on IRQ %u\n", irq);
848 /* Free the interrupt vector */
849 free_irq_vector(vector);
853 spin_unlock(&iosapic_lock);
854 spin_unlock_irqrestore(&idesc->lock, flags);
856 #endif /* CONFIG_ACPI_DEALLOCATE_IRQ */
859 * ACPI calls this when it finds an entry for a platform interrupt.
860 * Note that the irq_base and IOSAPIC address must be set in iosapic_init().
863 iosapic_register_platform_intr (u32 int_type, unsigned int gsi,
864 int iosapic_vector, u16 eid, u16 id,
865 unsigned long polarity, unsigned long trigger)
867 static const char * const name[] = {"unknown", "PMI", "INIT", "CPEI"};
868 unsigned char delivery;
869 int vector, mask = 0;
870 unsigned int dest = ((id << 8) | eid) & 0xffff;
873 case ACPI_INTERRUPT_PMI:
874 vector = iosapic_vector;
876 * since PMI vector is alloc'd by FW(ACPI) not by kernel,
877 * we need to make sure the vector is available
879 iosapic_reassign_vector(vector);
880 delivery = IOSAPIC_PMI;
882 case ACPI_INTERRUPT_INIT:
883 vector = assign_irq_vector(AUTO_ASSIGN);
884 delivery = IOSAPIC_INIT;
886 case ACPI_INTERRUPT_CPEI:
887 vector = IA64_CPE_VECTOR;
888 delivery = IOSAPIC_LOWEST_PRIORITY;
892 printk(KERN_ERR "iosapic_register_platform_irq(): invalid int type 0x%x\n", int_type);
896 register_intr(gsi, vector, delivery, polarity, trigger);
898 printk(KERN_INFO "PLATFORM int %s (0x%x): GSI %u (%s, %s) -> CPU %d (0x%04x) vector %d\n",
899 int_type < ARRAY_SIZE(name) ? name[int_type] : "unknown",
900 int_type, gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
901 (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
902 cpu_logical_id(dest), dest, vector);
904 set_rte(gsi, vector, dest, mask);
910 * ACPI calls this when it finds an entry for a legacy ISA IRQ override.
911 * Note that the gsi_base and IOSAPIC address must be set in iosapic_init().
914 iosapic_override_isa_irq (unsigned int isa_irq, unsigned int gsi,
915 unsigned long polarity,
916 unsigned long trigger)
919 unsigned int dest = cpu_physical_id(smp_processor_id());
921 vector = isa_irq_to_vector(isa_irq);
923 register_intr(gsi, vector, IOSAPIC_LOWEST_PRIORITY, polarity, trigger);
925 DBG("ISA: IRQ %u -> GSI %u (%s,%s) -> CPU %d (0x%04x) vector %d\n",
926 isa_irq, gsi, trigger == IOSAPIC_EDGE ? "edge" : "level",
927 polarity == IOSAPIC_POL_HIGH ? "high" : "low",
928 cpu_logical_id(dest), dest, vector);
930 set_rte(gsi, vector, dest, 1);
934 iosapic_system_init (int system_pcat_compat)
938 for (vector = 0; vector < IA64_NUM_VECTORS; ++vector) {
939 iosapic_intr_info[vector].low32 = IOSAPIC_MASK;
940 INIT_LIST_HEAD(&iosapic_intr_info[vector].rtes); /* mark as unused */
943 pcat_compat = system_pcat_compat;
946 * Disable the compatibility mode interrupts (8259 style), needs IN/OUT support
949 printk(KERN_INFO "%s: Disabling PC-AT compatible 8259 interrupts\n", __FUNCTION__);
956 iosapic_init (unsigned long phys_addr, unsigned int gsi_base)
959 unsigned int isa_irq, ver;
962 addr = ioremap(phys_addr, 0);
963 ver = iosapic_version(addr);
966 * The MAX_REDIR register holds the highest input pin
967 * number (starting from 0).
968 * We add 1 so that we can use it for number of pins (= RTEs)
970 num_rte = ((ver >> 16) & 0xff) + 1;
972 iosapic_lists[num_iosapic].addr = addr;
973 iosapic_lists[num_iosapic].gsi_base = gsi_base;
974 iosapic_lists[num_iosapic].num_rte = num_rte;
976 iosapic_lists[num_iosapic].node = MAX_NUMNODES;
980 if ((gsi_base == 0) && pcat_compat) {
982 * Map the legacy ISA devices into the IOSAPIC data. Some of these may
983 * get reprogrammed later on with data from the ACPI Interrupt Source
986 for (isa_irq = 0; isa_irq < 16; ++isa_irq)
987 iosapic_override_isa_irq(isa_irq, isa_irq, IOSAPIC_POL_HIGH, IOSAPIC_EDGE);
993 map_iosapic_to_node(unsigned int gsi_base, int node)
997 index = find_iosapic(gsi_base);
999 printk(KERN_WARNING "%s: No IOSAPIC for GSI %u\n",
1000 __FUNCTION__, gsi_base);
1003 iosapic_lists[index].node = node;
1008 static int __init iosapic_enable_kmalloc (void)
1010 iosapic_kmalloc_ok = 1;
1013 core_initcall (iosapic_enable_kmalloc);