2 * linux/arch/arm/mm/tlb-v6.S
4 * Copyright (C) 1997-2002 Russell King
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
10 * ARM architecture version 6 TLB handling functions.
11 * These assume a split I/D TLB.
13 #include <linux/linkage.h>
14 #include <asm/asm-offsets.h>
16 #include <asm/tlbflush.h>
17 #include "proc-macros.S"
22 * v6wbi_flush_user_tlb_range(start, end, vma)
24 * Invalidate a range of TLB entries in the specified address space.
26 * - start - start address (may not be aligned)
27 * - end - end address (exclusive, may not be aligned)
28 * - vma - vma_struct describing address range
31 * - the "Invalidate single entry" instruction will invalidate
32 * both the I and the D TLBs on Harvard-style TLBs
34 ENTRY(v6wbi_flush_user_tlb_range)
35 vma_vm_mm r3, r2 @ get vma->vm_mm
37 mmid r3, r3 @ get vm_mm->context.id
38 mcr p15, 0, ip, c7, c10, 4 @ drain write buffer
39 mov r0, r0, lsr #PAGE_SHIFT @ align address
40 mov r1, r1, lsr #PAGE_SHIFT
41 asid r3, r3 @ mask ASID
42 orr r0, r3, r0, lsl #PAGE_SHIFT @ Create initial MVA
43 mov r1, r1, lsl #PAGE_SHIFT
44 vma_vm_flags r2, r2 @ get vma->vm_flags
47 mcr p15, 0, r0, c8, c6, 1 @ TLB invalidate D MVA (was 1)
48 tst r2, #VM_EXEC @ Executable area ?
49 mcrne p15, 0, r0, c8, c5, 1 @ TLB invalidate I MVA (was 1)
51 mcr p15, 0, r0, c8, c7, 1 @ TLB invalidate MVA (was 1)
56 mcr p15, 0, ip, c7, c5, 6 @ flush BTAC/BTB
57 mcr p15, 0, ip, c7, c10, 4 @ data synchronization barrier
61 * v6wbi_flush_kern_tlb_range(start,end)
63 * Invalidate a range of kernel TLB entries
65 * - start - start address (may not be aligned)
66 * - end - end address (exclusive, may not be aligned)
68 ENTRY(v6wbi_flush_kern_tlb_range)
70 mcr p15, 0, r2, c7, c10, 4 @ drain write buffer
71 mov r0, r0, lsr #PAGE_SHIFT @ align address
72 mov r1, r1, lsr #PAGE_SHIFT
73 mov r0, r0, lsl #PAGE_SHIFT
74 mov r1, r1, lsl #PAGE_SHIFT
77 mcr p15, 0, r0, c8, c6, 1 @ TLB invalidate D MVA
78 mcr p15, 0, r0, c8, c5, 1 @ TLB invalidate I MVA
80 mcr p15, 0, r0, c8, c7, 1 @ TLB invalidate MVA
85 mcr p15, 0, r2, c7, c5, 6 @ flush BTAC/BTB
86 mcr p15, 0, r2, c7, c10, 4 @ data synchronization barrier
87 mcr p15, 0, r2, c7, c5, 4 @ prefetch flush
90 .section ".text.init", #alloc, #execinstr
92 .type v6wbi_tlb_fns, #object
94 .long v6wbi_flush_user_tlb_range
95 .long v6wbi_flush_kern_tlb_range
97 .size v6wbi_tlb_fns, . - v6wbi_tlb_fns