2 * External interrupt handling for AT32AP CPUs
4 * Copyright (C) 2006 Atmel Corporation
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
11 #include <linux/errno.h>
12 #include <linux/init.h>
13 #include <linux/interrupt.h>
14 #include <linux/irq.h>
15 #include <linux/platform_device.h>
16 #include <linux/random.h>
20 /* EIC register offsets */
21 #define EIC_IER 0x0000
22 #define EIC_IDR 0x0004
23 #define EIC_IMR 0x0008
24 #define EIC_ISR 0x000c
25 #define EIC_ICR 0x0010
26 #define EIC_MODE 0x0014
27 #define EIC_EDGE 0x0018
28 #define EIC_LEVEL 0x001c
29 #define EIC_NMIC 0x0024
31 /* Bitfields in NMIC */
32 #define EIC_NMIC_ENABLE (1 << 0)
34 /* Bit manipulation macros */
35 #define EIC_BIT(name) \
36 (1 << EIC_##name##_OFFSET)
37 #define EIC_BF(name,value) \
38 (((value) & ((1 << EIC_##name##_SIZE) - 1)) \
39 << EIC_##name##_OFFSET)
40 #define EIC_BFEXT(name,value) \
41 (((value) >> EIC_##name##_OFFSET) \
42 & ((1 << EIC_##name##_SIZE) - 1))
43 #define EIC_BFINS(name,value,old) \
44 (((old) & ~(((1 << EIC_##name##_SIZE) - 1) \
45 << EIC_##name##_OFFSET)) \
48 /* Register access macros */
49 #define eic_readl(port,reg) \
50 __raw_readl((port)->regs + EIC_##reg)
51 #define eic_writel(port,reg,value) \
52 __raw_writel((value), (port)->regs + EIC_##reg)
56 struct irq_chip *chip;
57 unsigned int first_irq;
60 static struct eic *nmi_eic;
61 static bool nmi_enabled;
63 static void eic_ack_irq(unsigned int irq)
65 struct eic *eic = get_irq_chip_data(irq);
66 eic_writel(eic, ICR, 1 << (irq - eic->first_irq));
69 static void eic_mask_irq(unsigned int irq)
71 struct eic *eic = get_irq_chip_data(irq);
72 eic_writel(eic, IDR, 1 << (irq - eic->first_irq));
75 static void eic_mask_ack_irq(unsigned int irq)
77 struct eic *eic = get_irq_chip_data(irq);
78 eic_writel(eic, ICR, 1 << (irq - eic->first_irq));
79 eic_writel(eic, IDR, 1 << (irq - eic->first_irq));
82 static void eic_unmask_irq(unsigned int irq)
84 struct eic *eic = get_irq_chip_data(irq);
85 eic_writel(eic, IER, 1 << (irq - eic->first_irq));
88 static int eic_set_irq_type(unsigned int irq, unsigned int flow_type)
90 struct eic *eic = get_irq_chip_data(irq);
91 struct irq_desc *desc;
92 unsigned int i = irq - eic->first_irq;
93 u32 mode, edge, level;
96 flow_type &= IRQ_TYPE_SENSE_MASK;
97 if (flow_type == IRQ_TYPE_NONE)
98 flow_type = IRQ_TYPE_LEVEL_LOW;
100 desc = &irq_desc[irq];
102 mode = eic_readl(eic, MODE);
103 edge = eic_readl(eic, EDGE);
104 level = eic_readl(eic, LEVEL);
107 case IRQ_TYPE_LEVEL_LOW:
111 case IRQ_TYPE_LEVEL_HIGH:
115 case IRQ_TYPE_EDGE_RISING:
119 case IRQ_TYPE_EDGE_FALLING:
129 eic_writel(eic, MODE, mode);
130 eic_writel(eic, EDGE, edge);
131 eic_writel(eic, LEVEL, level);
133 if (flow_type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH)) {
134 flow_type |= IRQ_LEVEL;
135 __set_irq_handler_unlocked(irq, handle_level_irq);
137 __set_irq_handler_unlocked(irq, handle_edge_irq);
138 desc->status &= ~(IRQ_TYPE_SENSE_MASK | IRQ_LEVEL);
139 desc->status |= flow_type;
145 static struct irq_chip eic_chip = {
148 .mask = eic_mask_irq,
149 .mask_ack = eic_mask_ack_irq,
150 .unmask = eic_unmask_irq,
151 .set_type = eic_set_irq_type,
154 static void demux_eic_irq(unsigned int irq, struct irq_desc *desc)
156 struct eic *eic = desc->handler_data;
157 unsigned long status, pending;
160 status = eic_readl(eic, ISR);
161 pending = status & eic_readl(eic, IMR);
164 i = fls(pending) - 1;
165 pending &= ~(1 << i);
167 generic_handle_irq(i + eic->first_irq);
176 eic_writel(nmi_eic, NMIC, EIC_NMIC_ENABLE);
181 void nmi_disable(void)
184 eic_writel(nmi_eic, NMIC, 0);
189 static int __init eic_probe(struct platform_device *pdev)
192 struct resource *regs;
194 unsigned int nr_of_irqs;
195 unsigned int int_irq;
199 regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
200 int_irq = platform_get_irq(pdev, 0);
201 if (!regs || !int_irq) {
202 dev_dbg(&pdev->dev, "missing regs and/or irq resource\n");
207 eic = kzalloc(sizeof(struct eic), GFP_KERNEL);
209 dev_dbg(&pdev->dev, "no memory for eic structure\n");
213 eic->first_irq = EIM_IRQ_BASE + 32 * pdev->id;
214 eic->regs = ioremap(regs->start, regs->end - regs->start + 1);
216 dev_dbg(&pdev->dev, "failed to map regs\n");
221 * Find out how many interrupt lines that are actually
222 * implemented in hardware.
224 eic_writel(eic, IDR, ~0UL);
225 eic_writel(eic, MODE, ~0UL);
226 pattern = eic_readl(eic, MODE);
227 nr_of_irqs = fls(pattern);
229 /* Trigger on low level unless overridden by driver */
230 eic_writel(eic, EDGE, 0UL);
231 eic_writel(eic, LEVEL, 0UL);
233 eic->chip = &eic_chip;
235 for (i = 0; i < nr_of_irqs; i++) {
236 set_irq_chip_and_handler(eic->first_irq + i, &eic_chip,
238 set_irq_chip_data(eic->first_irq + i, eic);
241 set_irq_chained_handler(int_irq, demux_eic_irq);
242 set_irq_data(int_irq, eic);
248 * Someone tried to enable NMI before we were
255 "External Interrupt Controller at 0x%p, IRQ %u\n",
258 "Handling %u external IRQs, starting with IRQ %u\n",
259 nr_of_irqs, eic->first_irq);
269 static struct platform_driver eic_driver = {
275 static int __init eic_init(void)
277 return platform_driver_probe(&eic_driver, eic_probe);
279 arch_initcall(eic_init);