3 * Broadcom B43legacy wireless driver
5 * Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
6 * Copyright (c) 2005-2008 Stefano Brivio <stefano.brivio@polimi.it>
7 * Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
8 * Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
9 * Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
10 * Copyright (c) 2007 Larry Finger <Larry.Finger@lwfinger.net>
12 * Some parts of the code in this file are derived from the ipw2200
13 * driver Copyright(c) 2003 - 2004 Intel Corporation.
15 * This program is free software; you can redistribute it and/or modify
16 * it under the terms of the GNU General Public License as published by
17 * the Free Software Foundation; either version 2 of the License, or
18 * (at your option) any later version.
20 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
22 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 * GNU General Public License for more details.
25 * You should have received a copy of the GNU General Public License
26 * along with this program; see the file COPYING. If not, write to
27 * the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
28 * Boston, MA 02110-1301, USA.
32 #include <linux/delay.h>
33 #include <linux/init.h>
34 #include <linux/moduleparam.h>
35 #include <linux/if_arp.h>
36 #include <linux/etherdevice.h>
37 #include <linux/firmware.h>
38 #include <linux/wireless.h>
39 #include <linux/workqueue.h>
40 #include <linux/skbuff.h>
41 #include <linux/dma-mapping.h>
43 #include <asm/unaligned.h>
45 #include "b43legacy.h"
56 MODULE_DESCRIPTION("Broadcom B43legacy wireless driver");
57 MODULE_AUTHOR("Martin Langer");
58 MODULE_AUTHOR("Stefano Brivio");
59 MODULE_AUTHOR("Michael Buesch");
60 MODULE_LICENSE("GPL");
62 MODULE_FIRMWARE(B43legacy_SUPPORTED_FIRMWARE_ID);
64 #if defined(CONFIG_B43LEGACY_DMA) && defined(CONFIG_B43LEGACY_PIO)
65 static int modparam_pio;
66 module_param_named(pio, modparam_pio, int, 0444);
67 MODULE_PARM_DESC(pio, "enable(1) / disable(0) PIO mode");
68 #elif defined(CONFIG_B43LEGACY_DMA)
69 # define modparam_pio 0
70 #elif defined(CONFIG_B43LEGACY_PIO)
71 # define modparam_pio 1
74 static int modparam_bad_frames_preempt;
75 module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
76 MODULE_PARM_DESC(bad_frames_preempt, "enable(1) / disable(0) Bad Frames"
79 static char modparam_fwpostfix[16];
80 module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
81 MODULE_PARM_DESC(fwpostfix, "Postfix for the firmware files to load.");
83 /* The following table supports BCM4301, BCM4303 and BCM4306/2 devices. */
84 static const struct ssb_device_id b43legacy_ssb_tbl[] = {
85 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 2),
86 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 4),
89 MODULE_DEVICE_TABLE(ssb, b43legacy_ssb_tbl);
92 /* Channel and ratetables are shared for all devices.
93 * They can't be const, because ieee80211 puts some precalculated
94 * data in there. This data is the same for all devices, so we don't
95 * get concurrency issues */
96 #define RATETAB_ENT(_rateid, _flags) \
98 .bitrate = B43legacy_RATE_TO_100KBPS(_rateid), \
99 .hw_value = (_rateid), \
103 * NOTE: When changing this, sync with xmit.c's
104 * b43legacy_plcp_get_bitrate_idx_* functions!
106 static struct ieee80211_rate __b43legacy_ratetable[] = {
107 RATETAB_ENT(B43legacy_CCK_RATE_1MB, 0),
108 RATETAB_ENT(B43legacy_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
109 RATETAB_ENT(B43legacy_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
110 RATETAB_ENT(B43legacy_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
111 RATETAB_ENT(B43legacy_OFDM_RATE_6MB, 0),
112 RATETAB_ENT(B43legacy_OFDM_RATE_9MB, 0),
113 RATETAB_ENT(B43legacy_OFDM_RATE_12MB, 0),
114 RATETAB_ENT(B43legacy_OFDM_RATE_18MB, 0),
115 RATETAB_ENT(B43legacy_OFDM_RATE_24MB, 0),
116 RATETAB_ENT(B43legacy_OFDM_RATE_36MB, 0),
117 RATETAB_ENT(B43legacy_OFDM_RATE_48MB, 0),
118 RATETAB_ENT(B43legacy_OFDM_RATE_54MB, 0),
120 #define b43legacy_b_ratetable (__b43legacy_ratetable + 0)
121 #define b43legacy_b_ratetable_size 4
122 #define b43legacy_g_ratetable (__b43legacy_ratetable + 0)
123 #define b43legacy_g_ratetable_size 12
125 #define CHANTAB_ENT(_chanid, _freq) \
127 .center_freq = (_freq), \
128 .hw_value = (_chanid), \
130 static struct ieee80211_channel b43legacy_bg_chantable[] = {
131 CHANTAB_ENT(1, 2412),
132 CHANTAB_ENT(2, 2417),
133 CHANTAB_ENT(3, 2422),
134 CHANTAB_ENT(4, 2427),
135 CHANTAB_ENT(5, 2432),
136 CHANTAB_ENT(6, 2437),
137 CHANTAB_ENT(7, 2442),
138 CHANTAB_ENT(8, 2447),
139 CHANTAB_ENT(9, 2452),
140 CHANTAB_ENT(10, 2457),
141 CHANTAB_ENT(11, 2462),
142 CHANTAB_ENT(12, 2467),
143 CHANTAB_ENT(13, 2472),
144 CHANTAB_ENT(14, 2484),
147 static struct ieee80211_supported_band b43legacy_band_2GHz_BPHY = {
148 .channels = b43legacy_bg_chantable,
149 .n_channels = ARRAY_SIZE(b43legacy_bg_chantable),
150 .bitrates = b43legacy_b_ratetable,
151 .n_bitrates = b43legacy_b_ratetable_size,
154 static struct ieee80211_supported_band b43legacy_band_2GHz_GPHY = {
155 .channels = b43legacy_bg_chantable,
156 .n_channels = ARRAY_SIZE(b43legacy_bg_chantable),
157 .bitrates = b43legacy_g_ratetable,
158 .n_bitrates = b43legacy_g_ratetable_size,
161 static void b43legacy_wireless_core_exit(struct b43legacy_wldev *dev);
162 static int b43legacy_wireless_core_init(struct b43legacy_wldev *dev);
163 static void b43legacy_wireless_core_stop(struct b43legacy_wldev *dev);
164 static int b43legacy_wireless_core_start(struct b43legacy_wldev *dev);
167 static int b43legacy_ratelimit(struct b43legacy_wl *wl)
169 if (!wl || !wl->current_dev)
171 if (b43legacy_status(wl->current_dev) < B43legacy_STAT_STARTED)
173 /* We are up and running.
174 * Ratelimit the messages to avoid DoS over the net. */
175 return net_ratelimit();
178 void b43legacyinfo(struct b43legacy_wl *wl, const char *fmt, ...)
182 if (!b43legacy_ratelimit(wl))
185 printk(KERN_INFO "b43legacy-%s: ",
186 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
191 void b43legacyerr(struct b43legacy_wl *wl, const char *fmt, ...)
195 if (!b43legacy_ratelimit(wl))
198 printk(KERN_ERR "b43legacy-%s ERROR: ",
199 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
204 void b43legacywarn(struct b43legacy_wl *wl, const char *fmt, ...)
208 if (!b43legacy_ratelimit(wl))
211 printk(KERN_WARNING "b43legacy-%s warning: ",
212 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
218 void b43legacydbg(struct b43legacy_wl *wl, const char *fmt, ...)
223 printk(KERN_DEBUG "b43legacy-%s debug: ",
224 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
230 static void b43legacy_ram_write(struct b43legacy_wldev *dev, u16 offset,
235 B43legacy_WARN_ON(offset % 4 != 0);
237 status = b43legacy_read32(dev, B43legacy_MMIO_MACCTL);
238 if (status & B43legacy_MACCTL_BE)
241 b43legacy_write32(dev, B43legacy_MMIO_RAM_CONTROL, offset);
243 b43legacy_write32(dev, B43legacy_MMIO_RAM_DATA, val);
247 void b43legacy_shm_control_word(struct b43legacy_wldev *dev,
248 u16 routing, u16 offset)
252 /* "offset" is the WORD offset. */
257 b43legacy_write32(dev, B43legacy_MMIO_SHM_CONTROL, control);
260 u32 b43legacy_shm_read32(struct b43legacy_wldev *dev,
261 u16 routing, u16 offset)
265 if (routing == B43legacy_SHM_SHARED) {
266 B43legacy_WARN_ON((offset & 0x0001) != 0);
267 if (offset & 0x0003) {
268 /* Unaligned access */
269 b43legacy_shm_control_word(dev, routing, offset >> 2);
270 ret = b43legacy_read16(dev,
271 B43legacy_MMIO_SHM_DATA_UNALIGNED);
273 b43legacy_shm_control_word(dev, routing,
275 ret |= b43legacy_read16(dev, B43legacy_MMIO_SHM_DATA);
281 b43legacy_shm_control_word(dev, routing, offset);
282 ret = b43legacy_read32(dev, B43legacy_MMIO_SHM_DATA);
287 u16 b43legacy_shm_read16(struct b43legacy_wldev *dev,
288 u16 routing, u16 offset)
292 if (routing == B43legacy_SHM_SHARED) {
293 B43legacy_WARN_ON((offset & 0x0001) != 0);
294 if (offset & 0x0003) {
295 /* Unaligned access */
296 b43legacy_shm_control_word(dev, routing, offset >> 2);
297 ret = b43legacy_read16(dev,
298 B43legacy_MMIO_SHM_DATA_UNALIGNED);
304 b43legacy_shm_control_word(dev, routing, offset);
305 ret = b43legacy_read16(dev, B43legacy_MMIO_SHM_DATA);
310 void b43legacy_shm_write32(struct b43legacy_wldev *dev,
311 u16 routing, u16 offset,
314 if (routing == B43legacy_SHM_SHARED) {
315 B43legacy_WARN_ON((offset & 0x0001) != 0);
316 if (offset & 0x0003) {
317 /* Unaligned access */
318 b43legacy_shm_control_word(dev, routing, offset >> 2);
320 b43legacy_write16(dev,
321 B43legacy_MMIO_SHM_DATA_UNALIGNED,
322 (value >> 16) & 0xffff);
324 b43legacy_shm_control_word(dev, routing,
327 b43legacy_write16(dev, B43legacy_MMIO_SHM_DATA,
333 b43legacy_shm_control_word(dev, routing, offset);
335 b43legacy_write32(dev, B43legacy_MMIO_SHM_DATA, value);
338 void b43legacy_shm_write16(struct b43legacy_wldev *dev, u16 routing, u16 offset,
341 if (routing == B43legacy_SHM_SHARED) {
342 B43legacy_WARN_ON((offset & 0x0001) != 0);
343 if (offset & 0x0003) {
344 /* Unaligned access */
345 b43legacy_shm_control_word(dev, routing, offset >> 2);
347 b43legacy_write16(dev,
348 B43legacy_MMIO_SHM_DATA_UNALIGNED,
354 b43legacy_shm_control_word(dev, routing, offset);
356 b43legacy_write16(dev, B43legacy_MMIO_SHM_DATA, value);
360 u32 b43legacy_hf_read(struct b43legacy_wldev *dev)
364 ret = b43legacy_shm_read16(dev, B43legacy_SHM_SHARED,
365 B43legacy_SHM_SH_HOSTFHI);
367 ret |= b43legacy_shm_read16(dev, B43legacy_SHM_SHARED,
368 B43legacy_SHM_SH_HOSTFLO);
373 /* Write HostFlags */
374 void b43legacy_hf_write(struct b43legacy_wldev *dev, u32 value)
376 b43legacy_shm_write16(dev, B43legacy_SHM_SHARED,
377 B43legacy_SHM_SH_HOSTFLO,
378 (value & 0x0000FFFF));
379 b43legacy_shm_write16(dev, B43legacy_SHM_SHARED,
380 B43legacy_SHM_SH_HOSTFHI,
381 ((value & 0xFFFF0000) >> 16));
384 void b43legacy_tsf_read(struct b43legacy_wldev *dev, u64 *tsf)
386 /* We need to be careful. As we read the TSF from multiple
387 * registers, we should take care of register overflows.
388 * In theory, the whole tsf read process should be atomic.
389 * We try to be atomic here, by restaring the read process,
390 * if any of the high registers changed (overflew).
392 if (dev->dev->id.revision >= 3) {
398 high = b43legacy_read32(dev,
399 B43legacy_MMIO_REV3PLUS_TSF_HIGH);
400 low = b43legacy_read32(dev,
401 B43legacy_MMIO_REV3PLUS_TSF_LOW);
402 high2 = b43legacy_read32(dev,
403 B43legacy_MMIO_REV3PLUS_TSF_HIGH);
404 } while (unlikely(high != high2));
420 v3 = b43legacy_read16(dev, B43legacy_MMIO_TSF_3);
421 v2 = b43legacy_read16(dev, B43legacy_MMIO_TSF_2);
422 v1 = b43legacy_read16(dev, B43legacy_MMIO_TSF_1);
423 v0 = b43legacy_read16(dev, B43legacy_MMIO_TSF_0);
425 test3 = b43legacy_read16(dev, B43legacy_MMIO_TSF_3);
426 test2 = b43legacy_read16(dev, B43legacy_MMIO_TSF_2);
427 test1 = b43legacy_read16(dev, B43legacy_MMIO_TSF_1);
428 } while (v3 != test3 || v2 != test2 || v1 != test1);
442 static void b43legacy_time_lock(struct b43legacy_wldev *dev)
446 status = b43legacy_read32(dev, B43legacy_MMIO_MACCTL);
447 status |= B43legacy_MACCTL_TBTTHOLD;
448 b43legacy_write32(dev, B43legacy_MMIO_MACCTL, status);
452 static void b43legacy_time_unlock(struct b43legacy_wldev *dev)
456 status = b43legacy_read32(dev, B43legacy_MMIO_MACCTL);
457 status &= ~B43legacy_MACCTL_TBTTHOLD;
458 b43legacy_write32(dev, B43legacy_MMIO_MACCTL, status);
461 static void b43legacy_tsf_write_locked(struct b43legacy_wldev *dev, u64 tsf)
463 /* Be careful with the in-progress timer.
464 * First zero out the low register, so we have a full
465 * register-overflow duration to complete the operation.
467 if (dev->dev->id.revision >= 3) {
468 u32 lo = (tsf & 0x00000000FFFFFFFFULL);
469 u32 hi = (tsf & 0xFFFFFFFF00000000ULL) >> 32;
471 b43legacy_write32(dev, B43legacy_MMIO_REV3PLUS_TSF_LOW, 0);
473 b43legacy_write32(dev, B43legacy_MMIO_REV3PLUS_TSF_HIGH,
476 b43legacy_write32(dev, B43legacy_MMIO_REV3PLUS_TSF_LOW,
479 u16 v0 = (tsf & 0x000000000000FFFFULL);
480 u16 v1 = (tsf & 0x00000000FFFF0000ULL) >> 16;
481 u16 v2 = (tsf & 0x0000FFFF00000000ULL) >> 32;
482 u16 v3 = (tsf & 0xFFFF000000000000ULL) >> 48;
484 b43legacy_write16(dev, B43legacy_MMIO_TSF_0, 0);
486 b43legacy_write16(dev, B43legacy_MMIO_TSF_3, v3);
488 b43legacy_write16(dev, B43legacy_MMIO_TSF_2, v2);
490 b43legacy_write16(dev, B43legacy_MMIO_TSF_1, v1);
492 b43legacy_write16(dev, B43legacy_MMIO_TSF_0, v0);
496 void b43legacy_tsf_write(struct b43legacy_wldev *dev, u64 tsf)
498 b43legacy_time_lock(dev);
499 b43legacy_tsf_write_locked(dev, tsf);
500 b43legacy_time_unlock(dev);
504 void b43legacy_macfilter_set(struct b43legacy_wldev *dev,
505 u16 offset, const u8 *mac)
507 static const u8 zero_addr[ETH_ALEN] = { 0 };
514 b43legacy_write16(dev, B43legacy_MMIO_MACFILTER_CONTROL, offset);
518 b43legacy_write16(dev, B43legacy_MMIO_MACFILTER_DATA, data);
521 b43legacy_write16(dev, B43legacy_MMIO_MACFILTER_DATA, data);
524 b43legacy_write16(dev, B43legacy_MMIO_MACFILTER_DATA, data);
527 static void b43legacy_write_mac_bssid_templates(struct b43legacy_wldev *dev)
529 static const u8 zero_addr[ETH_ALEN] = { 0 };
530 const u8 *mac = dev->wl->mac_addr;
531 const u8 *bssid = dev->wl->bssid;
532 u8 mac_bssid[ETH_ALEN * 2];
541 b43legacy_macfilter_set(dev, B43legacy_MACFILTER_BSSID, bssid);
543 memcpy(mac_bssid, mac, ETH_ALEN);
544 memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
546 /* Write our MAC address and BSSID to template ram */
547 for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
548 tmp = (u32)(mac_bssid[i + 0]);
549 tmp |= (u32)(mac_bssid[i + 1]) << 8;
550 tmp |= (u32)(mac_bssid[i + 2]) << 16;
551 tmp |= (u32)(mac_bssid[i + 3]) << 24;
552 b43legacy_ram_write(dev, 0x20 + i, tmp);
553 b43legacy_ram_write(dev, 0x78 + i, tmp);
554 b43legacy_ram_write(dev, 0x478 + i, tmp);
558 static void b43legacy_upload_card_macaddress(struct b43legacy_wldev *dev)
560 b43legacy_write_mac_bssid_templates(dev);
561 b43legacy_macfilter_set(dev, B43legacy_MACFILTER_SELF,
565 static void b43legacy_set_slot_time(struct b43legacy_wldev *dev,
568 /* slot_time is in usec. */
569 if (dev->phy.type != B43legacy_PHYTYPE_G)
571 b43legacy_write16(dev, 0x684, 510 + slot_time);
572 b43legacy_shm_write16(dev, B43legacy_SHM_SHARED, 0x0010,
576 static void b43legacy_short_slot_timing_enable(struct b43legacy_wldev *dev)
578 b43legacy_set_slot_time(dev, 9);
581 static void b43legacy_short_slot_timing_disable(struct b43legacy_wldev *dev)
583 b43legacy_set_slot_time(dev, 20);
586 /* Enable a Generic IRQ. "mask" is the mask of which IRQs to enable.
587 * Returns the _previously_ enabled IRQ mask.
589 static inline u32 b43legacy_interrupt_enable(struct b43legacy_wldev *dev,
594 old_mask = b43legacy_read32(dev, B43legacy_MMIO_GEN_IRQ_MASK);
595 b43legacy_write32(dev, B43legacy_MMIO_GEN_IRQ_MASK, old_mask |
601 /* Disable a Generic IRQ. "mask" is the mask of which IRQs to disable.
602 * Returns the _previously_ enabled IRQ mask.
604 static inline u32 b43legacy_interrupt_disable(struct b43legacy_wldev *dev,
609 old_mask = b43legacy_read32(dev, B43legacy_MMIO_GEN_IRQ_MASK);
610 b43legacy_write32(dev, B43legacy_MMIO_GEN_IRQ_MASK, old_mask & ~mask);
615 /* Synchronize IRQ top- and bottom-half.
616 * IRQs must be masked before calling this.
617 * This must not be called with the irq_lock held.
619 static void b43legacy_synchronize_irq(struct b43legacy_wldev *dev)
621 synchronize_irq(dev->dev->irq);
622 tasklet_kill(&dev->isr_tasklet);
625 /* DummyTransmission function, as documented on
626 * http://bcm-specs.sipsolutions.net/DummyTransmission
628 void b43legacy_dummy_transmission(struct b43legacy_wldev *dev)
630 struct b43legacy_phy *phy = &dev->phy;
632 unsigned int max_loop;
643 case B43legacy_PHYTYPE_B:
644 case B43legacy_PHYTYPE_G:
646 buffer[0] = 0x000B846E;
653 for (i = 0; i < 5; i++)
654 b43legacy_ram_write(dev, i * 4, buffer[i]);
656 /* dummy read follows */
657 b43legacy_read32(dev, B43legacy_MMIO_MACCTL);
659 b43legacy_write16(dev, 0x0568, 0x0000);
660 b43legacy_write16(dev, 0x07C0, 0x0000);
661 b43legacy_write16(dev, 0x050C, 0x0000);
662 b43legacy_write16(dev, 0x0508, 0x0000);
663 b43legacy_write16(dev, 0x050A, 0x0000);
664 b43legacy_write16(dev, 0x054C, 0x0000);
665 b43legacy_write16(dev, 0x056A, 0x0014);
666 b43legacy_write16(dev, 0x0568, 0x0826);
667 b43legacy_write16(dev, 0x0500, 0x0000);
668 b43legacy_write16(dev, 0x0502, 0x0030);
670 if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
671 b43legacy_radio_write16(dev, 0x0051, 0x0017);
672 for (i = 0x00; i < max_loop; i++) {
673 value = b43legacy_read16(dev, 0x050E);
678 for (i = 0x00; i < 0x0A; i++) {
679 value = b43legacy_read16(dev, 0x050E);
684 for (i = 0x00; i < 0x0A; i++) {
685 value = b43legacy_read16(dev, 0x0690);
686 if (!(value & 0x0100))
690 if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
691 b43legacy_radio_write16(dev, 0x0051, 0x0037);
694 /* Turn the Analog ON/OFF */
695 static void b43legacy_switch_analog(struct b43legacy_wldev *dev, int on)
697 b43legacy_write16(dev, B43legacy_MMIO_PHY0, on ? 0 : 0xF4);
700 void b43legacy_wireless_core_reset(struct b43legacy_wldev *dev, u32 flags)
705 flags |= B43legacy_TMSLOW_PHYCLKEN;
706 flags |= B43legacy_TMSLOW_PHYRESET;
707 ssb_device_enable(dev->dev, flags);
708 msleep(2); /* Wait for the PLL to turn on. */
710 /* Now take the PHY out of Reset again */
711 tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
712 tmslow |= SSB_TMSLOW_FGC;
713 tmslow &= ~B43legacy_TMSLOW_PHYRESET;
714 ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
715 ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
717 tmslow &= ~SSB_TMSLOW_FGC;
718 ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
719 ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
723 b43legacy_switch_analog(dev, 1);
725 macctl = b43legacy_read32(dev, B43legacy_MMIO_MACCTL);
726 macctl &= ~B43legacy_MACCTL_GMODE;
727 if (flags & B43legacy_TMSLOW_GMODE) {
728 macctl |= B43legacy_MACCTL_GMODE;
732 macctl |= B43legacy_MACCTL_IHR_ENABLED;
733 b43legacy_write32(dev, B43legacy_MMIO_MACCTL, macctl);
736 static void handle_irq_transmit_status(struct b43legacy_wldev *dev)
741 struct b43legacy_txstatus stat;
744 v0 = b43legacy_read32(dev, B43legacy_MMIO_XMITSTAT_0);
745 if (!(v0 & 0x00000001))
747 v1 = b43legacy_read32(dev, B43legacy_MMIO_XMITSTAT_1);
749 stat.cookie = (v0 >> 16);
750 stat.seq = (v1 & 0x0000FFFF);
751 stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
752 tmp = (v0 & 0x0000FFFF);
753 stat.frame_count = ((tmp & 0xF000) >> 12);
754 stat.rts_count = ((tmp & 0x0F00) >> 8);
755 stat.supp_reason = ((tmp & 0x001C) >> 2);
756 stat.pm_indicated = !!(tmp & 0x0080);
757 stat.intermediate = !!(tmp & 0x0040);
758 stat.for_ampdu = !!(tmp & 0x0020);
759 stat.acked = !!(tmp & 0x0002);
761 b43legacy_handle_txstatus(dev, &stat);
765 static void drain_txstatus_queue(struct b43legacy_wldev *dev)
769 if (dev->dev->id.revision < 5)
771 /* Read all entries from the microcode TXstatus FIFO
772 * and throw them away.
775 dummy = b43legacy_read32(dev, B43legacy_MMIO_XMITSTAT_0);
776 if (!(dummy & 0x00000001))
778 dummy = b43legacy_read32(dev, B43legacy_MMIO_XMITSTAT_1);
782 static u32 b43legacy_jssi_read(struct b43legacy_wldev *dev)
786 val = b43legacy_shm_read16(dev, B43legacy_SHM_SHARED, 0x40A);
788 val |= b43legacy_shm_read16(dev, B43legacy_SHM_SHARED, 0x408);
793 static void b43legacy_jssi_write(struct b43legacy_wldev *dev, u32 jssi)
795 b43legacy_shm_write16(dev, B43legacy_SHM_SHARED, 0x408,
796 (jssi & 0x0000FFFF));
797 b43legacy_shm_write16(dev, B43legacy_SHM_SHARED, 0x40A,
798 (jssi & 0xFFFF0000) >> 16);
801 static void b43legacy_generate_noise_sample(struct b43legacy_wldev *dev)
803 b43legacy_jssi_write(dev, 0x7F7F7F7F);
804 b43legacy_write32(dev, B43legacy_MMIO_MACCMD,
805 b43legacy_read32(dev, B43legacy_MMIO_MACCMD)
806 | B43legacy_MACCMD_BGNOISE);
807 B43legacy_WARN_ON(dev->noisecalc.channel_at_start !=
811 static void b43legacy_calculate_link_quality(struct b43legacy_wldev *dev)
813 /* Top half of Link Quality calculation. */
815 if (dev->noisecalc.calculation_running)
817 dev->noisecalc.channel_at_start = dev->phy.channel;
818 dev->noisecalc.calculation_running = 1;
819 dev->noisecalc.nr_samples = 0;
821 b43legacy_generate_noise_sample(dev);
824 static void handle_irq_noise(struct b43legacy_wldev *dev)
826 struct b43legacy_phy *phy = &dev->phy;
833 /* Bottom half of Link Quality calculation. */
835 B43legacy_WARN_ON(!dev->noisecalc.calculation_running);
836 if (dev->noisecalc.channel_at_start != phy->channel)
837 goto drop_calculation;
838 *((__le32 *)noise) = cpu_to_le32(b43legacy_jssi_read(dev));
839 if (noise[0] == 0x7F || noise[1] == 0x7F ||
840 noise[2] == 0x7F || noise[3] == 0x7F)
843 /* Get the noise samples. */
844 B43legacy_WARN_ON(dev->noisecalc.nr_samples >= 8);
845 i = dev->noisecalc.nr_samples;
846 noise[0] = clamp_val(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
847 noise[1] = clamp_val(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
848 noise[2] = clamp_val(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
849 noise[3] = clamp_val(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
850 dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
851 dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
852 dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
853 dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
854 dev->noisecalc.nr_samples++;
855 if (dev->noisecalc.nr_samples == 8) {
856 /* Calculate the Link Quality by the noise samples. */
858 for (i = 0; i < 8; i++) {
859 for (j = 0; j < 4; j++)
860 average += dev->noisecalc.samples[i][j];
866 tmp = b43legacy_shm_read16(dev, B43legacy_SHM_SHARED,
868 tmp = (tmp / 128) & 0x1F;
878 dev->stats.link_noise = average;
880 dev->noisecalc.calculation_running = 0;
884 b43legacy_generate_noise_sample(dev);
887 static void handle_irq_tbtt_indication(struct b43legacy_wldev *dev)
889 if (b43legacy_is_mode(dev->wl, NL80211_IFTYPE_AP)) {
892 if (1/*FIXME: the last PSpoll frame was sent successfully */)
893 b43legacy_power_saving_ctl_bits(dev, -1, -1);
895 if (b43legacy_is_mode(dev->wl, NL80211_IFTYPE_ADHOC))
899 static void handle_irq_atim_end(struct b43legacy_wldev *dev)
901 if (dev->dfq_valid) {
902 b43legacy_write32(dev, B43legacy_MMIO_MACCMD,
903 b43legacy_read32(dev, B43legacy_MMIO_MACCMD)
904 | B43legacy_MACCMD_DFQ_VALID);
909 static void handle_irq_pmq(struct b43legacy_wldev *dev)
916 tmp = b43legacy_read32(dev, B43legacy_MMIO_PS_STATUS);
917 if (!(tmp & 0x00000008))
920 /* 16bit write is odd, but correct. */
921 b43legacy_write16(dev, B43legacy_MMIO_PS_STATUS, 0x0002);
924 static void b43legacy_write_template_common(struct b43legacy_wldev *dev,
925 const u8 *data, u16 size,
927 u16 shm_size_offset, u8 rate)
931 struct b43legacy_plcp_hdr4 plcp;
934 b43legacy_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
935 b43legacy_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
936 ram_offset += sizeof(u32);
937 /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
938 * So leave the first two bytes of the next write blank.
940 tmp = (u32)(data[0]) << 16;
941 tmp |= (u32)(data[1]) << 24;
942 b43legacy_ram_write(dev, ram_offset, tmp);
943 ram_offset += sizeof(u32);
944 for (i = 2; i < size; i += sizeof(u32)) {
945 tmp = (u32)(data[i + 0]);
947 tmp |= (u32)(data[i + 1]) << 8;
949 tmp |= (u32)(data[i + 2]) << 16;
951 tmp |= (u32)(data[i + 3]) << 24;
952 b43legacy_ram_write(dev, ram_offset + i - 2, tmp);
954 b43legacy_shm_write16(dev, B43legacy_SHM_SHARED, shm_size_offset,
955 size + sizeof(struct b43legacy_plcp_hdr6));
958 /* Convert a b43legacy antenna number value to the PHY TX control value. */
959 static u16 b43legacy_antenna_to_phyctl(int antenna)
962 case B43legacy_ANTENNA0:
963 return B43legacy_TX4_PHY_ANT0;
964 case B43legacy_ANTENNA1:
965 return B43legacy_TX4_PHY_ANT1;
967 return B43legacy_TX4_PHY_ANTLAST;
970 static void b43legacy_write_beacon_template(struct b43legacy_wldev *dev,
975 unsigned int i, len, variable_len;
976 const struct ieee80211_mgmt *bcn;
982 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(dev->wl->current_beacon);
984 bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
985 len = min((size_t)dev->wl->current_beacon->len,
986 0x200 - sizeof(struct b43legacy_plcp_hdr6));
987 rate = ieee80211_get_tx_rate(dev->wl->hw, info)->hw_value;
989 b43legacy_write_template_common(dev, (const u8 *)bcn, len, ram_offset,
990 shm_size_offset, rate);
992 /* Write the PHY TX control parameters. */
993 antenna = B43legacy_ANTENNA_DEFAULT;
994 antenna = b43legacy_antenna_to_phyctl(antenna);
995 ctl = b43legacy_shm_read16(dev, B43legacy_SHM_SHARED,
996 B43legacy_SHM_SH_BEACPHYCTL);
997 /* We can't send beacons with short preamble. Would get PHY errors. */
998 ctl &= ~B43legacy_TX4_PHY_SHORTPRMBL;
999 ctl &= ~B43legacy_TX4_PHY_ANT;
1000 ctl &= ~B43legacy_TX4_PHY_ENC;
1002 ctl |= B43legacy_TX4_PHY_ENC_CCK;
1003 b43legacy_shm_write16(dev, B43legacy_SHM_SHARED,
1004 B43legacy_SHM_SH_BEACPHYCTL, ctl);
1006 /* Find the position of the TIM and the DTIM_period value
1007 * and write them to SHM. */
1008 ie = bcn->u.beacon.variable;
1009 variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
1010 for (i = 0; i < variable_len - 2; ) {
1011 uint8_t ie_id, ie_len;
1018 /* This is the TIM Information Element */
1020 /* Check whether the ie_len is in the beacon data range. */
1021 if (variable_len < ie_len + 2 + i)
1023 /* A valid TIM is at least 4 bytes long. */
1028 tim_position = sizeof(struct b43legacy_plcp_hdr6);
1029 tim_position += offsetof(struct ieee80211_mgmt,
1033 dtim_period = ie[i + 3];
1035 b43legacy_shm_write16(dev, B43legacy_SHM_SHARED,
1036 B43legacy_SHM_SH_TIMPOS, tim_position);
1037 b43legacy_shm_write16(dev, B43legacy_SHM_SHARED,
1038 B43legacy_SHM_SH_DTIMP, dtim_period);
1044 b43legacywarn(dev->wl, "Did not find a valid TIM IE in the "
1045 "beacon template packet. AP or IBSS operation "
1046 "may be broken.\n");
1048 b43legacydbg(dev->wl, "Updated beacon template\n");
1051 static void b43legacy_write_probe_resp_plcp(struct b43legacy_wldev *dev,
1052 u16 shm_offset, u16 size,
1053 struct ieee80211_rate *rate)
1055 struct b43legacy_plcp_hdr4 plcp;
1060 b43legacy_generate_plcp_hdr(&plcp, size + FCS_LEN, rate->hw_value);
1061 dur = ieee80211_generic_frame_duration(dev->wl->hw,
1065 /* Write PLCP in two parts and timing for packet transfer */
1066 tmp = le32_to_cpu(plcp.data);
1067 b43legacy_shm_write16(dev, B43legacy_SHM_SHARED, shm_offset,
1069 b43legacy_shm_write16(dev, B43legacy_SHM_SHARED, shm_offset + 2,
1071 b43legacy_shm_write16(dev, B43legacy_SHM_SHARED, shm_offset + 6,
1075 /* Instead of using custom probe response template, this function
1076 * just patches custom beacon template by:
1077 * 1) Changing packet type
1078 * 2) Patching duration field
1081 static const u8 *b43legacy_generate_probe_resp(struct b43legacy_wldev *dev,
1083 struct ieee80211_rate *rate)
1087 u16 src_size, elem_size, src_pos, dest_pos;
1089 struct ieee80211_hdr *hdr;
1092 src_size = dev->wl->current_beacon->len;
1093 src_data = (const u8 *)dev->wl->current_beacon->data;
1095 /* Get the start offset of the variable IEs in the packet. */
1096 ie_start = offsetof(struct ieee80211_mgmt, u.probe_resp.variable);
1097 B43legacy_WARN_ON(ie_start != offsetof(struct ieee80211_mgmt,
1098 u.beacon.variable));
1100 if (B43legacy_WARN_ON(src_size < ie_start))
1103 dest_data = kmalloc(src_size, GFP_ATOMIC);
1104 if (unlikely(!dest_data))
1107 /* Copy the static data and all Information Elements, except the TIM. */
1108 memcpy(dest_data, src_data, ie_start);
1110 dest_pos = ie_start;
1111 for ( ; src_pos < src_size - 2; src_pos += elem_size) {
1112 elem_size = src_data[src_pos + 1] + 2;
1113 if (src_data[src_pos] == 5) {
1114 /* This is the TIM. */
1117 memcpy(dest_data + dest_pos, src_data + src_pos, elem_size);
1118 dest_pos += elem_size;
1120 *dest_size = dest_pos;
1121 hdr = (struct ieee80211_hdr *)dest_data;
1123 /* Set the frame control. */
1124 hdr->frame_control = cpu_to_le16(IEEE80211_FTYPE_MGMT |
1125 IEEE80211_STYPE_PROBE_RESP);
1126 dur = ieee80211_generic_frame_duration(dev->wl->hw,
1130 hdr->duration_id = dur;
1135 static void b43legacy_write_probe_resp_template(struct b43legacy_wldev *dev,
1137 u16 shm_size_offset,
1138 struct ieee80211_rate *rate)
1140 const u8 *probe_resp_data;
1143 size = dev->wl->current_beacon->len;
1144 probe_resp_data = b43legacy_generate_probe_resp(dev, &size, rate);
1145 if (unlikely(!probe_resp_data))
1148 /* Looks like PLCP headers plus packet timings are stored for
1149 * all possible basic rates
1151 b43legacy_write_probe_resp_plcp(dev, 0x31A, size,
1152 &b43legacy_b_ratetable[0]);
1153 b43legacy_write_probe_resp_plcp(dev, 0x32C, size,
1154 &b43legacy_b_ratetable[1]);
1155 b43legacy_write_probe_resp_plcp(dev, 0x33E, size,
1156 &b43legacy_b_ratetable[2]);
1157 b43legacy_write_probe_resp_plcp(dev, 0x350, size,
1158 &b43legacy_b_ratetable[3]);
1160 size = min((size_t)size,
1161 0x200 - sizeof(struct b43legacy_plcp_hdr6));
1162 b43legacy_write_template_common(dev, probe_resp_data,
1164 shm_size_offset, rate->hw_value);
1165 kfree(probe_resp_data);
1168 static void b43legacy_upload_beacon0(struct b43legacy_wldev *dev)
1170 struct b43legacy_wl *wl = dev->wl;
1172 if (wl->beacon0_uploaded)
1174 b43legacy_write_beacon_template(dev, 0x68, 0x18);
1175 /* FIXME: Probe resp upload doesn't really belong here,
1176 * but we don't use that feature anyway. */
1177 b43legacy_write_probe_resp_template(dev, 0x268, 0x4A,
1178 &__b43legacy_ratetable[3]);
1179 wl->beacon0_uploaded = 1;
1182 static void b43legacy_upload_beacon1(struct b43legacy_wldev *dev)
1184 struct b43legacy_wl *wl = dev->wl;
1186 if (wl->beacon1_uploaded)
1188 b43legacy_write_beacon_template(dev, 0x468, 0x1A);
1189 wl->beacon1_uploaded = 1;
1192 static void handle_irq_beacon(struct b43legacy_wldev *dev)
1194 struct b43legacy_wl *wl = dev->wl;
1195 u32 cmd, beacon0_valid, beacon1_valid;
1197 if (!b43legacy_is_mode(wl, NL80211_IFTYPE_AP))
1200 /* This is the bottom half of the asynchronous beacon update. */
1202 /* Ignore interrupt in the future. */
1203 dev->irq_savedstate &= ~B43legacy_IRQ_BEACON;
1205 cmd = b43legacy_read32(dev, B43legacy_MMIO_MACCMD);
1206 beacon0_valid = (cmd & B43legacy_MACCMD_BEACON0_VALID);
1207 beacon1_valid = (cmd & B43legacy_MACCMD_BEACON1_VALID);
1209 /* Schedule interrupt manually, if busy. */
1210 if (beacon0_valid && beacon1_valid) {
1211 b43legacy_write32(dev, B43legacy_MMIO_GEN_IRQ_REASON, B43legacy_IRQ_BEACON);
1212 dev->irq_savedstate |= B43legacy_IRQ_BEACON;
1216 if (unlikely(wl->beacon_templates_virgin)) {
1217 /* We never uploaded a beacon before.
1218 * Upload both templates now, but only mark one valid. */
1219 wl->beacon_templates_virgin = 0;
1220 b43legacy_upload_beacon0(dev);
1221 b43legacy_upload_beacon1(dev);
1222 cmd = b43legacy_read32(dev, B43legacy_MMIO_MACCMD);
1223 cmd |= B43legacy_MACCMD_BEACON0_VALID;
1224 b43legacy_write32(dev, B43legacy_MMIO_MACCMD, cmd);
1226 if (!beacon0_valid) {
1227 b43legacy_upload_beacon0(dev);
1228 cmd = b43legacy_read32(dev, B43legacy_MMIO_MACCMD);
1229 cmd |= B43legacy_MACCMD_BEACON0_VALID;
1230 b43legacy_write32(dev, B43legacy_MMIO_MACCMD, cmd);
1231 } else if (!beacon1_valid) {
1232 b43legacy_upload_beacon1(dev);
1233 cmd = b43legacy_read32(dev, B43legacy_MMIO_MACCMD);
1234 cmd |= B43legacy_MACCMD_BEACON1_VALID;
1235 b43legacy_write32(dev, B43legacy_MMIO_MACCMD, cmd);
1240 static void b43legacy_beacon_update_trigger_work(struct work_struct *work)
1242 struct b43legacy_wl *wl = container_of(work, struct b43legacy_wl,
1243 beacon_update_trigger);
1244 struct b43legacy_wldev *dev;
1246 mutex_lock(&wl->mutex);
1247 dev = wl->current_dev;
1248 if (likely(dev && (b43legacy_status(dev) >= B43legacy_STAT_INITIALIZED))) {
1249 spin_lock_irq(&wl->irq_lock);
1250 /* update beacon right away or defer to irq */
1251 dev->irq_savedstate = b43legacy_read32(dev, B43legacy_MMIO_GEN_IRQ_MASK);
1252 handle_irq_beacon(dev);
1253 /* The handler might have updated the IRQ mask. */
1254 b43legacy_write32(dev, B43legacy_MMIO_GEN_IRQ_MASK,
1255 dev->irq_savedstate);
1257 spin_unlock_irq(&wl->irq_lock);
1259 mutex_unlock(&wl->mutex);
1262 /* Asynchronously update the packet templates in template RAM.
1263 * Locking: Requires wl->irq_lock to be locked. */
1264 static void b43legacy_update_templates(struct b43legacy_wl *wl)
1266 struct sk_buff *beacon;
1267 /* This is the top half of the ansynchronous beacon update. The bottom
1268 * half is the beacon IRQ. Beacon update must be asynchronous to avoid
1269 * sending an invalid beacon. This can happen for example, if the
1270 * firmware transmits a beacon while we are updating it. */
1272 /* We could modify the existing beacon and set the aid bit in the TIM
1273 * field, but that would probably require resizing and moving of data
1274 * within the beacon template. Simply request a new beacon and let
1275 * mac80211 do the hard work. */
1276 beacon = ieee80211_beacon_get(wl->hw, wl->vif);
1277 if (unlikely(!beacon))
1280 if (wl->current_beacon)
1281 dev_kfree_skb_any(wl->current_beacon);
1282 wl->current_beacon = beacon;
1283 wl->beacon0_uploaded = 0;
1284 wl->beacon1_uploaded = 0;
1285 queue_work(wl->hw->workqueue, &wl->beacon_update_trigger);
1288 static void b43legacy_set_beacon_int(struct b43legacy_wldev *dev,
1291 b43legacy_time_lock(dev);
1292 if (dev->dev->id.revision >= 3) {
1293 b43legacy_write32(dev, B43legacy_MMIO_TSF_CFP_REP,
1294 (beacon_int << 16));
1295 b43legacy_write32(dev, B43legacy_MMIO_TSF_CFP_START,
1296 (beacon_int << 10));
1298 b43legacy_write16(dev, 0x606, (beacon_int >> 6));
1299 b43legacy_write16(dev, 0x610, beacon_int);
1301 b43legacy_time_unlock(dev);
1302 b43legacydbg(dev->wl, "Set beacon interval to %u\n", beacon_int);
1305 static void handle_irq_ucode_debug(struct b43legacy_wldev *dev)
1309 /* Interrupt handler bottom-half */
1310 static void b43legacy_interrupt_tasklet(struct b43legacy_wldev *dev)
1313 u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
1314 u32 merged_dma_reason = 0;
1316 unsigned long flags;
1318 spin_lock_irqsave(&dev->wl->irq_lock, flags);
1320 B43legacy_WARN_ON(b43legacy_status(dev) <
1321 B43legacy_STAT_INITIALIZED);
1323 reason = dev->irq_reason;
1324 for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
1325 dma_reason[i] = dev->dma_reason[i];
1326 merged_dma_reason |= dma_reason[i];
1329 if (unlikely(reason & B43legacy_IRQ_MAC_TXERR))
1330 b43legacyerr(dev->wl, "MAC transmission error\n");
1332 if (unlikely(reason & B43legacy_IRQ_PHY_TXERR)) {
1333 b43legacyerr(dev->wl, "PHY transmission error\n");
1335 if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
1336 b43legacyerr(dev->wl, "Too many PHY TX errors, "
1337 "restarting the controller\n");
1338 b43legacy_controller_restart(dev, "PHY TX errors");
1342 if (unlikely(merged_dma_reason & (B43legacy_DMAIRQ_FATALMASK |
1343 B43legacy_DMAIRQ_NONFATALMASK))) {
1344 if (merged_dma_reason & B43legacy_DMAIRQ_FATALMASK) {
1345 b43legacyerr(dev->wl, "Fatal DMA error: "
1346 "0x%08X, 0x%08X, 0x%08X, "
1347 "0x%08X, 0x%08X, 0x%08X\n",
1348 dma_reason[0], dma_reason[1],
1349 dma_reason[2], dma_reason[3],
1350 dma_reason[4], dma_reason[5]);
1351 b43legacy_controller_restart(dev, "DMA error");
1353 spin_unlock_irqrestore(&dev->wl->irq_lock, flags);
1356 if (merged_dma_reason & B43legacy_DMAIRQ_NONFATALMASK)
1357 b43legacyerr(dev->wl, "DMA error: "
1358 "0x%08X, 0x%08X, 0x%08X, "
1359 "0x%08X, 0x%08X, 0x%08X\n",
1360 dma_reason[0], dma_reason[1],
1361 dma_reason[2], dma_reason[3],
1362 dma_reason[4], dma_reason[5]);
1365 if (unlikely(reason & B43legacy_IRQ_UCODE_DEBUG))
1366 handle_irq_ucode_debug(dev);
1367 if (reason & B43legacy_IRQ_TBTT_INDI)
1368 handle_irq_tbtt_indication(dev);
1369 if (reason & B43legacy_IRQ_ATIM_END)
1370 handle_irq_atim_end(dev);
1371 if (reason & B43legacy_IRQ_BEACON)
1372 handle_irq_beacon(dev);
1373 if (reason & B43legacy_IRQ_PMQ)
1374 handle_irq_pmq(dev);
1375 if (reason & B43legacy_IRQ_TXFIFO_FLUSH_OK)
1377 if (reason & B43legacy_IRQ_NOISESAMPLE_OK)
1378 handle_irq_noise(dev);
1380 /* Check the DMA reason registers for received data. */
1381 if (dma_reason[0] & B43legacy_DMAIRQ_RX_DONE) {
1382 if (b43legacy_using_pio(dev))
1383 b43legacy_pio_rx(dev->pio.queue0);
1385 b43legacy_dma_rx(dev->dma.rx_ring0);
1387 B43legacy_WARN_ON(dma_reason[1] & B43legacy_DMAIRQ_RX_DONE);
1388 B43legacy_WARN_ON(dma_reason[2] & B43legacy_DMAIRQ_RX_DONE);
1389 if (dma_reason[3] & B43legacy_DMAIRQ_RX_DONE) {
1390 if (b43legacy_using_pio(dev))
1391 b43legacy_pio_rx(dev->pio.queue3);
1393 b43legacy_dma_rx(dev->dma.rx_ring3);
1395 B43legacy_WARN_ON(dma_reason[4] & B43legacy_DMAIRQ_RX_DONE);
1396 B43legacy_WARN_ON(dma_reason[5] & B43legacy_DMAIRQ_RX_DONE);
1398 if (reason & B43legacy_IRQ_TX_OK)
1399 handle_irq_transmit_status(dev);
1401 b43legacy_interrupt_enable(dev, dev->irq_savedstate);
1403 spin_unlock_irqrestore(&dev->wl->irq_lock, flags);
1406 static void pio_irq_workaround(struct b43legacy_wldev *dev,
1407 u16 base, int queueidx)
1411 rxctl = b43legacy_read16(dev, base + B43legacy_PIO_RXCTL);
1412 if (rxctl & B43legacy_PIO_RXCTL_DATAAVAILABLE)
1413 dev->dma_reason[queueidx] |= B43legacy_DMAIRQ_RX_DONE;
1415 dev->dma_reason[queueidx] &= ~B43legacy_DMAIRQ_RX_DONE;
1418 static void b43legacy_interrupt_ack(struct b43legacy_wldev *dev, u32 reason)
1420 if (b43legacy_using_pio(dev) &&
1421 (dev->dev->id.revision < 3) &&
1422 (!(reason & B43legacy_IRQ_PIO_WORKAROUND))) {
1423 /* Apply a PIO specific workaround to the dma_reasons */
1424 pio_irq_workaround(dev, B43legacy_MMIO_PIO1_BASE, 0);
1425 pio_irq_workaround(dev, B43legacy_MMIO_PIO2_BASE, 1);
1426 pio_irq_workaround(dev, B43legacy_MMIO_PIO3_BASE, 2);
1427 pio_irq_workaround(dev, B43legacy_MMIO_PIO4_BASE, 3);
1430 b43legacy_write32(dev, B43legacy_MMIO_GEN_IRQ_REASON, reason);
1432 b43legacy_write32(dev, B43legacy_MMIO_DMA0_REASON,
1433 dev->dma_reason[0]);
1434 b43legacy_write32(dev, B43legacy_MMIO_DMA1_REASON,
1435 dev->dma_reason[1]);
1436 b43legacy_write32(dev, B43legacy_MMIO_DMA2_REASON,
1437 dev->dma_reason[2]);
1438 b43legacy_write32(dev, B43legacy_MMIO_DMA3_REASON,
1439 dev->dma_reason[3]);
1440 b43legacy_write32(dev, B43legacy_MMIO_DMA4_REASON,
1441 dev->dma_reason[4]);
1442 b43legacy_write32(dev, B43legacy_MMIO_DMA5_REASON,
1443 dev->dma_reason[5]);
1446 /* Interrupt handler top-half */
1447 static irqreturn_t b43legacy_interrupt_handler(int irq, void *dev_id)
1449 irqreturn_t ret = IRQ_NONE;
1450 struct b43legacy_wldev *dev = dev_id;
1456 spin_lock(&dev->wl->irq_lock);
1458 if (b43legacy_status(dev) < B43legacy_STAT_STARTED)
1460 reason = b43legacy_read32(dev, B43legacy_MMIO_GEN_IRQ_REASON);
1461 if (reason == 0xffffffff) /* shared IRQ */
1464 reason &= b43legacy_read32(dev, B43legacy_MMIO_GEN_IRQ_MASK);
1468 dev->dma_reason[0] = b43legacy_read32(dev,
1469 B43legacy_MMIO_DMA0_REASON)
1471 dev->dma_reason[1] = b43legacy_read32(dev,
1472 B43legacy_MMIO_DMA1_REASON)
1474 dev->dma_reason[2] = b43legacy_read32(dev,
1475 B43legacy_MMIO_DMA2_REASON)
1477 dev->dma_reason[3] = b43legacy_read32(dev,
1478 B43legacy_MMIO_DMA3_REASON)
1480 dev->dma_reason[4] = b43legacy_read32(dev,
1481 B43legacy_MMIO_DMA4_REASON)
1483 dev->dma_reason[5] = b43legacy_read32(dev,
1484 B43legacy_MMIO_DMA5_REASON)
1487 b43legacy_interrupt_ack(dev, reason);
1488 /* disable all IRQs. They are enabled again in the bottom half. */
1489 dev->irq_savedstate = b43legacy_interrupt_disable(dev,
1491 /* save the reason code and call our bottom half. */
1492 dev->irq_reason = reason;
1493 tasklet_schedule(&dev->isr_tasklet);
1496 spin_unlock(&dev->wl->irq_lock);
1501 static void b43legacy_release_firmware(struct b43legacy_wldev *dev)
1503 release_firmware(dev->fw.ucode);
1504 dev->fw.ucode = NULL;
1505 release_firmware(dev->fw.pcm);
1507 release_firmware(dev->fw.initvals);
1508 dev->fw.initvals = NULL;
1509 release_firmware(dev->fw.initvals_band);
1510 dev->fw.initvals_band = NULL;
1513 static void b43legacy_print_fw_helptext(struct b43legacy_wl *wl)
1515 b43legacyerr(wl, "You must go to http://linuxwireless.org/en/users/"
1516 "Drivers/b43#devicefirmware "
1517 "and download the correct firmware (version 3).\n");
1520 static int do_request_fw(struct b43legacy_wldev *dev,
1522 const struct firmware **fw)
1524 char path[sizeof(modparam_fwpostfix) + 32];
1525 struct b43legacy_fw_header *hdr;
1532 snprintf(path, ARRAY_SIZE(path),
1533 "b43legacy%s/%s.fw",
1534 modparam_fwpostfix, name);
1535 err = request_firmware(fw, path, dev->dev->dev);
1537 b43legacyerr(dev->wl, "Firmware file \"%s\" not found "
1538 "or load failed.\n", path);
1541 if ((*fw)->size < sizeof(struct b43legacy_fw_header))
1543 hdr = (struct b43legacy_fw_header *)((*fw)->data);
1544 switch (hdr->type) {
1545 case B43legacy_FW_TYPE_UCODE:
1546 case B43legacy_FW_TYPE_PCM:
1547 size = be32_to_cpu(hdr->size);
1548 if (size != (*fw)->size - sizeof(struct b43legacy_fw_header))
1551 case B43legacy_FW_TYPE_IV:
1562 b43legacyerr(dev->wl, "Firmware file \"%s\" format error.\n", path);
1566 static int b43legacy_request_firmware(struct b43legacy_wldev *dev)
1568 struct b43legacy_firmware *fw = &dev->fw;
1569 const u8 rev = dev->dev->id.revision;
1570 const char *filename;
1574 tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
1577 filename = "ucode2";
1579 filename = "ucode4";
1581 filename = "ucode5";
1582 err = do_request_fw(dev, filename, &fw->ucode);
1591 err = do_request_fw(dev, filename, &fw->pcm);
1595 if (!fw->initvals) {
1596 switch (dev->phy.type) {
1597 case B43legacy_PHYTYPE_B:
1598 case B43legacy_PHYTYPE_G:
1599 if ((rev >= 5) && (rev <= 10))
1600 filename = "b0g0initvals5";
1601 else if (rev == 2 || rev == 4)
1602 filename = "b0g0initvals2";
1604 goto err_no_initvals;
1607 goto err_no_initvals;
1609 err = do_request_fw(dev, filename, &fw->initvals);
1613 if (!fw->initvals_band) {
1614 switch (dev->phy.type) {
1615 case B43legacy_PHYTYPE_B:
1616 case B43legacy_PHYTYPE_G:
1617 if ((rev >= 5) && (rev <= 10))
1618 filename = "b0g0bsinitvals5";
1621 else if (rev == 2 || rev == 4)
1624 goto err_no_initvals;
1627 goto err_no_initvals;
1629 err = do_request_fw(dev, filename, &fw->initvals_band);
1637 b43legacy_print_fw_helptext(dev->wl);
1642 b43legacyerr(dev->wl, "No Initial Values firmware file for PHY %u, "
1643 "core rev %u\n", dev->phy.type, rev);
1647 b43legacy_release_firmware(dev);
1651 static int b43legacy_upload_microcode(struct b43legacy_wldev *dev)
1653 const size_t hdr_len = sizeof(struct b43legacy_fw_header);
1664 /* Jump the microcode PSM to offset 0 */
1665 macctl = b43legacy_read32(dev, B43legacy_MMIO_MACCTL);
1666 B43legacy_WARN_ON(macctl & B43legacy_MACCTL_PSM_RUN);
1667 macctl |= B43legacy_MACCTL_PSM_JMP0;
1668 b43legacy_write32(dev, B43legacy_MMIO_MACCTL, macctl);
1669 /* Zero out all microcode PSM registers and shared memory. */
1670 for (i = 0; i < 64; i++)
1671 b43legacy_shm_write16(dev, B43legacy_SHM_WIRELESS, i, 0);
1672 for (i = 0; i < 4096; i += 2)
1673 b43legacy_shm_write16(dev, B43legacy_SHM_SHARED, i, 0);
1675 /* Upload Microcode. */
1676 data = (__be32 *) (dev->fw.ucode->data + hdr_len);
1677 len = (dev->fw.ucode->size - hdr_len) / sizeof(__be32);
1678 b43legacy_shm_control_word(dev,
1679 B43legacy_SHM_UCODE |
1680 B43legacy_SHM_AUTOINC_W,
1682 for (i = 0; i < len; i++) {
1683 b43legacy_write32(dev, B43legacy_MMIO_SHM_DATA,
1684 be32_to_cpu(data[i]));
1689 /* Upload PCM data. */
1690 data = (__be32 *) (dev->fw.pcm->data + hdr_len);
1691 len = (dev->fw.pcm->size - hdr_len) / sizeof(__be32);
1692 b43legacy_shm_control_word(dev, B43legacy_SHM_HW, 0x01EA);
1693 b43legacy_write32(dev, B43legacy_MMIO_SHM_DATA, 0x00004000);
1694 /* No need for autoinc bit in SHM_HW */
1695 b43legacy_shm_control_word(dev, B43legacy_SHM_HW, 0x01EB);
1696 for (i = 0; i < len; i++) {
1697 b43legacy_write32(dev, B43legacy_MMIO_SHM_DATA,
1698 be32_to_cpu(data[i]));
1703 b43legacy_write32(dev, B43legacy_MMIO_GEN_IRQ_REASON,
1706 /* Start the microcode PSM */
1707 macctl = b43legacy_read32(dev, B43legacy_MMIO_MACCTL);
1708 macctl &= ~B43legacy_MACCTL_PSM_JMP0;
1709 macctl |= B43legacy_MACCTL_PSM_RUN;
1710 b43legacy_write32(dev, B43legacy_MMIO_MACCTL, macctl);
1712 /* Wait for the microcode to load and respond */
1715 tmp = b43legacy_read32(dev, B43legacy_MMIO_GEN_IRQ_REASON);
1716 if (tmp == B43legacy_IRQ_MAC_SUSPENDED)
1719 if (i >= B43legacy_IRQWAIT_MAX_RETRIES) {
1720 b43legacyerr(dev->wl, "Microcode not responding\n");
1721 b43legacy_print_fw_helptext(dev->wl);
1725 msleep_interruptible(50);
1726 if (signal_pending(current)) {
1731 /* dummy read follows */
1732 b43legacy_read32(dev, B43legacy_MMIO_GEN_IRQ_REASON);
1734 /* Get and check the revisions. */
1735 fwrev = b43legacy_shm_read16(dev, B43legacy_SHM_SHARED,
1736 B43legacy_SHM_SH_UCODEREV);
1737 fwpatch = b43legacy_shm_read16(dev, B43legacy_SHM_SHARED,
1738 B43legacy_SHM_SH_UCODEPATCH);
1739 fwdate = b43legacy_shm_read16(dev, B43legacy_SHM_SHARED,
1740 B43legacy_SHM_SH_UCODEDATE);
1741 fwtime = b43legacy_shm_read16(dev, B43legacy_SHM_SHARED,
1742 B43legacy_SHM_SH_UCODETIME);
1744 if (fwrev > 0x128) {
1745 b43legacyerr(dev->wl, "YOU ARE TRYING TO LOAD V4 FIRMWARE."
1746 " Only firmware from binary drivers version 3.x"
1747 " is supported. You must change your firmware"
1749 b43legacy_print_fw_helptext(dev->wl);
1753 b43legacyinfo(dev->wl, "Loading firmware version 0x%X, patch level %u "
1754 "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n", fwrev, fwpatch,
1755 (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
1756 (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F,
1759 dev->fw.rev = fwrev;
1760 dev->fw.patch = fwpatch;
1765 macctl = b43legacy_read32(dev, B43legacy_MMIO_MACCTL);
1766 macctl &= ~B43legacy_MACCTL_PSM_RUN;
1767 macctl |= B43legacy_MACCTL_PSM_JMP0;
1768 b43legacy_write32(dev, B43legacy_MMIO_MACCTL, macctl);
1773 static int b43legacy_write_initvals(struct b43legacy_wldev *dev,
1774 const struct b43legacy_iv *ivals,
1778 const struct b43legacy_iv *iv;
1783 BUILD_BUG_ON(sizeof(struct b43legacy_iv) != 6);
1785 for (i = 0; i < count; i++) {
1786 if (array_size < sizeof(iv->offset_size))
1788 array_size -= sizeof(iv->offset_size);
1789 offset = be16_to_cpu(iv->offset_size);
1790 bit32 = !!(offset & B43legacy_IV_32BIT);
1791 offset &= B43legacy_IV_OFFSET_MASK;
1792 if (offset >= 0x1000)
1797 if (array_size < sizeof(iv->data.d32))
1799 array_size -= sizeof(iv->data.d32);
1801 value = get_unaligned_be32(&iv->data.d32);
1802 b43legacy_write32(dev, offset, value);
1804 iv = (const struct b43legacy_iv *)((const uint8_t *)iv +
1810 if (array_size < sizeof(iv->data.d16))
1812 array_size -= sizeof(iv->data.d16);
1814 value = be16_to_cpu(iv->data.d16);
1815 b43legacy_write16(dev, offset, value);
1817 iv = (const struct b43legacy_iv *)((const uint8_t *)iv +
1828 b43legacyerr(dev->wl, "Initial Values Firmware file-format error.\n");
1829 b43legacy_print_fw_helptext(dev->wl);
1834 static int b43legacy_upload_initvals(struct b43legacy_wldev *dev)
1836 const size_t hdr_len = sizeof(struct b43legacy_fw_header);
1837 const struct b43legacy_fw_header *hdr;
1838 struct b43legacy_firmware *fw = &dev->fw;
1839 const struct b43legacy_iv *ivals;
1843 hdr = (const struct b43legacy_fw_header *)(fw->initvals->data);
1844 ivals = (const struct b43legacy_iv *)(fw->initvals->data + hdr_len);
1845 count = be32_to_cpu(hdr->size);
1846 err = b43legacy_write_initvals(dev, ivals, count,
1847 fw->initvals->size - hdr_len);
1850 if (fw->initvals_band) {
1851 hdr = (const struct b43legacy_fw_header *)
1852 (fw->initvals_band->data);
1853 ivals = (const struct b43legacy_iv *)(fw->initvals_band->data
1855 count = be32_to_cpu(hdr->size);
1856 err = b43legacy_write_initvals(dev, ivals, count,
1857 fw->initvals_band->size - hdr_len);
1866 /* Initialize the GPIOs
1867 * http://bcm-specs.sipsolutions.net/GPIO
1869 static int b43legacy_gpio_init(struct b43legacy_wldev *dev)
1871 struct ssb_bus *bus = dev->dev->bus;
1872 struct ssb_device *gpiodev, *pcidev = NULL;
1876 b43legacy_write32(dev, B43legacy_MMIO_MACCTL,
1877 b43legacy_read32(dev,
1878 B43legacy_MMIO_MACCTL)
1881 b43legacy_write16(dev, B43legacy_MMIO_GPIO_MASK,
1882 b43legacy_read16(dev,
1883 B43legacy_MMIO_GPIO_MASK)
1888 if (dev->dev->bus->chip_id == 0x4301) {
1892 if (dev->dev->bus->sprom.boardflags_lo & B43legacy_BFL_PACTRL) {
1893 b43legacy_write16(dev, B43legacy_MMIO_GPIO_MASK,
1894 b43legacy_read16(dev,
1895 B43legacy_MMIO_GPIO_MASK)
1900 if (dev->dev->id.revision >= 2)
1901 mask |= 0x0010; /* FIXME: This is redundant. */
1903 #ifdef CONFIG_SSB_DRIVER_PCICORE
1904 pcidev = bus->pcicore.dev;
1906 gpiodev = bus->chipco.dev ? : pcidev;
1909 ssb_write32(gpiodev, B43legacy_GPIO_CONTROL,
1910 (ssb_read32(gpiodev, B43legacy_GPIO_CONTROL)
1916 /* Turn off all GPIO stuff. Call this on module unload, for example. */
1917 static void b43legacy_gpio_cleanup(struct b43legacy_wldev *dev)
1919 struct ssb_bus *bus = dev->dev->bus;
1920 struct ssb_device *gpiodev, *pcidev = NULL;
1922 #ifdef CONFIG_SSB_DRIVER_PCICORE
1923 pcidev = bus->pcicore.dev;
1925 gpiodev = bus->chipco.dev ? : pcidev;
1928 ssb_write32(gpiodev, B43legacy_GPIO_CONTROL, 0);
1931 /* http://bcm-specs.sipsolutions.net/EnableMac */
1932 void b43legacy_mac_enable(struct b43legacy_wldev *dev)
1934 dev->mac_suspended--;
1935 B43legacy_WARN_ON(dev->mac_suspended < 0);
1936 B43legacy_WARN_ON(irqs_disabled());
1937 if (dev->mac_suspended == 0) {
1938 b43legacy_write32(dev, B43legacy_MMIO_MACCTL,
1939 b43legacy_read32(dev,
1940 B43legacy_MMIO_MACCTL)
1941 | B43legacy_MACCTL_ENABLED);
1942 b43legacy_write32(dev, B43legacy_MMIO_GEN_IRQ_REASON,
1943 B43legacy_IRQ_MAC_SUSPENDED);
1944 /* the next two are dummy reads */
1945 b43legacy_read32(dev, B43legacy_MMIO_MACCTL);
1946 b43legacy_read32(dev, B43legacy_MMIO_GEN_IRQ_REASON);
1947 b43legacy_power_saving_ctl_bits(dev, -1, -1);
1949 /* Re-enable IRQs. */
1950 spin_lock_irq(&dev->wl->irq_lock);
1951 b43legacy_interrupt_enable(dev, dev->irq_savedstate);
1952 spin_unlock_irq(&dev->wl->irq_lock);
1956 /* http://bcm-specs.sipsolutions.net/SuspendMAC */
1957 void b43legacy_mac_suspend(struct b43legacy_wldev *dev)
1963 B43legacy_WARN_ON(irqs_disabled());
1964 B43legacy_WARN_ON(dev->mac_suspended < 0);
1966 if (dev->mac_suspended == 0) {
1967 /* Mask IRQs before suspending MAC. Otherwise
1968 * the MAC stays busy and won't suspend. */
1969 spin_lock_irq(&dev->wl->irq_lock);
1970 tmp = b43legacy_interrupt_disable(dev, B43legacy_IRQ_ALL);
1971 spin_unlock_irq(&dev->wl->irq_lock);
1972 b43legacy_synchronize_irq(dev);
1973 dev->irq_savedstate = tmp;
1975 b43legacy_power_saving_ctl_bits(dev, -1, 1);
1976 b43legacy_write32(dev, B43legacy_MMIO_MACCTL,
1977 b43legacy_read32(dev,
1978 B43legacy_MMIO_MACCTL)
1979 & ~B43legacy_MACCTL_ENABLED);
1980 b43legacy_read32(dev, B43legacy_MMIO_GEN_IRQ_REASON);
1981 for (i = 40; i; i--) {
1982 tmp = b43legacy_read32(dev,
1983 B43legacy_MMIO_GEN_IRQ_REASON);
1984 if (tmp & B43legacy_IRQ_MAC_SUSPENDED)
1988 b43legacyerr(dev->wl, "MAC suspend failed\n");
1991 dev->mac_suspended++;
1994 static void b43legacy_adjust_opmode(struct b43legacy_wldev *dev)
1996 struct b43legacy_wl *wl = dev->wl;
2000 ctl = b43legacy_read32(dev, B43legacy_MMIO_MACCTL);
2001 /* Reset status to STA infrastructure mode. */
2002 ctl &= ~B43legacy_MACCTL_AP;
2003 ctl &= ~B43legacy_MACCTL_KEEP_CTL;
2004 ctl &= ~B43legacy_MACCTL_KEEP_BADPLCP;
2005 ctl &= ~B43legacy_MACCTL_KEEP_BAD;
2006 ctl &= ~B43legacy_MACCTL_PROMISC;
2007 ctl &= ~B43legacy_MACCTL_BEACPROMISC;
2008 ctl |= B43legacy_MACCTL_INFRA;
2010 if (b43legacy_is_mode(wl, NL80211_IFTYPE_AP))
2011 ctl |= B43legacy_MACCTL_AP;
2012 else if (b43legacy_is_mode(wl, NL80211_IFTYPE_ADHOC))
2013 ctl &= ~B43legacy_MACCTL_INFRA;
2015 if (wl->filter_flags & FIF_CONTROL)
2016 ctl |= B43legacy_MACCTL_KEEP_CTL;
2017 if (wl->filter_flags & FIF_FCSFAIL)
2018 ctl |= B43legacy_MACCTL_KEEP_BAD;
2019 if (wl->filter_flags & FIF_PLCPFAIL)
2020 ctl |= B43legacy_MACCTL_KEEP_BADPLCP;
2021 if (wl->filter_flags & FIF_PROMISC_IN_BSS)
2022 ctl |= B43legacy_MACCTL_PROMISC;
2023 if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
2024 ctl |= B43legacy_MACCTL_BEACPROMISC;
2026 /* Workaround: On old hardware the HW-MAC-address-filter
2027 * doesn't work properly, so always run promisc in filter
2028 * it in software. */
2029 if (dev->dev->id.revision <= 4)
2030 ctl |= B43legacy_MACCTL_PROMISC;
2032 b43legacy_write32(dev, B43legacy_MMIO_MACCTL, ctl);
2035 if ((ctl & B43legacy_MACCTL_INFRA) &&
2036 !(ctl & B43legacy_MACCTL_AP)) {
2037 if (dev->dev->bus->chip_id == 0x4306 &&
2038 dev->dev->bus->chip_rev == 3)
2043 b43legacy_write16(dev, 0x612, cfp_pretbtt);
2046 static void b43legacy_rate_memory_write(struct b43legacy_wldev *dev,
2054 offset += (b43legacy_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
2057 offset += (b43legacy_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
2059 b43legacy_shm_write16(dev, B43legacy_SHM_SHARED, offset + 0x20,
2060 b43legacy_shm_read16(dev,
2061 B43legacy_SHM_SHARED, offset));
2064 static void b43legacy_rate_memory_init(struct b43legacy_wldev *dev)
2066 switch (dev->phy.type) {
2067 case B43legacy_PHYTYPE_G:
2068 b43legacy_rate_memory_write(dev, B43legacy_OFDM_RATE_6MB, 1);
2069 b43legacy_rate_memory_write(dev, B43legacy_OFDM_RATE_12MB, 1);
2070 b43legacy_rate_memory_write(dev, B43legacy_OFDM_RATE_18MB, 1);
2071 b43legacy_rate_memory_write(dev, B43legacy_OFDM_RATE_24MB, 1);
2072 b43legacy_rate_memory_write(dev, B43legacy_OFDM_RATE_36MB, 1);
2073 b43legacy_rate_memory_write(dev, B43legacy_OFDM_RATE_48MB, 1);
2074 b43legacy_rate_memory_write(dev, B43legacy_OFDM_RATE_54MB, 1);
2076 case B43legacy_PHYTYPE_B:
2077 b43legacy_rate_memory_write(dev, B43legacy_CCK_RATE_1MB, 0);
2078 b43legacy_rate_memory_write(dev, B43legacy_CCK_RATE_2MB, 0);
2079 b43legacy_rate_memory_write(dev, B43legacy_CCK_RATE_5MB, 0);
2080 b43legacy_rate_memory_write(dev, B43legacy_CCK_RATE_11MB, 0);
2083 B43legacy_BUG_ON(1);
2087 /* Set the TX-Antenna for management frames sent by firmware. */
2088 static void b43legacy_mgmtframe_txantenna(struct b43legacy_wldev *dev,
2095 case B43legacy_ANTENNA0:
2096 ant |= B43legacy_TX4_PHY_ANT0;
2098 case B43legacy_ANTENNA1:
2099 ant |= B43legacy_TX4_PHY_ANT1;
2101 case B43legacy_ANTENNA_AUTO:
2102 ant |= B43legacy_TX4_PHY_ANTLAST;
2105 B43legacy_BUG_ON(1);
2108 /* FIXME We also need to set the other flags of the PHY control
2109 * field somewhere. */
2112 tmp = b43legacy_shm_read16(dev, B43legacy_SHM_SHARED,
2113 B43legacy_SHM_SH_BEACPHYCTL);
2114 tmp = (tmp & ~B43legacy_TX4_PHY_ANT) | ant;
2115 b43legacy_shm_write16(dev, B43legacy_SHM_SHARED,
2116 B43legacy_SHM_SH_BEACPHYCTL, tmp);
2118 tmp = b43legacy_shm_read16(dev, B43legacy_SHM_SHARED,
2119 B43legacy_SHM_SH_ACKCTSPHYCTL);
2120 tmp = (tmp & ~B43legacy_TX4_PHY_ANT) | ant;
2121 b43legacy_shm_write16(dev, B43legacy_SHM_SHARED,
2122 B43legacy_SHM_SH_ACKCTSPHYCTL, tmp);
2123 /* For Probe Resposes */
2124 tmp = b43legacy_shm_read16(dev, B43legacy_SHM_SHARED,
2125 B43legacy_SHM_SH_PRPHYCTL);
2126 tmp = (tmp & ~B43legacy_TX4_PHY_ANT) | ant;
2127 b43legacy_shm_write16(dev, B43legacy_SHM_SHARED,
2128 B43legacy_SHM_SH_PRPHYCTL, tmp);
2131 /* This is the opposite of b43legacy_chip_init() */
2132 static void b43legacy_chip_exit(struct b43legacy_wldev *dev)
2134 b43legacy_radio_turn_off(dev, 1);
2135 b43legacy_gpio_cleanup(dev);
2136 /* firmware is released later */
2139 /* Initialize the chip
2140 * http://bcm-specs.sipsolutions.net/ChipInit
2142 static int b43legacy_chip_init(struct b43legacy_wldev *dev)
2144 struct b43legacy_phy *phy = &dev->phy;
2147 u32 value32, macctl;
2150 /* Initialize the MAC control */
2151 macctl = B43legacy_MACCTL_IHR_ENABLED | B43legacy_MACCTL_SHM_ENABLED;
2153 macctl |= B43legacy_MACCTL_GMODE;
2154 macctl |= B43legacy_MACCTL_INFRA;
2155 b43legacy_write32(dev, B43legacy_MMIO_MACCTL, macctl);
2157 err = b43legacy_request_firmware(dev);
2160 err = b43legacy_upload_microcode(dev);
2162 goto out; /* firmware is released later */
2164 err = b43legacy_gpio_init(dev);
2166 goto out; /* firmware is released later */
2168 err = b43legacy_upload_initvals(dev);
2170 goto err_gpio_clean;
2171 b43legacy_radio_turn_on(dev);
2173 b43legacy_write16(dev, 0x03E6, 0x0000);
2174 err = b43legacy_phy_init(dev);
2178 /* Select initial Interference Mitigation. */
2179 tmp = phy->interfmode;
2180 phy->interfmode = B43legacy_INTERFMODE_NONE;
2181 b43legacy_radio_set_interference_mitigation(dev, tmp);
2183 b43legacy_phy_set_antenna_diversity(dev);
2184 b43legacy_mgmtframe_txantenna(dev, B43legacy_ANTENNA_DEFAULT);
2186 if (phy->type == B43legacy_PHYTYPE_B) {
2187 value16 = b43legacy_read16(dev, 0x005E);
2189 b43legacy_write16(dev, 0x005E, value16);
2191 b43legacy_write32(dev, 0x0100, 0x01000000);
2192 if (dev->dev->id.revision < 5)
2193 b43legacy_write32(dev, 0x010C, 0x01000000);
2195 value32 = b43legacy_read32(dev, B43legacy_MMIO_MACCTL);
2196 value32 &= ~B43legacy_MACCTL_INFRA;
2197 b43legacy_write32(dev, B43legacy_MMIO_MACCTL, value32);
2198 value32 = b43legacy_read32(dev, B43legacy_MMIO_MACCTL);
2199 value32 |= B43legacy_MACCTL_INFRA;
2200 b43legacy_write32(dev, B43legacy_MMIO_MACCTL, value32);
2202 if (b43legacy_using_pio(dev)) {
2203 b43legacy_write32(dev, 0x0210, 0x00000100);
2204 b43legacy_write32(dev, 0x0230, 0x00000100);
2205 b43legacy_write32(dev, 0x0250, 0x00000100);
2206 b43legacy_write32(dev, 0x0270, 0x00000100);
2207 b43legacy_shm_write16(dev, B43legacy_SHM_SHARED, 0x0034,
2211 /* Probe Response Timeout value */
2212 /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
2213 b43legacy_shm_write16(dev, B43legacy_SHM_SHARED, 0x0074, 0x0000);
2215 /* Initially set the wireless operation mode. */
2216 b43legacy_adjust_opmode(dev);
2218 if (dev->dev->id.revision < 3) {
2219 b43legacy_write16(dev, 0x060E, 0x0000);
2220 b43legacy_write16(dev, 0x0610, 0x8000);
2221 b43legacy_write16(dev, 0x0604, 0x0000);
2222 b43legacy_write16(dev, 0x0606, 0x0200);
2224 b43legacy_write32(dev, 0x0188, 0x80000000);
2225 b43legacy_write32(dev, 0x018C, 0x02000000);
2227 b43legacy_write32(dev, B43legacy_MMIO_GEN_IRQ_REASON, 0x00004000);
2228 b43legacy_write32(dev, B43legacy_MMIO_DMA0_IRQ_MASK, 0x0001DC00);
2229 b43legacy_write32(dev, B43legacy_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
2230 b43legacy_write32(dev, B43legacy_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
2231 b43legacy_write32(dev, B43legacy_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
2232 b43legacy_write32(dev, B43legacy_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
2233 b43legacy_write32(dev, B43legacy_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
2235 value32 = ssb_read32(dev->dev, SSB_TMSLOW);
2236 value32 |= 0x00100000;
2237 ssb_write32(dev->dev, SSB_TMSLOW, value32);
2239 b43legacy_write16(dev, B43legacy_MMIO_POWERUP_DELAY,
2240 dev->dev->bus->chipco.fast_pwrup_delay);
2242 /* PHY TX errors counter. */
2243 atomic_set(&phy->txerr_cnt, B43legacy_PHY_TX_BADNESS_LIMIT);
2245 B43legacy_WARN_ON(err != 0);
2246 b43legacydbg(dev->wl, "Chip initialized\n");
2251 b43legacy_radio_turn_off(dev, 1);
2253 b43legacy_gpio_cleanup(dev);
2257 static void b43legacy_periodic_every120sec(struct b43legacy_wldev *dev)
2259 struct b43legacy_phy *phy = &dev->phy;
2261 if (phy->type != B43legacy_PHYTYPE_G || phy->rev < 2)
2264 b43legacy_mac_suspend(dev);
2265 b43legacy_phy_lo_g_measure(dev);
2266 b43legacy_mac_enable(dev);
2269 static void b43legacy_periodic_every60sec(struct b43legacy_wldev *dev)
2271 b43legacy_phy_lo_mark_all_unused(dev);
2272 if (dev->dev->bus->sprom.boardflags_lo & B43legacy_BFL_RSSI) {
2273 b43legacy_mac_suspend(dev);
2274 b43legacy_calc_nrssi_slope(dev);
2275 b43legacy_mac_enable(dev);
2279 static void b43legacy_periodic_every30sec(struct b43legacy_wldev *dev)
2281 /* Update device statistics. */
2282 b43legacy_calculate_link_quality(dev);
2285 static void b43legacy_periodic_every15sec(struct b43legacy_wldev *dev)
2287 b43legacy_phy_xmitpower(dev); /* FIXME: unless scanning? */
2289 atomic_set(&dev->phy.txerr_cnt, B43legacy_PHY_TX_BADNESS_LIMIT);
2293 static void do_periodic_work(struct b43legacy_wldev *dev)
2297 state = dev->periodic_state;
2299 b43legacy_periodic_every120sec(dev);
2301 b43legacy_periodic_every60sec(dev);
2303 b43legacy_periodic_every30sec(dev);
2304 b43legacy_periodic_every15sec(dev);
2307 /* Periodic work locking policy:
2308 * The whole periodic work handler is protected by
2309 * wl->mutex. If another lock is needed somewhere in the
2310 * pwork callchain, it's aquired in-place, where it's needed.
2312 static void b43legacy_periodic_work_handler(struct work_struct *work)
2314 struct b43legacy_wldev *dev = container_of(work, struct b43legacy_wldev,
2315 periodic_work.work);
2316 struct b43legacy_wl *wl = dev->wl;
2317 unsigned long delay;
2319 mutex_lock(&wl->mutex);
2321 if (unlikely(b43legacy_status(dev) != B43legacy_STAT_STARTED))
2323 if (b43legacy_debug(dev, B43legacy_DBG_PWORK_STOP))
2326 do_periodic_work(dev);
2328 dev->periodic_state++;
2330 if (b43legacy_debug(dev, B43legacy_DBG_PWORK_FAST))
2331 delay = msecs_to_jiffies(50);
2333 delay = round_jiffies_relative(HZ * 15);
2334 queue_delayed_work(wl->hw->workqueue, &dev->periodic_work, delay);
2336 mutex_unlock(&wl->mutex);
2339 static void b43legacy_periodic_tasks_setup(struct b43legacy_wldev *dev)
2341 struct delayed_work *work = &dev->periodic_work;
2343 dev->periodic_state = 0;
2344 INIT_DELAYED_WORK(work, b43legacy_periodic_work_handler);
2345 queue_delayed_work(dev->wl->hw->workqueue, work, 0);
2348 /* Validate access to the chip (SHM) */
2349 static int b43legacy_validate_chipaccess(struct b43legacy_wldev *dev)
2354 shm_backup = b43legacy_shm_read32(dev, B43legacy_SHM_SHARED, 0);
2355 b43legacy_shm_write32(dev, B43legacy_SHM_SHARED, 0, 0xAA5555AA);
2356 if (b43legacy_shm_read32(dev, B43legacy_SHM_SHARED, 0) !=
2359 b43legacy_shm_write32(dev, B43legacy_SHM_SHARED, 0, 0x55AAAA55);
2360 if (b43legacy_shm_read32(dev, B43legacy_SHM_SHARED, 0) !=
2363 b43legacy_shm_write32(dev, B43legacy_SHM_SHARED, 0, shm_backup);
2365 value = b43legacy_read32(dev, B43legacy_MMIO_MACCTL);
2366 if ((value | B43legacy_MACCTL_GMODE) !=
2367 (B43legacy_MACCTL_GMODE | B43legacy_MACCTL_IHR_ENABLED))
2370 value = b43legacy_read32(dev, B43legacy_MMIO_GEN_IRQ_REASON);
2376 b43legacyerr(dev->wl, "Failed to validate the chipaccess\n");
2380 static void b43legacy_security_init(struct b43legacy_wldev *dev)
2382 dev->max_nr_keys = (dev->dev->id.revision >= 5) ? 58 : 20;
2383 B43legacy_WARN_ON(dev->max_nr_keys > ARRAY_SIZE(dev->key));
2384 dev->ktp = b43legacy_shm_read16(dev, B43legacy_SHM_SHARED,
2386 /* KTP is a word address, but we address SHM bytewise.
2387 * So multiply by two.
2390 if (dev->dev->id.revision >= 5)
2391 /* Number of RCMTA address slots */
2392 b43legacy_write16(dev, B43legacy_MMIO_RCMTA_COUNT,
2393 dev->max_nr_keys - 8);
2396 #ifdef CONFIG_B43LEGACY_HWRNG
2397 static int b43legacy_rng_read(struct hwrng *rng, u32 *data)
2399 struct b43legacy_wl *wl = (struct b43legacy_wl *)rng->priv;
2400 unsigned long flags;
2402 /* Don't take wl->mutex here, as it could deadlock with
2403 * hwrng internal locking. It's not needed to take
2404 * wl->mutex here, anyway. */
2406 spin_lock_irqsave(&wl->irq_lock, flags);
2407 *data = b43legacy_read16(wl->current_dev, B43legacy_MMIO_RNG);
2408 spin_unlock_irqrestore(&wl->irq_lock, flags);
2410 return (sizeof(u16));
2414 static void b43legacy_rng_exit(struct b43legacy_wl *wl)
2416 #ifdef CONFIG_B43LEGACY_HWRNG
2417 if (wl->rng_initialized)
2418 hwrng_unregister(&wl->rng);
2422 static int b43legacy_rng_init(struct b43legacy_wl *wl)
2426 #ifdef CONFIG_B43LEGACY_HWRNG
2427 snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
2428 "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
2429 wl->rng.name = wl->rng_name;
2430 wl->rng.data_read = b43legacy_rng_read;
2431 wl->rng.priv = (unsigned long)wl;
2432 wl->rng_initialized = 1;
2433 err = hwrng_register(&wl->rng);
2435 wl->rng_initialized = 0;
2436 b43legacyerr(wl, "Failed to register the random "
2437 "number generator (%d)\n", err);
2444 static int b43legacy_op_tx(struct ieee80211_hw *hw,
2445 struct sk_buff *skb)
2447 struct b43legacy_wl *wl = hw_to_b43legacy_wl(hw);
2448 struct b43legacy_wldev *dev = wl->current_dev;
2450 unsigned long flags;
2454 if (unlikely(b43legacy_status(dev) < B43legacy_STAT_STARTED))
2456 /* DMA-TX is done without a global lock. */
2457 if (b43legacy_using_pio(dev)) {
2458 spin_lock_irqsave(&wl->irq_lock, flags);
2459 err = b43legacy_pio_tx(dev, skb);
2460 spin_unlock_irqrestore(&wl->irq_lock, flags);
2462 err = b43legacy_dma_tx(dev, skb);
2464 if (unlikely(err)) {
2465 /* Drop the packet. */
2466 dev_kfree_skb_any(skb);
2468 return NETDEV_TX_OK;
2471 static int b43legacy_op_conf_tx(struct ieee80211_hw *hw, u16 queue,
2472 const struct ieee80211_tx_queue_params *params)
2477 static int b43legacy_op_get_tx_stats(struct ieee80211_hw *hw,
2478 struct ieee80211_tx_queue_stats *stats)
2480 struct b43legacy_wl *wl = hw_to_b43legacy_wl(hw);
2481 struct b43legacy_wldev *dev = wl->current_dev;
2482 unsigned long flags;
2487 spin_lock_irqsave(&wl->irq_lock, flags);
2488 if (likely(b43legacy_status(dev) >= B43legacy_STAT_STARTED)) {
2489 if (b43legacy_using_pio(dev))
2490 b43legacy_pio_get_tx_stats(dev, stats);
2492 b43legacy_dma_get_tx_stats(dev, stats);
2495 spin_unlock_irqrestore(&wl->irq_lock, flags);
2500 static int b43legacy_op_get_stats(struct ieee80211_hw *hw,
2501 struct ieee80211_low_level_stats *stats)
2503 struct b43legacy_wl *wl = hw_to_b43legacy_wl(hw);
2504 unsigned long flags;
2506 spin_lock_irqsave(&wl->irq_lock, flags);
2507 memcpy(stats, &wl->ieee_stats, sizeof(*stats));
2508 spin_unlock_irqrestore(&wl->irq_lock, flags);
2513 static const char *phymode_to_string(unsigned int phymode)
2516 case B43legacy_PHYMODE_B:
2518 case B43legacy_PHYMODE_G:
2521 B43legacy_BUG_ON(1);
2526 static int find_wldev_for_phymode(struct b43legacy_wl *wl,
2527 unsigned int phymode,
2528 struct b43legacy_wldev **dev,
2531 struct b43legacy_wldev *d;
2533 list_for_each_entry(d, &wl->devlist, list) {
2534 if (d->phy.possible_phymodes & phymode) {
2535 /* Ok, this device supports the PHY-mode.
2536 * Set the gmode bit. */
2547 static void b43legacy_put_phy_into_reset(struct b43legacy_wldev *dev)
2549 struct ssb_device *sdev = dev->dev;
2552 tmslow = ssb_read32(sdev, SSB_TMSLOW);
2553 tmslow &= ~B43legacy_TMSLOW_GMODE;
2554 tmslow |= B43legacy_TMSLOW_PHYRESET;
2555 tmslow |= SSB_TMSLOW_FGC;
2556 ssb_write32(sdev, SSB_TMSLOW, tmslow);
2559 tmslow = ssb_read32(sdev, SSB_TMSLOW);
2560 tmslow &= ~SSB_TMSLOW_FGC;
2561 tmslow |= B43legacy_TMSLOW_PHYRESET;
2562 ssb_write32(sdev, SSB_TMSLOW, tmslow);
2566 /* Expects wl->mutex locked */
2567 static int b43legacy_switch_phymode(struct b43legacy_wl *wl,
2568 unsigned int new_mode)
2570 struct b43legacy_wldev *uninitialized_var(up_dev);
2571 struct b43legacy_wldev *down_dev;
2576 err = find_wldev_for_phymode(wl, new_mode, &up_dev, &gmode);
2578 b43legacyerr(wl, "Could not find a device for %s-PHY mode\n",
2579 phymode_to_string(new_mode));
2582 if ((up_dev == wl->current_dev) &&
2583 (!!wl->current_dev->phy.gmode == !!gmode))
2584 /* This device is already running. */
2586 b43legacydbg(wl, "Reconfiguring PHYmode to %s-PHY\n",
2587 phymode_to_string(new_mode));
2588 down_dev = wl->current_dev;
2590 prev_status = b43legacy_status(down_dev);
2591 /* Shutdown the currently running core. */
2592 if (prev_status >= B43legacy_STAT_STARTED)
2593 b43legacy_wireless_core_stop(down_dev);
2594 if (prev_status >= B43legacy_STAT_INITIALIZED)
2595 b43legacy_wireless_core_exit(down_dev);
2597 if (down_dev != up_dev)
2598 /* We switch to a different core, so we put PHY into
2599 * RESET on the old core. */
2600 b43legacy_put_phy_into_reset(down_dev);
2602 /* Now start the new core. */
2603 up_dev->phy.gmode = gmode;
2604 if (prev_status >= B43legacy_STAT_INITIALIZED) {
2605 err = b43legacy_wireless_core_init(up_dev);
2607 b43legacyerr(wl, "Fatal: Could not initialize device"
2608 " for newly selected %s-PHY mode\n",
2609 phymode_to_string(new_mode));
2613 if (prev_status >= B43legacy_STAT_STARTED) {
2614 err = b43legacy_wireless_core_start(up_dev);
2616 b43legacyerr(wl, "Fatal: Coult not start device for "
2617 "newly selected %s-PHY mode\n",
2618 phymode_to_string(new_mode));
2619 b43legacy_wireless_core_exit(up_dev);
2623 B43legacy_WARN_ON(b43legacy_status(up_dev) != prev_status);
2625 b43legacy_shm_write32(up_dev, B43legacy_SHM_SHARED, 0x003E, 0);
2627 wl->current_dev = up_dev;
2631 /* Whoops, failed to init the new core. No core is operating now. */
2632 wl->current_dev = NULL;
2636 /* Write the short and long frame retry limit values. */
2637 static void b43legacy_set_retry_limits(struct b43legacy_wldev *dev,
2638 unsigned int short_retry,
2639 unsigned int long_retry)
2641 /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
2642 * the chip-internal counter. */
2643 short_retry = min(short_retry, (unsigned int)0xF);
2644 long_retry = min(long_retry, (unsigned int)0xF);
2646 b43legacy_shm_write16(dev, B43legacy_SHM_WIRELESS, 0x0006, short_retry);
2647 b43legacy_shm_write16(dev, B43legacy_SHM_WIRELESS, 0x0007, long_retry);
2650 static int b43legacy_op_dev_config(struct ieee80211_hw *hw,
2653 struct b43legacy_wl *wl = hw_to_b43legacy_wl(hw);
2654 struct b43legacy_wldev *dev;
2655 struct b43legacy_phy *phy;
2656 struct ieee80211_conf *conf = &hw->conf;
2657 unsigned long flags;
2658 unsigned int new_phymode = 0xFFFF;
2664 antenna_tx = B43legacy_ANTENNA_DEFAULT;
2665 antenna_rx = B43legacy_ANTENNA_DEFAULT;
2667 mutex_lock(&wl->mutex);
2668 dev = wl->current_dev;
2671 if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
2672 b43legacy_set_retry_limits(dev,
2673 conf->short_frame_max_tx_count,
2674 conf->long_frame_max_tx_count);
2675 changed &= ~IEEE80211_CONF_CHANGE_RETRY_LIMITS;
2677 goto out_unlock_mutex;
2679 /* Switch the PHY mode (if necessary). */
2680 switch (conf->channel->band) {
2681 case IEEE80211_BAND_2GHZ:
2682 if (phy->type == B43legacy_PHYTYPE_B)
2683 new_phymode = B43legacy_PHYMODE_B;
2685 new_phymode = B43legacy_PHYMODE_G;
2688 B43legacy_WARN_ON(1);
2690 err = b43legacy_switch_phymode(wl, new_phymode);
2692 goto out_unlock_mutex;
2694 /* Disable IRQs while reconfiguring the device.
2695 * This makes it possible to drop the spinlock throughout
2696 * the reconfiguration process. */
2697 spin_lock_irqsave(&wl->irq_lock, flags);
2698 if (b43legacy_status(dev) < B43legacy_STAT_STARTED) {
2699 spin_unlock_irqrestore(&wl->irq_lock, flags);
2700 goto out_unlock_mutex;
2702 savedirqs = b43legacy_interrupt_disable(dev, B43legacy_IRQ_ALL);
2703 spin_unlock_irqrestore(&wl->irq_lock, flags);
2704 b43legacy_synchronize_irq(dev);
2706 /* Switch to the requested channel.
2707 * The firmware takes care of races with the TX handler. */
2708 if (conf->channel->hw_value != phy->channel)
2709 b43legacy_radio_selectchannel(dev, conf->channel->hw_value, 0);
2711 dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_RADIOTAP);
2713 /* Adjust the desired TX power level. */
2714 if (conf->power_level != 0) {
2715 if (conf->power_level != phy->power_level) {
2716 phy->power_level = conf->power_level;
2717 b43legacy_phy_xmitpower(dev);
2721 /* Antennas for RX and management frame TX. */
2722 b43legacy_mgmtframe_txantenna(dev, antenna_tx);
2724 if (!!conf->radio_enabled != phy->radio_on) {
2725 if (conf->radio_enabled) {
2726 b43legacy_radio_turn_on(dev);
2727 b43legacyinfo(dev->wl, "Radio turned on by software\n");
2728 if (!dev->radio_hw_enable)
2729 b43legacyinfo(dev->wl, "The hardware RF-kill"
2730 " button still turns the radio"
2731 " physically off. Press the"
2732 " button to turn it on.\n");
2734 b43legacy_radio_turn_off(dev, 0);
2735 b43legacyinfo(dev->wl, "Radio turned off by"
2740 spin_lock_irqsave(&wl->irq_lock, flags);
2741 b43legacy_interrupt_enable(dev, savedirqs);
2743 spin_unlock_irqrestore(&wl->irq_lock, flags);
2745 mutex_unlock(&wl->mutex);
2750 static void b43legacy_update_basic_rates(struct b43legacy_wldev *dev, u32 brates)
2752 struct ieee80211_supported_band *sband =
2753 dev->wl->hw->wiphy->bands[IEEE80211_BAND_2GHZ];
2754 struct ieee80211_rate *rate;
2756 u16 basic, direct, offset, basic_offset, rateptr;
2758 for (i = 0; i < sband->n_bitrates; i++) {
2759 rate = &sband->bitrates[i];
2761 if (b43legacy_is_cck_rate(rate->hw_value)) {
2762 direct = B43legacy_SHM_SH_CCKDIRECT;
2763 basic = B43legacy_SHM_SH_CCKBASIC;
2764 offset = b43legacy_plcp_get_ratecode_cck(rate->hw_value);
2767 direct = B43legacy_SHM_SH_OFDMDIRECT;
2768 basic = B43legacy_SHM_SH_OFDMBASIC;
2769 offset = b43legacy_plcp_get_ratecode_ofdm(rate->hw_value);
2773 rate = ieee80211_get_response_rate(sband, brates, rate->bitrate);
2775 if (b43legacy_is_cck_rate(rate->hw_value)) {
2776 basic_offset = b43legacy_plcp_get_ratecode_cck(rate->hw_value);
2777 basic_offset &= 0xF;
2779 basic_offset = b43legacy_plcp_get_ratecode_ofdm(rate->hw_value);
2780 basic_offset &= 0xF;
2784 * Get the pointer that we need to point to
2785 * from the direct map
2787 rateptr = b43legacy_shm_read16(dev, B43legacy_SHM_SHARED,
2788 direct + 2 * basic_offset);
2789 /* and write it to the basic map */
2790 b43legacy_shm_write16(dev, B43legacy_SHM_SHARED,
2791 basic + 2 * offset, rateptr);
2795 static void b43legacy_op_bss_info_changed(struct ieee80211_hw *hw,
2796 struct ieee80211_vif *vif,
2797 struct ieee80211_bss_conf *conf,
2800 struct b43legacy_wl *wl = hw_to_b43legacy_wl(hw);
2801 struct b43legacy_wldev *dev;
2802 struct b43legacy_phy *phy;
2803 unsigned long flags;
2806 mutex_lock(&wl->mutex);
2807 B43legacy_WARN_ON(wl->vif != vif);
2809 dev = wl->current_dev;
2812 /* Disable IRQs while reconfiguring the device.
2813 * This makes it possible to drop the spinlock throughout
2814 * the reconfiguration process. */
2815 spin_lock_irqsave(&wl->irq_lock, flags);
2816 if (b43legacy_status(dev) < B43legacy_STAT_STARTED) {
2817 spin_unlock_irqrestore(&wl->irq_lock, flags);
2818 goto out_unlock_mutex;
2820 savedirqs = b43legacy_interrupt_disable(dev, B43legacy_IRQ_ALL);
2822 if (changed & BSS_CHANGED_BSSID) {
2823 spin_unlock_irqrestore(&wl->irq_lock, flags);
2824 b43legacy_synchronize_irq(dev);
2827 memcpy(wl->bssid, conf->bssid, ETH_ALEN);
2829 memset(wl->bssid, 0, ETH_ALEN);
2831 if (b43legacy_status(dev) >= B43legacy_STAT_INITIALIZED) {
2832 if (b43legacy_is_mode(wl, NL80211_IFTYPE_AP)) {
2833 B43legacy_WARN_ON(vif->type != NL80211_IFTYPE_AP);
2834 if (changed & BSS_CHANGED_BEACON)
2835 b43legacy_update_templates(wl);
2836 } else if (b43legacy_is_mode(wl, NL80211_IFTYPE_ADHOC)) {
2837 if (changed & BSS_CHANGED_BEACON)
2838 b43legacy_update_templates(wl);
2840 b43legacy_write_mac_bssid_templates(dev);
2842 spin_unlock_irqrestore(&wl->irq_lock, flags);
2845 b43legacy_mac_suspend(dev);
2847 if (changed & BSS_CHANGED_BEACON_INT &&
2848 (b43legacy_is_mode(wl, NL80211_IFTYPE_AP) ||
2849 b43legacy_is_mode(wl, NL80211_IFTYPE_ADHOC)))
2850 b43legacy_set_beacon_int(dev, conf->beacon_int);
2852 if (changed & BSS_CHANGED_BASIC_RATES)
2853 b43legacy_update_basic_rates(dev, conf->basic_rates);
2855 if (changed & BSS_CHANGED_ERP_SLOT) {
2856 if (conf->use_short_slot)
2857 b43legacy_short_slot_timing_enable(dev);
2859 b43legacy_short_slot_timing_disable(dev);
2862 b43legacy_mac_enable(dev);
2864 spin_lock_irqsave(&wl->irq_lock, flags);
2865 b43legacy_interrupt_enable(dev, savedirqs);
2868 spin_unlock_irqrestore(&wl->irq_lock, flags);
2870 mutex_unlock(&wl->mutex);
2873 static void b43legacy_op_configure_filter(struct ieee80211_hw *hw,
2874 unsigned int changed,
2875 unsigned int *fflags,
2877 struct dev_addr_list *mc_list)
2879 struct b43legacy_wl *wl = hw_to_b43legacy_wl(hw);
2880 struct b43legacy_wldev *dev = wl->current_dev;
2881 unsigned long flags;
2888 spin_lock_irqsave(&wl->irq_lock, flags);
2889 *fflags &= FIF_PROMISC_IN_BSS |
2895 FIF_BCN_PRBRESP_PROMISC;
2897 changed &= FIF_PROMISC_IN_BSS |
2903 FIF_BCN_PRBRESP_PROMISC;
2905 wl->filter_flags = *fflags;
2907 if (changed && b43legacy_status(dev) >= B43legacy_STAT_INITIALIZED)
2908 b43legacy_adjust_opmode(dev);
2909 spin_unlock_irqrestore(&wl->irq_lock, flags);
2912 /* Locking: wl->mutex */
2913 static void b43legacy_wireless_core_stop(struct b43legacy_wldev *dev)
2915 struct b43legacy_wl *wl = dev->wl;
2916 unsigned long flags;
2918 if (b43legacy_status(dev) < B43legacy_STAT_STARTED)
2921 /* Disable and sync interrupts. We must do this before than
2922 * setting the status to INITIALIZED, as the interrupt handler
2923 * won't care about IRQs then. */
2924 spin_lock_irqsave(&wl->irq_lock, flags);
2925 dev->irq_savedstate = b43legacy_interrupt_disable(dev,
2927 b43legacy_read32(dev, B43legacy_MMIO_GEN_IRQ_MASK); /* flush */
2928 spin_unlock_irqrestore(&wl->irq_lock, flags);
2929 b43legacy_synchronize_irq(dev);
2931 b43legacy_set_status(dev, B43legacy_STAT_INITIALIZED);
2933 mutex_unlock(&wl->mutex);
2934 /* Must unlock as it would otherwise deadlock. No races here.
2935 * Cancel the possibly running self-rearming periodic work. */
2936 cancel_delayed_work_sync(&dev->periodic_work);
2937 mutex_lock(&wl->mutex);
2939 ieee80211_stop_queues(wl->hw); /* FIXME this could cause a deadlock */
2941 b43legacy_mac_suspend(dev);
2942 free_irq(dev->dev->irq, dev);
2943 b43legacydbg(wl, "Wireless interface stopped\n");
2946 /* Locking: wl->mutex */
2947 static int b43legacy_wireless_core_start(struct b43legacy_wldev *dev)
2951 B43legacy_WARN_ON(b43legacy_status(dev) != B43legacy_STAT_INITIALIZED);
2953 drain_txstatus_queue(dev);
2954 err = request_irq(dev->dev->irq, b43legacy_interrupt_handler,
2955 IRQF_SHARED, KBUILD_MODNAME, dev);
2957 b43legacyerr(dev->wl, "Cannot request IRQ-%d\n",
2961 /* We are ready to run. */
2962 b43legacy_set_status(dev, B43legacy_STAT_STARTED);
2964 /* Start data flow (TX/RX) */
2965 b43legacy_mac_enable(dev);
2966 b43legacy_interrupt_enable(dev, dev->irq_savedstate);
2968 /* Start maintenance work */
2969 b43legacy_periodic_tasks_setup(dev);
2971 b43legacydbg(dev->wl, "Wireless interface started\n");
2976 /* Get PHY and RADIO versioning numbers */
2977 static int b43legacy_phy_versioning(struct b43legacy_wldev *dev)
2979 struct b43legacy_phy *phy = &dev->phy;
2987 int unsupported = 0;
2989 /* Get PHY versioning */
2990 tmp = b43legacy_read16(dev, B43legacy_MMIO_PHY_VER);
2991 analog_type = (tmp & B43legacy_PHYVER_ANALOG)
2992 >> B43legacy_PHYVER_ANALOG_SHIFT;
2993 phy_type = (tmp & B43legacy_PHYVER_TYPE) >> B43legacy_PHYVER_TYPE_SHIFT;
2994 phy_rev = (tmp & B43legacy_PHYVER_VERSION);
2996 case B43legacy_PHYTYPE_B:
2997 if (phy_rev != 2 && phy_rev != 4
2998 && phy_rev != 6 && phy_rev != 7)
3001 case B43legacy_PHYTYPE_G:
3009 b43legacyerr(dev->wl, "FOUND UNSUPPORTED PHY "
3010 "(Analog %u, Type %u, Revision %u)\n",
3011 analog_type, phy_type, phy_rev);
3014 b43legacydbg(dev->wl, "Found PHY: Analog %u, Type %u, Revision %u\n",
3015 analog_type, phy_type, phy_rev);
3018 /* Get RADIO versioning */
3019 if (dev->dev->bus->chip_id == 0x4317) {
3020 if (dev->dev->bus->chip_rev == 0)
3022 else if (dev->dev->bus->chip_rev == 1)
3027 b43legacy_write16(dev, B43legacy_MMIO_RADIO_CONTROL,
3028 B43legacy_RADIOCTL_ID);
3029 tmp = b43legacy_read16(dev, B43legacy_MMIO_RADIO_DATA_HIGH);
3031 b43legacy_write16(dev, B43legacy_MMIO_RADIO_CONTROL,
3032 B43legacy_RADIOCTL_ID);
3033 tmp |= b43legacy_read16(dev, B43legacy_MMIO_RADIO_DATA_LOW);
3035 radio_manuf = (tmp & 0x00000FFF);
3036 radio_ver = (tmp & 0x0FFFF000) >> 12;
3037 radio_rev = (tmp & 0xF0000000) >> 28;
3039 case B43legacy_PHYTYPE_B:
3040 if ((radio_ver & 0xFFF0) != 0x2050)
3043 case B43legacy_PHYTYPE_G:
3044 if (radio_ver != 0x2050)
3048 B43legacy_BUG_ON(1);
3051 b43legacyerr(dev->wl, "FOUND UNSUPPORTED RADIO "
3052 "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
3053 radio_manuf, radio_ver, radio_rev);
3056 b43legacydbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X,"
3057 " Revision %u\n", radio_manuf, radio_ver, radio_rev);
3060 phy->radio_manuf = radio_manuf;
3061 phy->radio_ver = radio_ver;
3062 phy->radio_rev = radio_rev;
3064 phy->analog = analog_type;
3065 phy->type = phy_type;
3071 static void setup_struct_phy_for_init(struct b43legacy_wldev *dev,
3072 struct b43legacy_phy *phy)
3074 struct b43legacy_lopair *lo;
3077 memset(phy->minlowsig, 0xFF, sizeof(phy->minlowsig));
3078 memset(phy->minlowsigpos, 0, sizeof(phy->minlowsigpos));
3080 /* Assume the radio is enabled. If it's not enabled, the state will
3081 * immediately get fixed on the first periodic work run. */
3082 dev->radio_hw_enable = 1;
3084 phy->savedpctlreg = 0xFFFF;
3085 phy->aci_enable = 0;
3086 phy->aci_wlan_automatic = 0;
3087 phy->aci_hw_rssi = 0;
3089 lo = phy->_lo_pairs;
3091 memset(lo, 0, sizeof(struct b43legacy_lopair) *
3092 B43legacy_LO_COUNT);
3093 phy->max_lb_gain = 0;
3094 phy->trsw_rx_gain = 0;
3096 /* Set default attenuation values. */
3097 phy->bbatt = b43legacy_default_baseband_attenuation(dev);
3098 phy->rfatt = b43legacy_default_radio_attenuation(dev);
3099 phy->txctl1 = b43legacy_default_txctl1(dev);
3100 phy->txpwr_offset = 0;
3103 phy->nrssislope = 0;
3104 for (i = 0; i < ARRAY_SIZE(phy->nrssi); i++)
3105 phy->nrssi[i] = -1000;
3106 for (i = 0; i < ARRAY_SIZE(phy->nrssi_lt); i++)
3107 phy->nrssi_lt[i] = i;
3109 phy->lofcal = 0xFFFF;
3110 phy->initval = 0xFFFF;
3112 phy->interfmode = B43legacy_INTERFMODE_NONE;
3113 phy->channel = 0xFF;
3116 static void setup_struct_wldev_for_init(struct b43legacy_wldev *dev)
3122 memset(&dev->stats, 0, sizeof(dev->stats));
3124 setup_struct_phy_for_init(dev, &dev->phy);
3126 /* IRQ related flags */
3127 dev->irq_reason = 0;
3128 memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
3129 dev->irq_savedstate = B43legacy_IRQ_MASKTEMPLATE;
3131 dev->mac_suspended = 1;
3133 /* Noise calculation context */
3134 memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
3137 static void b43legacy_imcfglo_timeouts_workaround(struct b43legacy_wldev *dev)
3139 #ifdef CONFIG_SSB_DRIVER_PCICORE
3140 struct ssb_bus *bus = dev->dev->bus;
3143 if (bus->pcicore.dev &&
3144 bus->pcicore.dev->id.coreid == SSB_DEV_PCI &&
3145 bus->pcicore.dev->id.revision <= 5) {
3146 /* IMCFGLO timeouts workaround. */
3147 tmp = ssb_read32(dev->dev, SSB_IMCFGLO);
3148 tmp &= ~SSB_IMCFGLO_REQTO;
3149 tmp &= ~SSB_IMCFGLO_SERTO;
3150 switch (bus->bustype) {
3151 case SSB_BUSTYPE_PCI:
3152 case SSB_BUSTYPE_PCMCIA:
3155 case SSB_BUSTYPE_SSB:
3159 ssb_write32(dev->dev, SSB_IMCFGLO, tmp);
3161 #endif /* CONFIG_SSB_DRIVER_PCICORE */
3164 static void b43legacy_set_synth_pu_delay(struct b43legacy_wldev *dev,
3166 u16 pu_delay = 1050;
3168 if (b43legacy_is_mode(dev->wl, NL80211_IFTYPE_ADHOC) || idle)
3170 if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
3171 pu_delay = max(pu_delay, (u16)2400);
3173 b43legacy_shm_write16(dev, B43legacy_SHM_SHARED,
3174 B43legacy_SHM_SH_SPUWKUP, pu_delay);
3177 /* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
3178 static void b43legacy_set_pretbtt(struct b43legacy_wldev *dev)
3182 /* The time value is in microseconds. */
3183 if (b43legacy_is_mode(dev->wl, NL80211_IFTYPE_ADHOC))
3187 b43legacy_shm_write16(dev, B43legacy_SHM_SHARED,
3188 B43legacy_SHM_SH_PRETBTT, pretbtt);
3189 b43legacy_write16(dev, B43legacy_MMIO_TSF_CFP_PRETBTT, pretbtt);
3192 /* Shutdown a wireless core */
3193 /* Locking: wl->mutex */
3194 static void b43legacy_wireless_core_exit(struct b43legacy_wldev *dev)
3196 struct b43legacy_phy *phy = &dev->phy;
3199 B43legacy_WARN_ON(b43legacy_status(dev) > B43legacy_STAT_INITIALIZED);
3200 if (b43legacy_status(dev) != B43legacy_STAT_INITIALIZED)
3202 b43legacy_set_status(dev, B43legacy_STAT_UNINIT);
3204 /* Stop the microcode PSM. */
3205 macctl = b43legacy_read32(dev, B43legacy_MMIO_MACCTL);
3206 macctl &= ~B43legacy_MACCTL_PSM_RUN;
3207 macctl |= B43legacy_MACCTL_PSM_JMP0;
3208 b43legacy_write32(dev, B43legacy_MMIO_MACCTL, macctl);
3210 b43legacy_leds_exit(dev);
3211 b43legacy_rng_exit(dev->wl);
3212 b43legacy_pio_free(dev);
3213 b43legacy_dma_free(dev);
3214 b43legacy_chip_exit(dev);
3215 b43legacy_radio_turn_off(dev, 1);
3216 b43legacy_switch_analog(dev, 0);
3217 if (phy->dyn_tssi_tbl)
3218 kfree(phy->tssi2dbm);
3219 kfree(phy->lo_control);
3220 phy->lo_control = NULL;
3221 if (dev->wl->current_beacon) {
3222 dev_kfree_skb_any(dev->wl->current_beacon);
3223 dev->wl->current_beacon = NULL;
3226 ssb_device_disable(dev->dev, 0);
3227 ssb_bus_may_powerdown(dev->dev->bus);
3230 static void prepare_phy_data_for_init(struct b43legacy_wldev *dev)
3232 struct b43legacy_phy *phy = &dev->phy;
3235 /* Set default attenuation values. */
3236 phy->bbatt = b43legacy_default_baseband_attenuation(dev);
3237 phy->rfatt = b43legacy_default_radio_attenuation(dev);
3238 phy->txctl1 = b43legacy_default_txctl1(dev);
3239 phy->txctl2 = 0xFFFF;
3240 phy->txpwr_offset = 0;
3243 phy->nrssislope = 0;
3244 for (i = 0; i < ARRAY_SIZE(phy->nrssi); i++)
3245 phy->nrssi[i] = -1000;
3246 for (i = 0; i < ARRAY_SIZE(phy->nrssi_lt); i++)
3247 phy->nrssi_lt[i] = i;
3249 phy->lofcal = 0xFFFF;
3250 phy->initval = 0xFFFF;
3252 phy->aci_enable = 0;
3253 phy->aci_wlan_automatic = 0;
3254 phy->aci_hw_rssi = 0;
3256 phy->antenna_diversity = 0xFFFF;
3257 memset(phy->minlowsig, 0xFF, sizeof(phy->minlowsig));
3258 memset(phy->minlowsigpos, 0, sizeof(phy->minlowsigpos));
3261 phy->calibrated = 0;
3264 memset(phy->_lo_pairs, 0,
3265 sizeof(struct b43legacy_lopair) * B43legacy_LO_COUNT);
3266 memset(phy->loopback_gain, 0, sizeof(phy->loopback_gain));
3269 /* Initialize a wireless core */
3270 static int b43legacy_wireless_core_init(struct b43legacy_wldev *dev)
3272 struct b43legacy_wl *wl = dev->wl;
3273 struct ssb_bus *bus = dev->dev->bus;
3274 struct b43legacy_phy *phy = &dev->phy;
3275 struct ssb_sprom *sprom = &dev->dev->bus->sprom;
3280 B43legacy_WARN_ON(b43legacy_status(dev) != B43legacy_STAT_UNINIT);
3282 err = ssb_bus_powerup(bus, 0);
3285 if (!ssb_device_is_enabled(dev->dev)) {
3286 tmp = phy->gmode ? B43legacy_TMSLOW_GMODE : 0;
3287 b43legacy_wireless_core_reset(dev, tmp);
3290 if ((phy->type == B43legacy_PHYTYPE_B) ||
3291 (phy->type == B43legacy_PHYTYPE_G)) {
3292 phy->_lo_pairs = kzalloc(sizeof(struct b43legacy_lopair)
3293 * B43legacy_LO_COUNT,
3295 if (!phy->_lo_pairs)
3298 setup_struct_wldev_for_init(dev);
3300 err = b43legacy_phy_init_tssi2dbm_table(dev);
3302 goto err_kfree_lo_control;
3304 /* Enable IRQ routing to this device. */
3305 ssb_pcicore_dev_irqvecs_enable(&bus->pcicore, dev->dev);
3307 b43legacy_imcfglo_timeouts_workaround(dev);
3308 prepare_phy_data_for_init(dev);
3309 b43legacy_phy_calibrate(dev);
3310 err = b43legacy_chip_init(dev);
3312 goto err_kfree_tssitbl;
3313 b43legacy_shm_write16(dev, B43legacy_SHM_SHARED,
3314 B43legacy_SHM_SH_WLCOREREV,
3315 dev->dev->id.revision);
3316 hf = b43legacy_hf_read(dev);
3317 if (phy->type == B43legacy_PHYTYPE_G) {
3318 hf |= B43legacy_HF_SYMW;
3320 hf |= B43legacy_HF_GDCW;
3321 if (sprom->boardflags_lo & B43legacy_BFL_PACTRL)
3322 hf |= B43legacy_HF_OFDMPABOOST;
3323 } else if (phy->type == B43legacy_PHYTYPE_B) {
3324 hf |= B43legacy_HF_SYMW;
3325 if (phy->rev >= 2 && phy->radio_ver == 0x2050)
3326 hf &= ~B43legacy_HF_GDCW;
3328 b43legacy_hf_write(dev, hf);
3330 b43legacy_set_retry_limits(dev,
3331 B43legacy_DEFAULT_SHORT_RETRY_LIMIT,
3332 B43legacy_DEFAULT_LONG_RETRY_LIMIT);
3334 b43legacy_shm_write16(dev, B43legacy_SHM_SHARED,
3336 b43legacy_shm_write16(dev, B43legacy_SHM_SHARED,
3339 /* Disable sending probe responses from firmware.
3340 * Setting the MaxTime to one usec will always trigger
3341 * a timeout, so we never send any probe resp.
3342 * A timeout of zero is infinite. */
3343 b43legacy_shm_write16(dev, B43legacy_SHM_SHARED,
3344 B43legacy_SHM_SH_PRMAXTIME, 1);
3346 b43legacy_rate_memory_init(dev);
3348 /* Minimum Contention Window */
3349 if (phy->type == B43legacy_PHYTYPE_B)
3350 b43legacy_shm_write16(dev, B43legacy_SHM_WIRELESS,
3353 b43legacy_shm_write16(dev, B43legacy_SHM_WIRELESS,
3355 /* Maximum Contention Window */
3356 b43legacy_shm_write16(dev, B43legacy_SHM_WIRELESS,
3360 if (b43legacy_using_pio(dev))
3361 err = b43legacy_pio_init(dev);
3363 err = b43legacy_dma_init(dev);
3365 b43legacy_qos_init(dev);
3367 } while (err == -EAGAIN);
3371 b43legacy_set_synth_pu_delay(dev, 1);
3373 ssb_bus_powerup(bus, 1); /* Enable dynamic PCTL */
3374 b43legacy_upload_card_macaddress(dev);
3375 b43legacy_security_init(dev);
3376 b43legacy_rng_init(wl);
3378 b43legacy_set_status(dev, B43legacy_STAT_INITIALIZED);
3380 b43legacy_leds_init(dev);
3385 b43legacy_chip_exit(dev);
3387 if (phy->dyn_tssi_tbl)
3388 kfree(phy->tssi2dbm);
3389 err_kfree_lo_control:
3390 kfree(phy->lo_control);
3391 phy->lo_control = NULL;
3392 ssb_bus_may_powerdown(bus);
3393 B43legacy_WARN_ON(b43legacy_status(dev) != B43legacy_STAT_UNINIT);
3397 static int b43legacy_op_add_interface(struct ieee80211_hw *hw,
3398 struct ieee80211_if_init_conf *conf)
3400 struct b43legacy_wl *wl = hw_to_b43legacy_wl(hw);
3401 struct b43legacy_wldev *dev;
3402 unsigned long flags;
3403 int err = -EOPNOTSUPP;
3405 /* TODO: allow WDS/AP devices to coexist */
3407 if (conf->type != NL80211_IFTYPE_AP &&
3408 conf->type != NL80211_IFTYPE_STATION &&
3409 conf->type != NL80211_IFTYPE_WDS &&
3410 conf->type != NL80211_IFTYPE_ADHOC)
3413 mutex_lock(&wl->mutex);
3415 goto out_mutex_unlock;
3417 b43legacydbg(wl, "Adding Interface type %d\n", conf->type);
3419 dev = wl->current_dev;
3421 wl->vif = conf->vif;
3422 wl->if_type = conf->type;
3423 memcpy(wl->mac_addr, conf->mac_addr, ETH_ALEN);
3425 spin_lock_irqsave(&wl->irq_lock, flags);
3426 b43legacy_adjust_opmode(dev);
3427 b43legacy_set_pretbtt(dev);
3428 b43legacy_set_synth_pu_delay(dev, 0);
3429 b43legacy_upload_card_macaddress(dev);
3430 spin_unlock_irqrestore(&wl->irq_lock, flags);
3434 mutex_unlock(&wl->mutex);
3439 static void b43legacy_op_remove_interface(struct ieee80211_hw *hw,
3440 struct ieee80211_if_init_conf *conf)
3442 struct b43legacy_wl *wl = hw_to_b43legacy_wl(hw);
3443 struct b43legacy_wldev *dev = wl->current_dev;
3444 unsigned long flags;
3446 b43legacydbg(wl, "Removing Interface type %d\n", conf->type);
3448 mutex_lock(&wl->mutex);
3450 B43legacy_WARN_ON(!wl->operating);
3451 B43legacy_WARN_ON(wl->vif != conf->vif);
3456 spin_lock_irqsave(&wl->irq_lock, flags);
3457 b43legacy_adjust_opmode(dev);
3458 memset(wl->mac_addr, 0, ETH_ALEN);
3459 b43legacy_upload_card_macaddress(dev);
3460 spin_unlock_irqrestore(&wl->irq_lock, flags);
3462 mutex_unlock(&wl->mutex);
3465 static int b43legacy_op_start(struct ieee80211_hw *hw)
3467 struct b43legacy_wl *wl = hw_to_b43legacy_wl(hw);
3468 struct b43legacy_wldev *dev = wl->current_dev;
3471 bool do_rfkill_exit = 0;
3473 /* First register RFkill.
3474 * LEDs that are registered later depend on it. */
3475 b43legacy_rfkill_init(dev);
3477 /* Kill all old instance specific information to make sure
3478 * the card won't use it in the short timeframe between start
3479 * and mac80211 reconfiguring it. */
3480 memset(wl->bssid, 0, ETH_ALEN);
3481 memset(wl->mac_addr, 0, ETH_ALEN);
3482 wl->filter_flags = 0;
3483 wl->beacon0_uploaded = 0;
3484 wl->beacon1_uploaded = 0;
3485 wl->beacon_templates_virgin = 1;
3487 mutex_lock(&wl->mutex);
3489 if (b43legacy_status(dev) < B43legacy_STAT_INITIALIZED) {
3490 err = b43legacy_wireless_core_init(dev);
3493 goto out_mutex_unlock;
3498 if (b43legacy_status(dev) < B43legacy_STAT_STARTED) {
3499 err = b43legacy_wireless_core_start(dev);
3502 b43legacy_wireless_core_exit(dev);
3504 goto out_mutex_unlock;
3509 mutex_unlock(&wl->mutex);
3512 b43legacy_rfkill_exit(dev);
3517 static void b43legacy_op_stop(struct ieee80211_hw *hw)
3519 struct b43legacy_wl *wl = hw_to_b43legacy_wl(hw);
3520 struct b43legacy_wldev *dev = wl->current_dev;
3522 b43legacy_rfkill_exit(dev);
3523 cancel_work_sync(&(wl->beacon_update_trigger));
3525 mutex_lock(&wl->mutex);
3526 if (b43legacy_status(dev) >= B43legacy_STAT_STARTED)
3527 b43legacy_wireless_core_stop(dev);
3528 b43legacy_wireless_core_exit(dev);
3529 mutex_unlock(&wl->mutex);
3532 static int b43legacy_op_beacon_set_tim(struct ieee80211_hw *hw,
3533 struct ieee80211_sta *sta, bool set)
3535 struct b43legacy_wl *wl = hw_to_b43legacy_wl(hw);
3536 unsigned long flags;
3538 spin_lock_irqsave(&wl->irq_lock, flags);
3539 b43legacy_update_templates(wl);
3540 spin_unlock_irqrestore(&wl->irq_lock, flags);
3545 static const struct ieee80211_ops b43legacy_hw_ops = {
3546 .tx = b43legacy_op_tx,
3547 .conf_tx = b43legacy_op_conf_tx,
3548 .add_interface = b43legacy_op_add_interface,
3549 .remove_interface = b43legacy_op_remove_interface,
3550 .config = b43legacy_op_dev_config,
3551 .bss_info_changed = b43legacy_op_bss_info_changed,
3552 .configure_filter = b43legacy_op_configure_filter,
3553 .get_stats = b43legacy_op_get_stats,
3554 .get_tx_stats = b43legacy_op_get_tx_stats,
3555 .start = b43legacy_op_start,
3556 .stop = b43legacy_op_stop,
3557 .set_tim = b43legacy_op_beacon_set_tim,
3560 /* Hard-reset the chip. Do not call this directly.
3561 * Use b43legacy_controller_restart()
3563 static void b43legacy_chip_reset(struct work_struct *work)
3565 struct b43legacy_wldev *dev =
3566 container_of(work, struct b43legacy_wldev, restart_work);
3567 struct b43legacy_wl *wl = dev->wl;
3571 mutex_lock(&wl->mutex);
3573 prev_status = b43legacy_status(dev);
3574 /* Bring the device down... */
3575 if (prev_status >= B43legacy_STAT_STARTED)
3576 b43legacy_wireless_core_stop(dev);
3577 if (prev_status >= B43legacy_STAT_INITIALIZED)
3578 b43legacy_wireless_core_exit(dev);
3580 /* ...and up again. */
3581 if (prev_status >= B43legacy_STAT_INITIALIZED) {
3582 err = b43legacy_wireless_core_init(dev);
3586 if (prev_status >= B43legacy_STAT_STARTED) {
3587 err = b43legacy_wireless_core_start(dev);
3589 b43legacy_wireless_core_exit(dev);
3595 wl->current_dev = NULL; /* Failed to init the dev. */
3596 mutex_unlock(&wl->mutex);
3598 b43legacyerr(wl, "Controller restart FAILED\n");
3600 b43legacyinfo(wl, "Controller restarted\n");
3603 static int b43legacy_setup_modes(struct b43legacy_wldev *dev,
3607 struct ieee80211_hw *hw = dev->wl->hw;
3608 struct b43legacy_phy *phy = &dev->phy;
3610 phy->possible_phymodes = 0;
3612 hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
3613 &b43legacy_band_2GHz_BPHY;
3614 phy->possible_phymodes |= B43legacy_PHYMODE_B;
3618 hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
3619 &b43legacy_band_2GHz_GPHY;
3620 phy->possible_phymodes |= B43legacy_PHYMODE_G;
3626 static void b43legacy_wireless_core_detach(struct b43legacy_wldev *dev)
3628 /* We release firmware that late to not be required to re-request
3629 * is all the time when we reinit the core. */
3630 b43legacy_release_firmware(dev);
3633 static int b43legacy_wireless_core_attach(struct b43legacy_wldev *dev)
3635 struct b43legacy_wl *wl = dev->wl;
3636 struct ssb_bus *bus = dev->dev->bus;
3637 struct pci_dev *pdev = bus->host_pci;
3643 /* Do NOT do any device initialization here.
3644 * Do it in wireless_core_init() instead.
3645 * This function is for gathering basic information about the HW, only.
3646 * Also some structs may be set up here. But most likely you want to
3647 * have that in core_init(), too.
3650 err = ssb_bus_powerup(bus, 0);
3652 b43legacyerr(wl, "Bus powerup failed\n");
3655 /* Get the PHY type. */
3656 if (dev->dev->id.revision >= 5) {
3659 tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
3660 have_gphy = !!(tmshigh & B43legacy_TMSHIGH_GPHY);
3663 } else if (dev->dev->id.revision == 4)
3668 dev->phy.gmode = (have_gphy || have_bphy);
3669 tmp = dev->phy.gmode ? B43legacy_TMSLOW_GMODE : 0;
3670 b43legacy_wireless_core_reset(dev, tmp);
3672 err = b43legacy_phy_versioning(dev);
3675 /* Check if this device supports multiband. */
3677 (pdev->device != 0x4312 &&
3678 pdev->device != 0x4319 &&
3679 pdev->device != 0x4324)) {
3680 /* No multiband support. */
3683 switch (dev->phy.type) {
3684 case B43legacy_PHYTYPE_B:
3687 case B43legacy_PHYTYPE_G:
3691 B43legacy_BUG_ON(1);
3694 dev->phy.gmode = (have_gphy || have_bphy);
3695 tmp = dev->phy.gmode ? B43legacy_TMSLOW_GMODE : 0;
3696 b43legacy_wireless_core_reset(dev, tmp);
3698 err = b43legacy_validate_chipaccess(dev);
3701 err = b43legacy_setup_modes(dev, have_bphy, have_gphy);
3705 /* Now set some default "current_dev" */
3706 if (!wl->current_dev)
3707 wl->current_dev = dev;
3708 INIT_WORK(&dev->restart_work, b43legacy_chip_reset);
3710 b43legacy_radio_turn_off(dev, 1);
3711 b43legacy_switch_analog(dev, 0);
3712 ssb_device_disable(dev->dev, 0);
3713 ssb_bus_may_powerdown(bus);
3719 ssb_bus_may_powerdown(bus);
3723 static void b43legacy_one_core_detach(struct ssb_device *dev)
3725 struct b43legacy_wldev *wldev;
3726 struct b43legacy_wl *wl;
3728 /* Do not cancel ieee80211-workqueue based work here.
3729 * See comment in b43legacy_remove(). */
3731 wldev = ssb_get_drvdata(dev);
3733 b43legacy_debugfs_remove_device(wldev);
3734 b43legacy_wireless_core_detach(wldev);
3735 list_del(&wldev->list);
3737 ssb_set_drvdata(dev, NULL);
3741 static int b43legacy_one_core_attach(struct ssb_device *dev,
3742 struct b43legacy_wl *wl)
3744 struct b43legacy_wldev *wldev;
3745 struct pci_dev *pdev;
3748 if (!list_empty(&wl->devlist)) {
3749 /* We are not the first core on this chip. */
3750 pdev = dev->bus->host_pci;
3751 /* Only special chips support more than one wireless
3752 * core, although some of the other chips have more than
3753 * one wireless core as well. Check for this and
3757 ((pdev->device != 0x4321) &&
3758 (pdev->device != 0x4313) &&
3759 (pdev->device != 0x431A))) {
3760 b43legacydbg(wl, "Ignoring unconnected 802.11 core\n");
3765 wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
3771 b43legacy_set_status(wldev, B43legacy_STAT_UNINIT);
3772 wldev->bad_frames_preempt = modparam_bad_frames_preempt;
3773 tasklet_init(&wldev->isr_tasklet,
3774 (void (*)(unsigned long))b43legacy_interrupt_tasklet,
3775 (unsigned long)wldev);
3777 wldev->__using_pio = 1;
3778 INIT_LIST_HEAD(&wldev->list);
3780 err = b43legacy_wireless_core_attach(wldev);
3782 goto err_kfree_wldev;
3784 list_add(&wldev->list, &wl->devlist);
3786 ssb_set_drvdata(dev, wldev);
3787 b43legacy_debugfs_add_device(wldev);
3796 static void b43legacy_sprom_fixup(struct ssb_bus *bus)
3798 /* boardflags workarounds */
3799 if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
3800 bus->boardinfo.type == 0x4E &&
3801 bus->boardinfo.rev > 0x40)
3802 bus->sprom.boardflags_lo |= B43legacy_BFL_PACTRL;
3805 static void b43legacy_wireless_exit(struct ssb_device *dev,
3806 struct b43legacy_wl *wl)
3808 struct ieee80211_hw *hw = wl->hw;
3810 ssb_set_devtypedata(dev, NULL);
3811 ieee80211_free_hw(hw);
3814 static int b43legacy_wireless_init(struct ssb_device *dev)
3816 struct ssb_sprom *sprom = &dev->bus->sprom;
3817 struct ieee80211_hw *hw;
3818 struct b43legacy_wl *wl;
3821 b43legacy_sprom_fixup(dev->bus);
3823 hw = ieee80211_alloc_hw(sizeof(*wl), &b43legacy_hw_ops);
3825 b43legacyerr(NULL, "Could not allocate ieee80211 device\n");
3830 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
3831 IEEE80211_HW_SIGNAL_DBM |
3832 IEEE80211_HW_NOISE_DBM;
3833 hw->wiphy->interface_modes =
3834 BIT(NL80211_IFTYPE_AP) |
3835 BIT(NL80211_IFTYPE_STATION) |
3836 BIT(NL80211_IFTYPE_WDS) |
3837 BIT(NL80211_IFTYPE_ADHOC);
3838 hw->queues = 1; /* FIXME: hardware has more queues */
3840 SET_IEEE80211_DEV(hw, dev->dev);
3841 if (is_valid_ether_addr(sprom->et1mac))
3842 SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
3844 SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
3846 /* Get and initialize struct b43legacy_wl */
3847 wl = hw_to_b43legacy_wl(hw);
3848 memset(wl, 0, sizeof(*wl));
3850 spin_lock_init(&wl->irq_lock);
3851 spin_lock_init(&wl->leds_lock);
3852 mutex_init(&wl->mutex);
3853 INIT_LIST_HEAD(&wl->devlist);
3854 INIT_WORK(&wl->beacon_update_trigger, b43legacy_beacon_update_trigger_work);
3856 ssb_set_devtypedata(dev, wl);
3857 b43legacyinfo(wl, "Broadcom %04X WLAN found\n", dev->bus->chip_id);
3863 static int b43legacy_probe(struct ssb_device *dev,
3864 const struct ssb_device_id *id)
3866 struct b43legacy_wl *wl;
3870 wl = ssb_get_devtypedata(dev);
3872 /* Probing the first core - setup common struct b43legacy_wl */
3874 err = b43legacy_wireless_init(dev);
3877 wl = ssb_get_devtypedata(dev);
3878 B43legacy_WARN_ON(!wl);
3880 err = b43legacy_one_core_attach(dev, wl);
3882 goto err_wireless_exit;
3885 err = ieee80211_register_hw(wl->hw);
3887 goto err_one_core_detach;
3893 err_one_core_detach:
3894 b43legacy_one_core_detach(dev);
3897 b43legacy_wireless_exit(dev, wl);
3901 static void b43legacy_remove(struct ssb_device *dev)
3903 struct b43legacy_wl *wl = ssb_get_devtypedata(dev);
3904 struct b43legacy_wldev *wldev = ssb_get_drvdata(dev);
3906 /* We must cancel any work here before unregistering from ieee80211,
3907 * as the ieee80211 unreg will destroy the workqueue. */
3908 cancel_work_sync(&wldev->restart_work);
3910 B43legacy_WARN_ON(!wl);
3911 if (wl->current_dev == wldev)
3912 ieee80211_unregister_hw(wl->hw);
3914 b43legacy_one_core_detach(dev);
3916 if (list_empty(&wl->devlist))
3917 /* Last core on the chip unregistered.
3918 * We can destroy common struct b43legacy_wl.
3920 b43legacy_wireless_exit(dev, wl);
3923 /* Perform a hardware reset. This can be called from any context. */
3924 void b43legacy_controller_restart(struct b43legacy_wldev *dev,
3927 /* Must avoid requeueing, if we are in shutdown. */
3928 if (b43legacy_status(dev) < B43legacy_STAT_INITIALIZED)
3930 b43legacyinfo(dev->wl, "Controller RESET (%s) ...\n", reason);
3931 queue_work(dev->wl->hw->workqueue, &dev->restart_work);
3936 static int b43legacy_suspend(struct ssb_device *dev, pm_message_t state)
3938 struct b43legacy_wldev *wldev = ssb_get_drvdata(dev);
3939 struct b43legacy_wl *wl = wldev->wl;
3941 b43legacydbg(wl, "Suspending...\n");
3943 mutex_lock(&wl->mutex);
3944 wldev->suspend_init_status = b43legacy_status(wldev);
3945 if (wldev->suspend_init_status >= B43legacy_STAT_STARTED)
3946 b43legacy_wireless_core_stop(wldev);
3947 if (wldev->suspend_init_status >= B43legacy_STAT_INITIALIZED)
3948 b43legacy_wireless_core_exit(wldev);
3949 mutex_unlock(&wl->mutex);
3951 b43legacydbg(wl, "Device suspended.\n");
3956 static int b43legacy_resume(struct ssb_device *dev)
3958 struct b43legacy_wldev *wldev = ssb_get_drvdata(dev);
3959 struct b43legacy_wl *wl = wldev->wl;
3962 b43legacydbg(wl, "Resuming...\n");
3964 mutex_lock(&wl->mutex);
3965 if (wldev->suspend_init_status >= B43legacy_STAT_INITIALIZED) {
3966 err = b43legacy_wireless_core_init(wldev);
3968 b43legacyerr(wl, "Resume failed at core init\n");
3972 if (wldev->suspend_init_status >= B43legacy_STAT_STARTED) {
3973 err = b43legacy_wireless_core_start(wldev);
3975 b43legacy_wireless_core_exit(wldev);
3976 b43legacyerr(wl, "Resume failed at core start\n");
3981 b43legacydbg(wl, "Device resumed.\n");
3983 mutex_unlock(&wl->mutex);
3987 #else /* CONFIG_PM */
3988 # define b43legacy_suspend NULL
3989 # define b43legacy_resume NULL
3990 #endif /* CONFIG_PM */
3992 static struct ssb_driver b43legacy_ssb_driver = {
3993 .name = KBUILD_MODNAME,
3994 .id_table = b43legacy_ssb_tbl,
3995 .probe = b43legacy_probe,
3996 .remove = b43legacy_remove,
3997 .suspend = b43legacy_suspend,
3998 .resume = b43legacy_resume,
4001 static void b43legacy_print_driverinfo(void)
4003 const char *feat_pci = "", *feat_leds = "", *feat_rfkill = "",
4004 *feat_pio = "", *feat_dma = "";
4006 #ifdef CONFIG_B43LEGACY_PCI_AUTOSELECT
4009 #ifdef CONFIG_B43LEGACY_LEDS
4012 #ifdef CONFIG_B43LEGACY_RFKILL
4015 #ifdef CONFIG_B43LEGACY_PIO
4018 #ifdef CONFIG_B43LEGACY_DMA
4021 printk(KERN_INFO "Broadcom 43xx-legacy driver loaded "
4022 "[ Features: %s%s%s%s%s, Firmware-ID: "
4023 B43legacy_SUPPORTED_FIRMWARE_ID " ]\n",
4024 feat_pci, feat_leds, feat_rfkill, feat_pio, feat_dma);
4027 static int __init b43legacy_init(void)
4031 b43legacy_debugfs_init();
4033 err = ssb_driver_register(&b43legacy_ssb_driver);
4037 b43legacy_print_driverinfo();
4042 b43legacy_debugfs_exit();
4046 static void __exit b43legacy_exit(void)
4048 ssb_driver_unregister(&b43legacy_ssb_driver);
4049 b43legacy_debugfs_exit();
4052 module_init(b43legacy_init)
4053 module_exit(b43legacy_exit)