2 * arch/xtensa/kernel/head.S
4 * Xtensa Processor startup code.
6 * This file is subject to the terms and conditions of the GNU General Public
7 * License. See the file "COPYING" in the main directory of this archive
10 * Copyright (C) 2001 - 2005 Tensilica Inc.
12 * Chris Zankel <chris@zankel.net>
13 * Marc Gauthier <marc@tensilica.com, marc@alumni.uwaterloo.ca>
14 * Joe Taylor <joe@tensilica.com, joetylr@yahoo.com>
18 #include <xtensa/cacheasm.h>
19 #include <linux/config.h>
20 #include <asm/processor.h>
24 * This module contains the entry code for kernel images. It performs the
25 * minimal setup needed to call the generic C routines.
29 * - The kernel image has been loaded to the actual address where it was
31 * - a2 contains either 0 or a pointer to a list of boot parameters.
32 * (see setup.c for more details)
36 .macro iterate from, to , cmd
37 .ifeq ((\to - \from) & ~0xfff)
39 iterate "(\from+1)", \to, \cmd
46 * The bootloader passes a pointer to a list of boot parameters in a2.
49 /* The first bytes of the kernel image must be an instruction, so we
50 * manually allocate and define the literal constant we need for a jx
54 .section .head.text, "ax"
66 /* Disable interrupts and exceptions. */
68 movi a0, XCHAL_PS_EXCM_MASK
71 /* Preserve the pointer to the boot parameter list in EXCSAVE_1 */
75 /* Start with a fresh windowbase and windowstart. */
83 /* Set a0 to 0 for the remaining initialization. */
87 /* Clear debugging registers. */
95 .macro reset_dbreak num
96 wsr a0, DBREAKC + \num
99 iterate 0, XCHAL_NUM_IBREAK-1, reset_dbreak
102 /* Clear CCOUNT (not really necessary, but nice) */
104 wsr a0, CCOUNT # not really necessary, but nice
106 /* Disable zero-loops. */
112 /* Disable all timers. */
114 .macro reset_timer num
115 wsr a0, CCOMPARE_0 + \num
117 iterate 0, XCHAL_NUM_TIMERS-1, reset_timer
119 /* Interrupt initialization. */
121 movi a2, XCHAL_INTTYPE_MASK_SOFTWARE | XCHAL_INTTYPE_MASK_EXTERN_EDGE
125 /* Disable coprocessors. */
131 /* Set PS.INTLEVEL=1, PS.WOE=0, kernel stack, PS.EXCM=0
133 * Note: PS.EXCM must be cleared before using any loop
134 * instructions; otherwise, they are silently disabled, and
135 * at most one iteration of the loop is executed.
142 /* Initialize the caches.
143 * Does not include flushing writeback d-cache.
144 * a6, a7 are just working registers (clobbered).
150 /* Unpack data sections
152 * The linker script used to build the Linux kernel image
153 * creates a table located at __boot_reloc_table_start
154 * that contans the information what data needs to be unpacked.
159 movi a2, __boot_reloc_table_start
160 movi a3, __boot_reloc_table_end
162 1: beq a2, a3, 3f # no more entries?
163 l32i a4, a2, 0 # start destination (in RAM)
164 l32i a5, a2, 4 # end desination (in RAM)
165 l32i a6, a2, 8 # start source (in ROM)
166 addi a2, a2, 12 # next entry
167 beq a4, a5, 1b # skip, empty entry
168 beq a4, a6, 1b # skip, source and dest. are the same
170 2: l32i a7, a6, 0 # load word
172 s32i a7, a4, 0 # store word
178 /* All code and initialized data segments have been copied.
179 * Now clear the BSS segment.
182 movi a2, _bss_start # start of BSS
183 movi a3, _bss_end # end of BSS
189 #if XCHAL_DCACHE_IS_WRITEBACK
191 /* After unpacking, flush the writeback cache to memory so the
192 * instructions/data are available.
195 dcache_writeback_all a2, a3
198 /* Setup stack and enable window exceptions (keep irqs disabled) */
200 movi a1, init_thread_union
201 addi a1, a1, KERNEL_STACK_SIZE
203 movi a2, 0x00040001 # WOE=1, INTLEVEL=1, UM=0
204 wsr a2, PS # (enable reg-windows; progmode stack)
207 /* Set up EXCSAVE[DEBUGLEVEL] to point to the Debug Exception Handler.*/
209 movi a2, debug_exception
210 wsr a2, EXCSAVE + XCHAL_DEBUGLEVEL
212 /* Set up EXCSAVE[1] to point to the exc_table. */
217 /* init_arch kick-starts the linux kernel */
222 movi a4, start_kernel
226 j should_never_return
228 /* Define some common data structures here. We define them
229 * here in this assembly file due to their unusual alignment
233 .comm swapper_pg_dir,PAGE_SIZE,PAGE_SIZE
234 .comm empty_bad_page_table,PAGE_SIZE,PAGE_SIZE
235 .comm empty_bad_page,PAGE_SIZE,PAGE_SIZE
236 .comm empty_zero_page,PAGE_SIZE,PAGE_SIZE