5 select SH_WRITETHROUGH if !CPU_SH2A
21 select CPU_HAS_PTEA if (!CPU_SUBTYPE_ST40 && !CPU_SH4A) || CPU_SHX2
31 config CPU_SUBTYPE_ST40
34 select CPU_HAS_INTC2_IRQ
43 prompt "Processor sub-type selection"
49 # SH-2 Processor Support
51 config CPU_SUBTYPE_SH7619
52 bool "Support SH7619 processor"
54 select CPU_HAS_IPR_IRQ
56 # SH-2A Processor Support
58 config CPU_SUBTYPE_SH7206
59 bool "Support SH7206 processor"
61 select CPU_HAS_IPR_IRQ
63 # SH-3 Processor Support
65 config CPU_SUBTYPE_SH7300
66 bool "Support SH7300 processor"
69 config CPU_SUBTYPE_SH7705
70 bool "Support SH7705 processor"
72 select CPU_HAS_IPR_IRQ
73 select CPU_HAS_PINT_IRQ
75 config CPU_SUBTYPE_SH7706
76 bool "Support SH7706 processor"
78 select CPU_HAS_IPR_IRQ
80 Select SH7706 if you have a 133 Mhz SH-3 HD6417706 CPU.
82 config CPU_SUBTYPE_SH7707
83 bool "Support SH7707 processor"
85 select CPU_HAS_PINT_IRQ
87 Select SH7707 if you have a 60 Mhz SH-3 HD6417707 CPU.
89 config CPU_SUBTYPE_SH7708
90 bool "Support SH7708 processor"
93 Select SH7708 if you have a 60 Mhz SH-3 HD6417708S or
94 if you have a 100 Mhz SH-3 HD6417708R CPU.
96 config CPU_SUBTYPE_SH7709
97 bool "Support SH7709 processor"
99 select CPU_HAS_IPR_IRQ
100 select CPU_HAS_PINT_IRQ
102 Select SH7709 if you have a 80 Mhz SH-3 HD6417709 CPU.
104 config CPU_SUBTYPE_SH7710
105 bool "Support SH7710 processor"
107 select CPU_HAS_IPR_IRQ
109 Select SH7710 if you have a SH3-DSP SH7710 CPU.
111 config CPU_SUBTYPE_SH7712
112 bool "Support SH7712 processor"
114 select CPU_HAS_IPR_IRQ
116 Select SH7712 if you have a SH3-DSP SH7712 CPU.
118 # SH-4 Processor Support
120 config CPU_SUBTYPE_SH7750
121 bool "Support SH7750 processor"
123 select CPU_HAS_INTC_IRQ
125 Select SH7750 if you have a 200 Mhz SH-4 HD6417750 CPU.
127 config CPU_SUBTYPE_SH7091
128 bool "Support SH7091 processor"
130 select CPU_HAS_INTC_IRQ
132 Select SH7091 if you have an SH-4 based Sega device (such as
133 the Dreamcast, Naomi, and Naomi 2).
135 config CPU_SUBTYPE_SH7750R
136 bool "Support SH7750R processor"
138 select CPU_HAS_INTC_IRQ
140 config CPU_SUBTYPE_SH7750S
141 bool "Support SH7750S processor"
143 select CPU_HAS_INTC_IRQ
145 config CPU_SUBTYPE_SH7751
146 bool "Support SH7751 processor"
148 select CPU_HAS_INTC_IRQ
150 Select SH7751 if you have a 166 Mhz SH-4 HD6417751 CPU,
151 or if you have a HD6417751R CPU.
153 config CPU_SUBTYPE_SH7751R
154 bool "Support SH7751R processor"
156 select CPU_HAS_INTC_IRQ
158 config CPU_SUBTYPE_SH7760
159 bool "Support SH7760 processor"
161 select CPU_HAS_INTC2_IRQ
162 select CPU_HAS_IPR_IRQ
164 config CPU_SUBTYPE_SH4_202
165 bool "Support SH4-202 processor"
168 # ST40 Processor Support
170 config CPU_SUBTYPE_ST40STB1
171 bool "Support ST40STB1/ST40RA processors"
172 select CPU_SUBTYPE_ST40
174 Select ST40STB1 if you have a ST40RA CPU.
175 This was previously called the ST40STB1, hence the option name.
177 config CPU_SUBTYPE_ST40GX1
178 bool "Support ST40GX1 processor"
179 select CPU_SUBTYPE_ST40
181 Select ST40GX1 if you have a ST40GX1 CPU.
183 # SH-4A Processor Support
185 config CPU_SUBTYPE_SH7770
186 bool "Support SH7770 processor"
189 config CPU_SUBTYPE_SH7780
190 bool "Support SH7780 processor"
192 select CPU_HAS_INTC_IRQ
194 config CPU_SUBTYPE_SH7785
195 bool "Support SH7785 processor"
198 select CPU_HAS_INTC2_IRQ
200 config CPU_SUBTYPE_SHX3
201 bool "Support SH-X3 processor"
204 select CPU_HAS_INTC2_IRQ
206 # SH4AL-DSP Processor Support
208 config CPU_SUBTYPE_SH73180
209 bool "Support SH73180 processor"
212 config CPU_SUBTYPE_SH7343
213 bool "Support SH7343 processor"
216 config CPU_SUBTYPE_SH7722
217 bool "Support SH7722 processor"
220 select CPU_HAS_INTC_IRQ
221 select ARCH_SPARSEMEM_ENABLE
222 select SYS_SUPPORTS_NUMA
226 menu "Memory management options"
232 bool "Support for memory management hardware"
236 Some SH processors (such as SH-2/SH-2A) lack an MMU. In order to
237 boot on these systems, this option must not be set.
239 On other systems (such as the SH-3 and 4) where an MMU exists,
240 turning this off will boot the kernel on these machines with the
241 MMU implicitly switched off.
245 default "0x80000000" if MMU
249 hex "Physical memory start address"
252 Computers built with Hitachi SuperH processors always
253 map the ROM starting at address zero. But the processor
254 does not specify the range that RAM takes.
256 The physical memory (RAM) start address will be automatically
257 set to 08000000. Other platforms, such as the Solution Engine
258 boards typically map RAM at 0C000000.
260 Tweak this only when porting to a new machine which does not
261 already have a defconfig. Changing it from the known correct
262 value on any of the known systems will only lead to disaster.
265 hex "Physical memory size"
268 This sets the default memory size assumed by your SH kernel. It can
269 be overridden as normal by the 'mem=' argument on the kernel command
270 line. If unsure, consult your board specifications or just leave it
271 as 0x00400000 which was the default value before this became
275 bool "Support 32-bit physical addressing through PMB"
276 depends on MMU && (CPU_SUBTYPE_SH7780 || CPU_SUBTYPE_SH7785)
279 If you say Y here, physical addressing will be extended to
280 32-bits through the SH-4A PMB. If this is not set, legacy
281 29-bit physical addressing will be used.
284 bool "Enable extended TLB mode"
285 depends on CPU_SHX2 && MMU && EXPERIMENTAL
287 Selecting this option will enable the extended mode of the SH-X2
288 TLB. For legacy SH-X behaviour and interoperability, say N. For
289 all of the fun new features and a willingless to submit bug reports,
293 bool "Support vsyscall page"
297 This will enable support for the kernel mapping a vDSO page
298 in process space, and subsequently handing down the entry point
299 to the libc through the ELF auxiliary vector.
301 From the kernel side this is used for the signal trampoline.
302 For systems with an MMU that can afford to give up a page,
303 (the default value) say Y.
306 bool "Non Uniform Memory Access (NUMA) Support"
307 depends on MMU && SYS_SUPPORTS_NUMA && EXPERIMENTAL
310 Some SH systems have many various memories scattered around
311 the address space, each with varying latencies. This enables
312 support for these blocks by binding them to nodes and allowing
313 memory policies to be used for prioritizing and controlling
314 allocation behaviour.
319 depends on NEED_MULTIPLE_NODES
321 config ARCH_FLATMEM_ENABLE
325 config ARCH_SPARSEMEM_ENABLE
327 select SPARSEMEM_STATIC
329 config ARCH_SPARSEMEM_DEFAULT
332 config MAX_ACTIVE_REGIONS
334 default "2" if (CPU_SUBTYPE_SH7722 && SPARSEMEM)
337 config ARCH_POPULATES_NODE_MAP
340 config ARCH_SELECT_MEMORY_MODEL
343 config ARCH_ENABLE_MEMORY_HOTPLUG
347 config ARCH_MEMORY_PROBE
349 depends on MEMORY_HOTPLUG
352 prompt "Kernel page size"
353 default PAGE_SIZE_4KB
358 This is the default page size used by all SuperH CPUs.
362 depends on EXPERIMENTAL && X2TLB
364 This enables 8kB pages as supported by SH-X2 and later MMUs.
366 config PAGE_SIZE_64KB
368 depends on EXPERIMENTAL && CPU_SH4
370 This enables support for 64kB pages, possible on all SH-4
371 CPUs and later. Highly experimental, not recommended.
376 prompt "HugeTLB page size"
377 depends on HUGETLB_PAGE && CPU_SH4 && MMU
378 default HUGETLB_PAGE_SIZE_64K
380 config HUGETLB_PAGE_SIZE_64K
383 config HUGETLB_PAGE_SIZE_256K
387 config HUGETLB_PAGE_SIZE_1MB
390 config HUGETLB_PAGE_SIZE_4MB
394 config HUGETLB_PAGE_SIZE_64MB
404 menu "Cache configuration"
406 config SH7705_CACHE_32KB
407 bool "Enable 32KB cache size for SH7705"
408 depends on CPU_SUBTYPE_SH7705
411 config SH_DIRECT_MAPPED
412 bool "Use direct-mapped caching"
415 Selecting this option will configure the caches to be direct-mapped,
416 even if the cache supports a 2 or 4-way mode. This is useful primarily
417 for debugging on platforms with 2 and 4-way caches (SH7750R/SH7751R,
418 SH4-202, SH4-501, etc.)
420 Turn this option off for platforms that do not have a direct-mapped
421 cache, and you have no need to run the caches in such a configuration.
423 config SH_WRITETHROUGH
424 bool "Use write-through caching"
426 Selecting this option will configure the caches in write-through
427 mode, as opposed to the default write-back configuration.
429 Since there's sill some aliasing issues on SH-4, this option will
430 unfortunately still require the majority of flushing functions to
431 be implemented to deal with aliasing.