2 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * as published by the Free Software Foundation; either version
7 * 2 of the License, or (at your option) any later version.
9 * Modified by Cort Dougan (cort@cs.nmt.edu)
10 * and Paul Mackerras (paulus@samba.org)
14 * This file handles the architecture-dependent parts of hardware exceptions
17 #include <linux/config.h>
18 #include <linux/errno.h>
19 #include <linux/sched.h>
20 #include <linux/kernel.h>
22 #include <linux/stddef.h>
23 #include <linux/unistd.h>
24 #include <linux/ptrace.h>
25 #include <linux/slab.h>
26 #include <linux/user.h>
27 #include <linux/a.out.h>
28 #include <linux/interrupt.h>
29 #include <linux/init.h>
30 #include <linux/module.h>
31 #include <linux/prctl.h>
32 #include <linux/delay.h>
33 #include <linux/kprobes.h>
34 #include <linux/kexec.h>
35 #include <linux/backlight.h>
37 #include <asm/kdebug.h>
38 #include <asm/pgtable.h>
39 #include <asm/uaccess.h>
40 #include <asm/system.h>
42 #include <asm/machdep.h>
48 #ifdef CONFIG_PMAC_BACKLIGHT
49 #include <asm/backlight.h>
52 #include <asm/firmware.h>
53 #include <asm/processor.h>
56 #ifdef CONFIG_PPC64 /* XXX */
57 #define _IO_BASE pci_io_base
60 #ifdef CONFIG_DEBUGGER
61 int (*__debugger)(struct pt_regs *regs);
62 int (*__debugger_ipi)(struct pt_regs *regs);
63 int (*__debugger_bpt)(struct pt_regs *regs);
64 int (*__debugger_sstep)(struct pt_regs *regs);
65 int (*__debugger_iabr_match)(struct pt_regs *regs);
66 int (*__debugger_dabr_match)(struct pt_regs *regs);
67 int (*__debugger_fault_handler)(struct pt_regs *regs);
69 EXPORT_SYMBOL(__debugger);
70 EXPORT_SYMBOL(__debugger_ipi);
71 EXPORT_SYMBOL(__debugger_bpt);
72 EXPORT_SYMBOL(__debugger_sstep);
73 EXPORT_SYMBOL(__debugger_iabr_match);
74 EXPORT_SYMBOL(__debugger_dabr_match);
75 EXPORT_SYMBOL(__debugger_fault_handler);
78 ATOMIC_NOTIFIER_HEAD(powerpc_die_chain);
80 int register_die_notifier(struct notifier_block *nb)
82 return atomic_notifier_chain_register(&powerpc_die_chain, nb);
84 EXPORT_SYMBOL(register_die_notifier);
86 int unregister_die_notifier(struct notifier_block *nb)
88 return atomic_notifier_chain_unregister(&powerpc_die_chain, nb);
90 EXPORT_SYMBOL(unregister_die_notifier);
93 * Trap & Exception support
96 static DEFINE_SPINLOCK(die_lock);
98 int die(const char *str, struct pt_regs *regs, long err)
100 static int die_counter, crash_dump_start = 0;
106 spin_lock_irq(&die_lock);
108 #ifdef CONFIG_PMAC_BACKLIGHT
109 mutex_lock(&pmac_backlight_mutex);
110 if (machine_is(powermac) && pmac_backlight) {
111 struct backlight_properties *props;
113 down(&pmac_backlight->sem);
114 props = pmac_backlight->props;
115 props->brightness = props->max_brightness;
116 props->power = FB_BLANK_UNBLANK;
117 props->update_status(pmac_backlight);
118 up(&pmac_backlight->sem);
120 mutex_unlock(&pmac_backlight_mutex);
122 printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter);
123 #ifdef CONFIG_PREEMPT
127 printk("SMP NR_CPUS=%d ", NR_CPUS);
129 #ifdef CONFIG_DEBUG_PAGEALLOC
130 printk("DEBUG_PAGEALLOC ");
135 printk("%s\n", ppc_md.name ? "" : ppc_md.name);
141 if (!crash_dump_start && kexec_should_crash(current)) {
142 crash_dump_start = 1;
143 spin_unlock_irq(&die_lock);
147 spin_unlock_irq(&die_lock);
148 if (crash_dump_start)
150 * Only for soft-reset: Other CPUs will be responded to an IPI
151 * sent by first kexec CPU.
157 panic("Fatal exception in interrupt");
161 printk(KERN_EMERG "Fatal exception: panic in 5 seconds\n");
164 panic("Fatal exception");
171 void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr)
175 if (!user_mode(regs)) {
176 if (die("Exception in kernel mode", regs, signr))
180 memset(&info, 0, sizeof(info));
181 info.si_signo = signr;
183 info.si_addr = (void __user *) addr;
184 force_sig_info(signr, &info, current);
187 * Init gets no signals that it doesn't have a handler for.
188 * That's all very well, but if it has caused a synchronous
189 * exception and we ignore the resulting signal, it will just
190 * generate the same exception over and over again and we get
191 * nowhere. Better to kill it and let the kernel panic.
193 if (current->pid == 1) {
194 __sighandler_t handler;
196 spin_lock_irq(¤t->sighand->siglock);
197 handler = current->sighand->action[signr-1].sa.sa_handler;
198 spin_unlock_irq(¤t->sighand->siglock);
199 if (handler == SIG_DFL) {
200 /* init has generated a synchronous exception
201 and it doesn't have a handler for the signal */
202 printk(KERN_CRIT "init has generated signal %d "
203 "but has no handler for it\n", signr);
210 void system_reset_exception(struct pt_regs *regs)
212 /* See if any machine dependent calls */
213 if (ppc_md.system_reset_exception) {
214 if (ppc_md.system_reset_exception(regs))
218 die("System Reset", regs, SIGABRT);
220 /* Must die if the interrupt is not recoverable */
221 if (!(regs->msr & MSR_RI))
222 panic("Unrecoverable System Reset");
224 /* What should we do here? We could issue a shutdown or hard reset. */
229 * I/O accesses can cause machine checks on powermacs.
230 * Check if the NIP corresponds to the address of a sync
231 * instruction for which there is an entry in the exception
233 * Note that the 601 only takes a machine check on TEA
234 * (transfer error ack) signal assertion, and does not
235 * set any of the top 16 bits of SRR1.
238 static inline int check_io_access(struct pt_regs *regs)
240 #if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
241 unsigned long msr = regs->msr;
242 const struct exception_table_entry *entry;
243 unsigned int *nip = (unsigned int *)regs->nip;
245 if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000)))
246 && (entry = search_exception_tables(regs->nip)) != NULL) {
248 * Check that it's a sync instruction, or somewhere
249 * in the twi; isync; nop sequence that inb/inw/inl uses.
250 * As the address is in the exception table
251 * we should be able to read the instr there.
252 * For the debug message, we look at the preceding
255 if (*nip == 0x60000000) /* nop */
257 else if (*nip == 0x4c00012c) /* isync */
259 if (*nip == 0x7c0004ac || (*nip >> 26) == 3) {
264 rb = (*nip >> 11) & 0x1f;
265 printk(KERN_DEBUG "%s bad port %lx at %p\n",
266 (*nip & 0x100)? "OUT to": "IN from",
267 regs->gpr[rb] - _IO_BASE, nip);
269 regs->nip = entry->fixup;
273 #endif /* CONFIG_PPC_PMAC && CONFIG_PPC32 */
277 #if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
278 /* On 4xx, the reason for the machine check or program exception
280 #define get_reason(regs) ((regs)->dsisr)
281 #ifndef CONFIG_FSL_BOOKE
282 #define get_mc_reason(regs) ((regs)->dsisr)
284 #define get_mc_reason(regs) (mfspr(SPRN_MCSR))
286 #define REASON_FP ESR_FP
287 #define REASON_ILLEGAL (ESR_PIL | ESR_PUO)
288 #define REASON_PRIVILEGED ESR_PPR
289 #define REASON_TRAP ESR_PTR
291 /* single-step stuff */
292 #define single_stepping(regs) (current->thread.dbcr0 & DBCR0_IC)
293 #define clear_single_step(regs) (current->thread.dbcr0 &= ~DBCR0_IC)
296 /* On non-4xx, the reason for the machine check or program
297 exception is in the MSR. */
298 #define get_reason(regs) ((regs)->msr)
299 #define get_mc_reason(regs) ((regs)->msr)
300 #define REASON_FP 0x100000
301 #define REASON_ILLEGAL 0x80000
302 #define REASON_PRIVILEGED 0x40000
303 #define REASON_TRAP 0x20000
305 #define single_stepping(regs) ((regs)->msr & MSR_SE)
306 #define clear_single_step(regs) ((regs)->msr &= ~MSR_SE)
310 * This is "fall-back" implementation for configurations
311 * which don't provide platform-specific machine check info
313 void __attribute__ ((weak))
314 platform_machine_check(struct pt_regs *regs)
318 void machine_check_exception(struct pt_regs *regs)
321 unsigned long reason = get_mc_reason(regs);
323 /* See if any machine dependent calls */
324 if (ppc_md.machine_check_exception)
325 recover = ppc_md.machine_check_exception(regs);
330 if (user_mode(regs)) {
332 _exception(SIGBUS, regs, BUS_ADRERR, regs->nip);
336 #if defined(CONFIG_8xx) && defined(CONFIG_PCI)
337 /* the qspan pci read routines can cause machine checks -- Cort */
338 bad_page_fault(regs, regs->dar, SIGBUS);
342 if (debugger_fault_handler(regs)) {
347 if (check_io_access(regs))
350 #if defined(CONFIG_4xx) && !defined(CONFIG_440A)
351 if (reason & ESR_IMCP) {
352 printk("Instruction");
353 mtspr(SPRN_ESR, reason & ~ESR_IMCP);
356 printk(" machine check in kernel mode.\n");
357 #elif defined(CONFIG_440A)
358 printk("Machine check in kernel mode.\n");
359 if (reason & ESR_IMCP){
360 printk("Instruction Synchronous Machine Check exception\n");
361 mtspr(SPRN_ESR, reason & ~ESR_IMCP);
364 u32 mcsr = mfspr(SPRN_MCSR);
366 printk("Instruction Read PLB Error\n");
368 printk("Data Read PLB Error\n");
370 printk("Data Write PLB Error\n");
371 if (mcsr & MCSR_TLBP)
372 printk("TLB Parity Error\n");
373 if (mcsr & MCSR_ICP){
374 flush_instruction_cache();
375 printk("I-Cache Parity Error\n");
377 if (mcsr & MCSR_DCSP)
378 printk("D-Cache Search Parity Error\n");
379 if (mcsr & MCSR_DCFP)
380 printk("D-Cache Flush Parity Error\n");
381 if (mcsr & MCSR_IMPE)
382 printk("Machine Check exception is imprecise\n");
385 mtspr(SPRN_MCSR, mcsr);
387 #elif defined (CONFIG_E500)
388 printk("Machine check in kernel mode.\n");
389 printk("Caused by (from MCSR=%lx): ", reason);
391 if (reason & MCSR_MCP)
392 printk("Machine Check Signal\n");
393 if (reason & MCSR_ICPERR)
394 printk("Instruction Cache Parity Error\n");
395 if (reason & MCSR_DCP_PERR)
396 printk("Data Cache Push Parity Error\n");
397 if (reason & MCSR_DCPERR)
398 printk("Data Cache Parity Error\n");
399 if (reason & MCSR_GL_CI)
400 printk("Guarded Load or Cache-Inhibited stwcx.\n");
401 if (reason & MCSR_BUS_IAERR)
402 printk("Bus - Instruction Address Error\n");
403 if (reason & MCSR_BUS_RAERR)
404 printk("Bus - Read Address Error\n");
405 if (reason & MCSR_BUS_WAERR)
406 printk("Bus - Write Address Error\n");
407 if (reason & MCSR_BUS_IBERR)
408 printk("Bus - Instruction Data Error\n");
409 if (reason & MCSR_BUS_RBERR)
410 printk("Bus - Read Data Bus Error\n");
411 if (reason & MCSR_BUS_WBERR)
412 printk("Bus - Read Data Bus Error\n");
413 if (reason & MCSR_BUS_IPERR)
414 printk("Bus - Instruction Parity Error\n");
415 if (reason & MCSR_BUS_RPERR)
416 printk("Bus - Read Parity Error\n");
417 #elif defined (CONFIG_E200)
418 printk("Machine check in kernel mode.\n");
419 printk("Caused by (from MCSR=%lx): ", reason);
421 if (reason & MCSR_MCP)
422 printk("Machine Check Signal\n");
423 if (reason & MCSR_CP_PERR)
424 printk("Cache Push Parity Error\n");
425 if (reason & MCSR_CPERR)
426 printk("Cache Parity Error\n");
427 if (reason & MCSR_EXCP_ERR)
428 printk("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n");
429 if (reason & MCSR_BUS_IRERR)
430 printk("Bus - Read Bus Error on instruction fetch\n");
431 if (reason & MCSR_BUS_DRERR)
432 printk("Bus - Read Bus Error on data load\n");
433 if (reason & MCSR_BUS_WRERR)
434 printk("Bus - Write Bus Error on buffered store or cache line push\n");
435 #else /* !CONFIG_4xx && !CONFIG_E500 && !CONFIG_E200 */
436 printk("Machine check in kernel mode.\n");
437 printk("Caused by (from SRR1=%lx): ", reason);
438 switch (reason & 0x601F0000) {
440 printk("Machine check signal\n");
442 case 0: /* for 601 */
444 case 0x140000: /* 7450 MSS error and TEA */
445 printk("Transfer error ack signal\n");
448 printk("Data parity error signal\n");
451 printk("Address parity error signal\n");
454 printk("L1 Data Cache error\n");
457 printk("L1 Instruction Cache error\n");
460 printk("L2 data cache parity error\n");
463 printk("Unknown values in msr\n");
465 #endif /* CONFIG_4xx */
468 * Optional platform-provided routine to print out
469 * additional info, e.g. bus error registers.
471 platform_machine_check(regs);
473 if (debugger_fault_handler(regs))
475 die("Machine check", regs, SIGBUS);
477 /* Must die if the interrupt is not recoverable */
478 if (!(regs->msr & MSR_RI))
479 panic("Unrecoverable Machine check");
482 void SMIException(struct pt_regs *regs)
484 die("System Management Interrupt", regs, SIGABRT);
487 void unknown_exception(struct pt_regs *regs)
489 printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n",
490 regs->nip, regs->msr, regs->trap);
492 _exception(SIGTRAP, regs, 0, 0);
495 void instruction_breakpoint_exception(struct pt_regs *regs)
497 if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5,
498 5, SIGTRAP) == NOTIFY_STOP)
500 if (debugger_iabr_match(regs))
502 _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
505 void RunModeException(struct pt_regs *regs)
507 _exception(SIGTRAP, regs, 0, 0);
510 void __kprobes single_step_exception(struct pt_regs *regs)
512 regs->msr &= ~(MSR_SE | MSR_BE); /* Turn off 'trace' bits */
514 if (notify_die(DIE_SSTEP, "single_step", regs, 5,
515 5, SIGTRAP) == NOTIFY_STOP)
517 if (debugger_sstep(regs))
520 _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
524 * After we have successfully emulated an instruction, we have to
525 * check if the instruction was being single-stepped, and if so,
526 * pretend we got a single-step exception. This was pointed out
527 * by Kumar Gala. -- paulus
529 static void emulate_single_step(struct pt_regs *regs)
531 if (single_stepping(regs)) {
532 clear_single_step(regs);
533 _exception(SIGTRAP, regs, TRAP_TRACE, 0);
537 static void parse_fpe(struct pt_regs *regs)
542 flush_fp_to_thread(current);
544 fpscr = current->thread.fpscr.val;
546 /* Invalid operation */
547 if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX))
551 else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX))
555 else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX))
559 else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX))
563 else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX))
566 _exception(SIGFPE, regs, code, regs->nip);
570 * Illegal instruction emulation support. Originally written to
571 * provide the PVR to user applications using the mfspr rd, PVR.
572 * Return non-zero if we can't emulate, or -EFAULT if the associated
573 * memory access caused an access fault. Return zero on success.
575 * There are a couple of ways to do this, either "decode" the instruction
576 * or directly match lots of bits. In this case, matching lots of
577 * bits is faster and easier.
580 #define INST_MFSPR_PVR 0x7c1f42a6
581 #define INST_MFSPR_PVR_MASK 0xfc1fffff
583 #define INST_DCBA 0x7c0005ec
584 #define INST_DCBA_MASK 0x7c0007fe
586 #define INST_MCRXR 0x7c000400
587 #define INST_MCRXR_MASK 0x7c0007fe
589 #define INST_STRING 0x7c00042a
590 #define INST_STRING_MASK 0x7c0007fe
591 #define INST_STRING_GEN_MASK 0x7c00067e
592 #define INST_LSWI 0x7c0004aa
593 #define INST_LSWX 0x7c00042a
594 #define INST_STSWI 0x7c0005aa
595 #define INST_STSWX 0x7c00052a
597 static int emulate_string_inst(struct pt_regs *regs, u32 instword)
599 u8 rT = (instword >> 21) & 0x1f;
600 u8 rA = (instword >> 16) & 0x1f;
601 u8 NB_RB = (instword >> 11) & 0x1f;
606 /* Early out if we are an invalid form of lswx */
607 if ((instword & INST_STRING_MASK) == INST_LSWX)
608 if ((rT == rA) || (rT == NB_RB))
611 EA = (rA == 0) ? 0 : regs->gpr[rA];
613 switch (instword & INST_STRING_MASK) {
617 num_bytes = regs->xer & 0x7f;
621 num_bytes = (NB_RB == 0) ? 32 : NB_RB;
627 while (num_bytes != 0)
630 u32 shift = 8 * (3 - (pos & 0x3));
632 switch ((instword & INST_STRING_MASK)) {
635 if (get_user(val, (u8 __user *)EA))
637 /* first time updating this reg,
641 regs->gpr[rT] |= val << shift;
645 val = regs->gpr[rT] >> shift;
646 if (put_user(val, (u8 __user *)EA))
650 /* move EA to next address */
654 /* manage our position within the register */
665 static int emulate_instruction(struct pt_regs *regs)
670 if (!user_mode(regs) || (regs->msr & MSR_LE))
672 CHECK_FULL_REGS(regs);
674 if (get_user(instword, (u32 __user *)(regs->nip)))
677 /* Emulate the mfspr rD, PVR. */
678 if ((instword & INST_MFSPR_PVR_MASK) == INST_MFSPR_PVR) {
679 rd = (instword >> 21) & 0x1f;
680 regs->gpr[rd] = mfspr(SPRN_PVR);
684 /* Emulating the dcba insn is just a no-op. */
685 if ((instword & INST_DCBA_MASK) == INST_DCBA)
688 /* Emulate the mcrxr insn. */
689 if ((instword & INST_MCRXR_MASK) == INST_MCRXR) {
690 int shift = (instword >> 21) & 0x1c;
691 unsigned long msk = 0xf0000000UL >> shift;
693 regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk);
694 regs->xer &= ~0xf0000000UL;
698 /* Emulate load/store string insn. */
699 if ((instword & INST_STRING_GEN_MASK) == INST_STRING)
700 return emulate_string_inst(regs, instword);
706 * Look through the list of trap instructions that are used for BUG(),
707 * BUG_ON() and WARN_ON() and see if we hit one. At this point we know
708 * that the exception was caused by a trap instruction of some kind.
709 * Returns 1 if we should continue (i.e. it was a WARN_ON) or 0
712 extern struct bug_entry __start___bug_table[], __stop___bug_table[];
714 #ifndef CONFIG_MODULES
715 #define module_find_bug(x) NULL
718 struct bug_entry *find_bug(unsigned long bugaddr)
720 struct bug_entry *bug;
722 for (bug = __start___bug_table; bug < __stop___bug_table; ++bug)
723 if (bugaddr == bug->bug_addr)
725 return module_find_bug(bugaddr);
728 static int check_bug_trap(struct pt_regs *regs)
730 struct bug_entry *bug;
733 if (regs->msr & MSR_PR)
734 return 0; /* not in kernel */
735 addr = regs->nip; /* address of trap instruction */
736 if (addr < PAGE_OFFSET)
738 bug = find_bug(regs->nip);
741 if (bug->line & BUG_WARNING_TRAP) {
742 /* this is a WARN_ON rather than BUG/BUG_ON */
743 printk(KERN_ERR "Badness in %s at %s:%ld\n",
744 bug->function, bug->file,
745 bug->line & ~BUG_WARNING_TRAP);
749 printk(KERN_CRIT "kernel BUG in %s at %s:%ld!\n",
750 bug->function, bug->file, bug->line);
755 void __kprobes program_check_exception(struct pt_regs *regs)
757 unsigned int reason = get_reason(regs);
758 extern int do_mathemu(struct pt_regs *regs);
760 #ifdef CONFIG_MATH_EMULATION
761 /* (reason & REASON_ILLEGAL) would be the obvious thing here,
762 * but there seems to be a hardware bug on the 405GP (RevD)
763 * that means ESR is sometimes set incorrectly - either to
764 * ESR_DST (!?) or 0. In the process of chasing this with the
765 * hardware people - not sure if it can happen on any illegal
766 * instruction or only on FP instructions, whether there is a
767 * pattern to occurences etc. -dgibson 31/Mar/2003 */
768 if (!(reason & REASON_TRAP) && do_mathemu(regs) == 0) {
769 emulate_single_step(regs);
772 #endif /* CONFIG_MATH_EMULATION */
774 if (reason & REASON_FP) {
775 /* IEEE FP exception */
779 if (reason & REASON_TRAP) {
781 if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP)
784 if (debugger_bpt(regs))
786 if (check_bug_trap(regs)) {
790 _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
796 /* Try to emulate it if we should. */
797 if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) {
798 switch (emulate_instruction(regs)) {
801 emulate_single_step(regs);
804 _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
809 if (reason & REASON_PRIVILEGED)
810 _exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
812 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
815 void alignment_exception(struct pt_regs *regs)
819 /* we don't implement logging of alignment exceptions */
820 if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS))
821 fixed = fix_alignment(regs);
824 regs->nip += 4; /* skip over emulated instruction */
825 emulate_single_step(regs);
829 /* Operand address was bad */
830 if (fixed == -EFAULT) {
832 _exception(SIGSEGV, regs, SEGV_ACCERR, regs->dar);
834 /* Search exception table */
835 bad_page_fault(regs, regs->dar, SIGSEGV);
838 _exception(SIGBUS, regs, BUS_ADRALN, regs->dar);
841 void StackOverflow(struct pt_regs *regs)
843 printk(KERN_CRIT "Kernel stack overflow in process %p, r1=%lx\n",
844 current, regs->gpr[1]);
847 panic("kernel stack overflow");
850 void nonrecoverable_exception(struct pt_regs *regs)
852 printk(KERN_ERR "Non-recoverable exception at PC=%lx MSR=%lx\n",
853 regs->nip, regs->msr);
855 die("nonrecoverable exception", regs, SIGKILL);
858 void trace_syscall(struct pt_regs *regs)
860 printk("Task: %p(%d), PC: %08lX/%08lX, Syscall: %3ld, Result: %s%ld %s\n",
861 current, current->pid, regs->nip, regs->link, regs->gpr[0],
862 regs->ccr&0x10000000?"Error=":"", regs->gpr[3], print_tainted());
865 void kernel_fp_unavailable_exception(struct pt_regs *regs)
867 printk(KERN_EMERG "Unrecoverable FP Unavailable Exception "
868 "%lx at %lx\n", regs->trap, regs->nip);
869 die("Unrecoverable FP Unavailable Exception", regs, SIGABRT);
872 void altivec_unavailable_exception(struct pt_regs *regs)
874 #if !defined(CONFIG_ALTIVEC)
875 if (user_mode(regs)) {
876 /* A user program has executed an altivec instruction,
877 but this kernel doesn't support altivec. */
878 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
882 printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception "
883 "%lx at %lx\n", regs->trap, regs->nip);
884 die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT);
887 void performance_monitor_exception(struct pt_regs *regs)
893 void SoftwareEmulation(struct pt_regs *regs)
895 extern int do_mathemu(struct pt_regs *);
896 extern int Soft_emulate_8xx(struct pt_regs *);
899 CHECK_FULL_REGS(regs);
901 if (!user_mode(regs)) {
903 die("Kernel Mode Software FPU Emulation", regs, SIGFPE);
906 #ifdef CONFIG_MATH_EMULATION
907 errcode = do_mathemu(regs);
909 errcode = Soft_emulate_8xx(regs);
913 _exception(SIGFPE, regs, 0, 0);
914 else if (errcode == -EFAULT)
915 _exception(SIGSEGV, regs, 0, 0);
917 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
919 emulate_single_step(regs);
921 #endif /* CONFIG_8xx */
923 #if defined(CONFIG_40x) || defined(CONFIG_BOOKE)
925 void DebugException(struct pt_regs *regs, unsigned long debug_status)
927 if (debug_status & DBSR_IC) { /* instruction completion */
928 regs->msr &= ~MSR_DE;
929 if (user_mode(regs)) {
930 current->thread.dbcr0 &= ~DBCR0_IC;
932 /* Disable instruction completion */
933 mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC);
934 /* Clear the instruction completion event */
935 mtspr(SPRN_DBSR, DBSR_IC);
936 if (debugger_sstep(regs))
939 _exception(SIGTRAP, regs, TRAP_TRACE, 0);
942 #endif /* CONFIG_4xx || CONFIG_BOOKE */
944 #if !defined(CONFIG_TAU_INT)
945 void TAUException(struct pt_regs *regs)
947 printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx %s\n",
948 regs->nip, regs->msr, regs->trap, print_tainted());
950 #endif /* CONFIG_INT_TAU */
952 #ifdef CONFIG_ALTIVEC
953 void altivec_assist_exception(struct pt_regs *regs)
957 if (!user_mode(regs)) {
958 printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode"
959 " at %lx\n", regs->nip);
960 die("Kernel VMX/Altivec assist exception", regs, SIGILL);
963 flush_altivec_to_thread(current);
965 err = emulate_altivec(regs);
967 regs->nip += 4; /* skip emulated instruction */
968 emulate_single_step(regs);
972 if (err == -EFAULT) {
973 /* got an error reading the instruction */
974 _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
976 /* didn't recognize the instruction */
977 /* XXX quick hack for now: set the non-Java bit in the VSCR */
978 if (printk_ratelimit())
979 printk(KERN_ERR "Unrecognized altivec instruction "
980 "in %s at %lx\n", current->comm, regs->nip);
981 current->thread.vscr.u[3] |= 0x10000;
984 #endif /* CONFIG_ALTIVEC */
986 #ifdef CONFIG_FSL_BOOKE
987 void CacheLockingException(struct pt_regs *regs, unsigned long address,
988 unsigned long error_code)
990 /* We treat cache locking instructions from the user
991 * as priv ops, in the future we could try to do
994 if (error_code & (ESR_DLK|ESR_ILK))
995 _exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
998 #endif /* CONFIG_FSL_BOOKE */
1001 void SPEFloatingPointException(struct pt_regs *regs)
1003 unsigned long spefscr;
1007 spefscr = current->thread.spefscr;
1008 fpexc_mode = current->thread.fpexc_mode;
1010 /* Hardware does not neccessarily set sticky
1011 * underflow/overflow/invalid flags */
1012 if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) {
1014 spefscr |= SPEFSCR_FOVFS;
1016 else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) {
1018 spefscr |= SPEFSCR_FUNFS;
1020 else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV))
1022 else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) {
1024 spefscr |= SPEFSCR_FINVS;
1026 else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES))
1029 current->thread.spefscr = spefscr;
1031 _exception(SIGFPE, regs, code, regs->nip);
1037 * We enter here if we get an unrecoverable exception, that is, one
1038 * that happened at a point where the RI (recoverable interrupt) bit
1039 * in the MSR is 0. This indicates that SRR0/1 are live, and that
1040 * we therefore lost state by taking this exception.
1042 void unrecoverable_exception(struct pt_regs *regs)
1044 printk(KERN_EMERG "Unrecoverable exception %lx at %lx\n",
1045 regs->trap, regs->nip);
1046 die("Unrecoverable exception", regs, SIGABRT);
1049 #ifdef CONFIG_BOOKE_WDT
1051 * Default handler for a Watchdog exception,
1052 * spins until a reboot occurs
1054 void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs)
1056 /* Generic WatchdogHandler, implement your own */
1057 mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE));
1061 void WatchdogException(struct pt_regs *regs)
1063 printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n");
1064 WatchdogHandler(regs);
1069 * We enter here if we discover during exception entry that we are
1070 * running in supervisor mode with a userspace value in the stack pointer.
1072 void kernel_bad_stack(struct pt_regs *regs)
1074 printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n",
1075 regs->gpr[1], regs->nip);
1076 die("Bad kernel stack pointer", regs, SIGABRT);
1079 void __init trap_init(void)