1 /* linux/arch/arm/mach-s3c2410/clock.c
3 * Copyright (c) 2004-2005 Simtec Electronics
4 * Ben Dooks <ben@simtec.co.uk>
6 * S3C2410 Clock control support
8 * Based on, and code from linux/arch/arm/mach-versatile/clock.c
10 ** Copyright (C) 2004 ARM Limited.
11 ** Written by Deep Blue Solutions Limited.
14 * This program is free software; you can redistribute it and/or modify
15 * it under the terms of the GNU General Public License as published by
16 * the Free Software Foundation; either version 2 of the License, or
17 * (at your option) any later version.
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 * GNU General Public License for more details.
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, write to the Free Software
26 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
29 #include <linux/init.h>
30 #include <linux/module.h>
31 #include <linux/kernel.h>
32 #include <linux/list.h>
33 #include <linux/errno.h>
34 #include <linux/err.h>
35 #include <linux/platform_device.h>
36 #include <linux/sysdev.h>
37 #include <linux/interrupt.h>
38 #include <linux/ioport.h>
39 #include <linux/clk.h>
40 #include <linux/mutex.h>
42 #include <asm/hardware.h>
43 #include <asm/atomic.h>
47 #include <asm/arch/regs-clock.h>
52 /* clock information */
54 static LIST_HEAD(clocks);
55 static DEFINE_MUTEX(clocks_mutex);
59 void inline s3c24xx_clk_enable(unsigned int clocks, unsigned int enable)
64 local_irq_save(flags);
66 clkcon = __raw_readl(S3C2410_CLKCON);
72 /* ensure none of the special function bits set */
73 clkcon &= ~(S3C2410_CLKCON_IDLE|S3C2410_CLKCON_POWER);
75 __raw_writel(clkcon, S3C2410_CLKCON);
77 local_irq_restore(flags);
80 /* enable and disable calls for use with the clk struct */
82 static int clk_null_enable(struct clk *clk, int enable)
87 int s3c24xx_clkcon_enable(struct clk *clk, int enable)
89 s3c24xx_clk_enable(clk->ctrlbit, enable);
95 struct clk *clk_get(struct device *dev, const char *id)
98 struct clk *clk = ERR_PTR(-ENOENT);
101 if (dev == NULL || dev->bus != &platform_bus_type)
104 idno = to_platform_device(dev)->id;
106 mutex_lock(&clocks_mutex);
108 list_for_each_entry(p, &clocks, list) {
110 strcmp(id, p->name) == 0 &&
111 try_module_get(p->owner)) {
117 /* check for the case where a device was supplied, but the
118 * clock that was being searched for is not device specific */
121 list_for_each_entry(p, &clocks, list) {
122 if (p->id == -1 && strcmp(id, p->name) == 0 &&
123 try_module_get(p->owner)) {
130 mutex_unlock(&clocks_mutex);
134 void clk_put(struct clk *clk)
136 module_put(clk->owner);
139 int clk_enable(struct clk *clk)
144 return (clk->enable)(clk, 1);
147 void clk_disable(struct clk *clk)
150 (clk->enable)(clk, 0);
154 unsigned long clk_get_rate(struct clk *clk)
162 while (clk->parent != NULL && clk->rate == 0)
168 long clk_round_rate(struct clk *clk, unsigned long rate)
173 int clk_set_rate(struct clk *clk, unsigned long rate)
178 struct clk *clk_get_parent(struct clk *clk)
183 EXPORT_SYMBOL(clk_get);
184 EXPORT_SYMBOL(clk_put);
185 EXPORT_SYMBOL(clk_enable);
186 EXPORT_SYMBOL(clk_disable);
187 EXPORT_SYMBOL(clk_get_rate);
188 EXPORT_SYMBOL(clk_round_rate);
189 EXPORT_SYMBOL(clk_set_rate);
190 EXPORT_SYMBOL(clk_get_parent);
194 static struct clk clk_xtal = {
202 static struct clk clk_f = {
210 static struct clk clk_h = {
218 static struct clk clk_p = {
226 /* clocks that could be registered by external code */
228 struct clk s3c24xx_dclk0 = {
233 struct clk s3c24xx_dclk1 = {
238 struct clk s3c24xx_clkout0 = {
243 struct clk s3c24xx_clkout1 = {
248 struct clk s3c24xx_uclk = {
254 /* clock definitions */
256 static struct clk init_clocks[] = {
261 .enable = s3c24xx_clkcon_enable,
262 .ctrlbit = S3C2410_CLKCON_NAND,
267 .enable = s3c24xx_clkcon_enable,
268 .ctrlbit = S3C2410_CLKCON_LCDC,
273 .enable = s3c24xx_clkcon_enable,
274 .ctrlbit = S3C2410_CLKCON_USBH,
276 .name = "usb-device",
279 .enable = s3c24xx_clkcon_enable,
280 .ctrlbit = S3C2410_CLKCON_USBD,
285 .enable = s3c24xx_clkcon_enable,
286 .ctrlbit = S3C2410_CLKCON_PWMT,
291 .enable = s3c24xx_clkcon_enable,
292 .ctrlbit = S3C2410_CLKCON_SDI,
297 .enable = s3c24xx_clkcon_enable,
298 .ctrlbit = S3C2410_CLKCON_UART0,
303 .enable = s3c24xx_clkcon_enable,
304 .ctrlbit = S3C2410_CLKCON_UART1,
309 .enable = s3c24xx_clkcon_enable,
310 .ctrlbit = S3C2410_CLKCON_UART2,
315 .enable = s3c24xx_clkcon_enable,
316 .ctrlbit = S3C2410_CLKCON_GPIO,
321 .enable = s3c24xx_clkcon_enable,
322 .ctrlbit = S3C2410_CLKCON_RTC,
327 .enable = s3c24xx_clkcon_enable,
328 .ctrlbit = S3C2410_CLKCON_ADC,
333 .enable = s3c24xx_clkcon_enable,
334 .ctrlbit = S3C2410_CLKCON_IIC,
339 .enable = s3c24xx_clkcon_enable,
340 .ctrlbit = S3C2410_CLKCON_IIS,
345 .enable = s3c24xx_clkcon_enable,
346 .ctrlbit = S3C2410_CLKCON_SPI,
355 /* initialise the clock system */
357 int s3c24xx_register_clock(struct clk *clk)
359 clk->owner = THIS_MODULE;
361 if (clk->enable == NULL)
362 clk->enable = clk_null_enable;
364 /* add to the list of available clocks */
366 mutex_lock(&clocks_mutex);
367 list_add(&clk->list, &clocks);
368 mutex_unlock(&clocks_mutex);
373 /* initalise all the clocks */
375 int __init s3c24xx_setup_clocks(unsigned long xtal,
380 unsigned long clkslow = __raw_readl(S3C2410_CLKSLOW);
381 struct clk *clkp = init_clocks;
385 printk(KERN_INFO "S3C2410 Clocks, (c) 2004 Simtec Electronics\n");
387 /* initialise the main system clocks */
389 clk_xtal.rate = xtal;
395 /* We must be careful disabling the clocks we are not intending to
396 * be using at boot time, as subsytems such as the LCD which do
397 * their own DMA requests to the bus can cause the system to lockup
398 * if they where in the middle of requesting bus access.
400 * Disabling the LCD clock if the LCD is active is very dangerous,
401 * and therefore the bootloader should be careful to not enable
402 * the LCD clock if it is not needed.
405 s3c24xx_clk_enable(S3C2410_CLKCON_NAND, 0);
406 s3c24xx_clk_enable(S3C2410_CLKCON_USBH, 0);
407 s3c24xx_clk_enable(S3C2410_CLKCON_USBD, 0);
408 s3c24xx_clk_enable(S3C2410_CLKCON_ADC, 0);
409 s3c24xx_clk_enable(S3C2410_CLKCON_IIC, 0);
410 s3c24xx_clk_enable(S3C2410_CLKCON_SPI, 0);
412 /* assume uart clocks are correctly setup */
414 /* register our clocks */
416 if (s3c24xx_register_clock(&clk_xtal) < 0)
417 printk(KERN_ERR "failed to register master xtal\n");
419 if (s3c24xx_register_clock(&clk_f) < 0)
420 printk(KERN_ERR "failed to register cpu fclk\n");
422 if (s3c24xx_register_clock(&clk_h) < 0)
423 printk(KERN_ERR "failed to register cpu hclk\n");
425 if (s3c24xx_register_clock(&clk_p) < 0)
426 printk(KERN_ERR "failed to register cpu pclk\n");
428 /* register clocks from clock array */
430 for (ptr = 0; ptr < ARRAY_SIZE(init_clocks); ptr++, clkp++) {
431 ret = s3c24xx_register_clock(clkp);
433 printk(KERN_ERR "Failed to register clock %s (%d)\n",
438 /* show the clock-slow value */
440 printk("CLOCK: Slow mode (%ld.%ld MHz), %s, MPLL %s, UPLL %s\n",
441 print_mhz(xtal / ( 2 * S3C2410_CLKSLOW_GET_SLOWVAL(clkslow))),
442 (clkslow & S3C2410_CLKSLOW_SLOW) ? "slow" : "fast",
443 (clkslow & S3C2410_CLKSLOW_MPLL_OFF) ? "off" : "on",
444 (clkslow & S3C2410_CLKSLOW_UCLK_OFF) ? "off" : "on");