2  * Frontend driver for mobile DVB-T demodulator DiBcom 3000M-B
 
   3  * DiBcom (http://www.dibcom.fr/)
 
   5  * Copyright (C) 2004-5 Patrick Boettcher (patrick.boettcher@desy.de)
 
   7  * based on GPL code from DibCom, which has
 
   9  * Copyright (C) 2004 Amaury Demol for DiBcom (ademol@dibcom.fr)
 
  11  *      This program is free software; you can redistribute it and/or
 
  12  *      modify it under the terms of the GNU General Public License as
 
  13  *      published by the Free Software Foundation, version 2.
 
  17  *  Amaury Demol (ademol@dibcom.fr) from DiBcom for providing specs and driver
 
  18  *  sources, on which this driver (and the dvb-dibusb) are based.
 
  20  * see Documentation/dvb/README.dibusb for more information
 
  24 #include <linux/config.h>
 
  25 #include <linux/kernel.h>
 
  26 #include <linux/module.h>
 
  27 #include <linux/moduleparam.h>
 
  28 #include <linux/init.h>
 
  29 #include <linux/delay.h>
 
  30 #include <linux/string.h>
 
  31 #include <linux/slab.h>
 
  33 #include "dib3000-common.h"
 
  34 #include "dib3000mb_priv.h"
 
  37 /* Version information */
 
  38 #define DRIVER_VERSION "0.1"
 
  39 #define DRIVER_DESC "DiBcom 3000M-B DVB-T demodulator"
 
  40 #define DRIVER_AUTHOR "Patrick Boettcher, patrick.boettcher@desy.de"
 
  42 #ifdef CONFIG_DVB_DIBCOM_DEBUG
 
  44 module_param(debug, int, 0644);
 
  45 MODULE_PARM_DESC(debug, "set debugging level (1=info,2=xfer,4=setfe,8=getfe (|-able)).");
 
  47 #define deb_info(args...) dprintk(0x01,args)
 
  48 #define deb_xfer(args...) dprintk(0x02,args)
 
  49 #define deb_setf(args...) dprintk(0x04,args)
 
  50 #define deb_getf(args...) dprintk(0x08,args)
 
  52 static int dib3000mb_get_frontend(struct dvb_frontend* fe,
 
  53                                   struct dvb_frontend_parameters *fep);
 
  55 static int dib3000mb_set_frontend(struct dvb_frontend* fe,
 
  56                                   struct dvb_frontend_parameters *fep, int tuner)
 
  58         struct dib3000_state* state = fe->demodulator_priv;
 
  59         struct dvb_ofdm_parameters *ofdm = &fep->u.ofdm;
 
  60         fe_code_rate_t fe_cr = FEC_NONE;
 
  61         int search_state, seq;
 
  63         if (tuner && state->config.pll_set) {
 
  64                 state->config.pll_set(fe, fep);
 
  66                 deb_setf("bandwidth: ");
 
  67                 switch (ofdm->bandwidth) {
 
  70                                 wr_foreach(dib3000mb_reg_timing_freq, dib3000mb_timing_freq[2]);
 
  71                                 wr_foreach(dib3000mb_reg_bandwidth, dib3000mb_bandwidth_8mhz);
 
  75                                 wr_foreach(dib3000mb_reg_timing_freq, dib3000mb_timing_freq[1]);
 
  76                                 wr_foreach(dib3000mb_reg_bandwidth, dib3000mb_bandwidth_7mhz);
 
  80                                 wr_foreach(dib3000mb_reg_timing_freq, dib3000mb_timing_freq[0]);
 
  81                                 wr_foreach(dib3000mb_reg_bandwidth, dib3000mb_bandwidth_6mhz);
 
  86                                 err("unkown bandwidth value.");
 
  90         wr(DIB3000MB_REG_LOCK1_MASK, DIB3000MB_LOCK1_SEARCH_4);
 
  92         deb_setf("transmission mode: ");
 
  93         switch (ofdm->transmission_mode) {
 
  94                 case TRANSMISSION_MODE_2K:
 
  96                         wr(DIB3000MB_REG_FFT, DIB3000_TRANSMISSION_MODE_2K);
 
  98                 case TRANSMISSION_MODE_8K:
 
 100                         wr(DIB3000MB_REG_FFT, DIB3000_TRANSMISSION_MODE_8K);
 
 102                 case TRANSMISSION_MODE_AUTO:
 
 110         switch (ofdm->guard_interval) {
 
 111                 case GUARD_INTERVAL_1_32:
 
 113                         wr(DIB3000MB_REG_GUARD_TIME, DIB3000_GUARD_TIME_1_32);
 
 115                 case GUARD_INTERVAL_1_16:
 
 117                         wr(DIB3000MB_REG_GUARD_TIME, DIB3000_GUARD_TIME_1_16);
 
 119                 case GUARD_INTERVAL_1_8:
 
 121                         wr(DIB3000MB_REG_GUARD_TIME, DIB3000_GUARD_TIME_1_8);
 
 123                 case GUARD_INTERVAL_1_4:
 
 125                         wr(DIB3000MB_REG_GUARD_TIME, DIB3000_GUARD_TIME_1_4);
 
 127                 case GUARD_INTERVAL_AUTO:
 
 134         deb_setf("inversion: ");
 
 135         switch (fep->inversion) {
 
 138                         wr(DIB3000MB_REG_DDS_INV, DIB3000_DDS_INVERSION_OFF);
 
 145                         wr(DIB3000MB_REG_DDS_INV, DIB3000_DDS_INVERSION_ON);
 
 151         deb_setf("constellation: ");
 
 152         switch (ofdm->constellation) {
 
 155                         wr(DIB3000MB_REG_QAM, DIB3000_CONSTELLATION_QPSK);
 
 159                         wr(DIB3000MB_REG_QAM, DIB3000_CONSTELLATION_16QAM);
 
 163                         wr(DIB3000MB_REG_QAM, DIB3000_CONSTELLATION_64QAM);
 
 170         deb_setf("hierachy: ");
 
 171         switch (ofdm->hierarchy_information) {
 
 176                         deb_setf("alpha=1\n");
 
 177                         wr(DIB3000MB_REG_VIT_ALPHA, DIB3000_ALPHA_1);
 
 180                         deb_setf("alpha=2\n");
 
 181                         wr(DIB3000MB_REG_VIT_ALPHA, DIB3000_ALPHA_2);
 
 184                         deb_setf("alpha=4\n");
 
 185                         wr(DIB3000MB_REG_VIT_ALPHA, DIB3000_ALPHA_4);
 
 188                         deb_setf("alpha=auto\n");
 
 194         deb_setf("hierarchy: ");
 
 195         if (ofdm->hierarchy_information == HIERARCHY_NONE) {
 
 197                 wr(DIB3000MB_REG_VIT_HRCH, DIB3000_HRCH_OFF);
 
 198                 wr(DIB3000MB_REG_VIT_HP, DIB3000_SELECT_HP);
 
 199                 fe_cr = ofdm->code_rate_HP;
 
 200         } else if (ofdm->hierarchy_information != HIERARCHY_AUTO) {
 
 202                 wr(DIB3000MB_REG_VIT_HRCH, DIB3000_HRCH_ON);
 
 203                 wr(DIB3000MB_REG_VIT_HP, DIB3000_SELECT_LP);
 
 204                 fe_cr = ofdm->code_rate_LP;
 
 210                         wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_1_2);
 
 214                         wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_2_3);
 
 218                         wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_3_4);
 
 222                         wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_5_6);
 
 226                         wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_7_8);
 
 239                 [ofdm->transmission_mode == TRANSMISSION_MODE_AUTO]
 
 240                 [ofdm->guard_interval == GUARD_INTERVAL_AUTO]
 
 241                 [fep->inversion == INVERSION_AUTO];
 
 243         deb_setf("seq? %d\n", seq);
 
 245         wr(DIB3000MB_REG_SEQ, seq);
 
 247         wr(DIB3000MB_REG_ISI, seq ? DIB3000MB_ISI_INHIBIT : DIB3000MB_ISI_ACTIVATE);
 
 249         if (ofdm->transmission_mode == TRANSMISSION_MODE_2K) {
 
 250                 if (ofdm->guard_interval == GUARD_INTERVAL_1_8) {
 
 251                         wr(DIB3000MB_REG_SYNC_IMPROVEMENT, DIB3000MB_SYNC_IMPROVE_2K_1_8);
 
 253                         wr(DIB3000MB_REG_SYNC_IMPROVEMENT, DIB3000MB_SYNC_IMPROVE_DEFAULT);
 
 256                 wr(DIB3000MB_REG_UNK_121, DIB3000MB_UNK_121_2K);
 
 258                 wr(DIB3000MB_REG_UNK_121, DIB3000MB_UNK_121_DEFAULT);
 
 261         wr(DIB3000MB_REG_MOBILE_ALGO, DIB3000MB_MOBILE_ALGO_OFF);
 
 262         wr(DIB3000MB_REG_MOBILE_MODE_QAM, DIB3000MB_MOBILE_MODE_QAM_OFF);
 
 263         wr(DIB3000MB_REG_MOBILE_MODE, DIB3000MB_MOBILE_MODE_OFF);
 
 265         wr_foreach(dib3000mb_reg_agc_bandwidth, dib3000mb_agc_bandwidth_high);
 
 267         wr(DIB3000MB_REG_ISI, DIB3000MB_ISI_ACTIVATE);
 
 269         wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_AGC + DIB3000MB_RESTART_CTRL);
 
 270         wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_OFF);
 
 272         /* wait for AGC lock */
 
 275         wr_foreach(dib3000mb_reg_agc_bandwidth, dib3000mb_agc_bandwidth_low);
 
 277         /* something has to be auto searched */
 
 278         if (ofdm->constellation == QAM_AUTO ||
 
 279                 ofdm->hierarchy_information == HIERARCHY_AUTO ||
 
 281                 fep->inversion == INVERSION_AUTO) {
 
 284                 deb_setf("autosearch enabled.\n");
 
 286                 wr(DIB3000MB_REG_ISI, DIB3000MB_ISI_INHIBIT);
 
 288                 wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_AUTO_SEARCH);
 
 289                 wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_OFF);
 
 291                 while ((search_state =
 
 292                                 dib3000_search_status(
 
 293                                         rd(DIB3000MB_REG_AS_IRQ_PENDING),
 
 294                                         rd(DIB3000MB_REG_LOCK2_VALUE))) < 0 && as_count++ < 100)
 
 297                 deb_setf("search_state after autosearch %d after %d checks\n",search_state,as_count);
 
 299                 if (search_state == 1) {
 
 300                         struct dvb_frontend_parameters feps;
 
 301                         if (dib3000mb_get_frontend(fe, &feps) == 0) {
 
 302                                 deb_setf("reading tuning data from frontend succeeded.\n");
 
 303                                 return dib3000mb_set_frontend(fe, &feps, 0);
 
 308                 wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_CTRL);
 
 309                 wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_OFF);
 
 315 static int dib3000mb_fe_init(struct dvb_frontend* fe, int mobile_mode)
 
 317         struct dib3000_state* state = fe->demodulator_priv;
 
 319         deb_info("dib3000mb is getting up.\n");
 
 320         wr(DIB3000MB_REG_POWER_CONTROL, DIB3000MB_POWER_UP);
 
 322         wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_AGC);
 
 324         wr(DIB3000MB_REG_RESET_DEVICE, DIB3000MB_RESET_DEVICE);
 
 325         wr(DIB3000MB_REG_RESET_DEVICE, DIB3000MB_RESET_DEVICE_RST);
 
 327         wr(DIB3000MB_REG_CLOCK, DIB3000MB_CLOCK_DEFAULT);
 
 329         wr(DIB3000MB_REG_ELECT_OUT_MODE, DIB3000MB_ELECT_OUT_MODE_ON);
 
 331         wr(DIB3000MB_REG_DDS_FREQ_MSB, DIB3000MB_DDS_FREQ_MSB);
 
 332         wr(DIB3000MB_REG_DDS_FREQ_LSB, DIB3000MB_DDS_FREQ_LSB);
 
 334         wr_foreach(dib3000mb_reg_timing_freq, dib3000mb_timing_freq[2]);
 
 336         wr_foreach(dib3000mb_reg_impulse_noise,
 
 337                         dib3000mb_impulse_noise_values[DIB3000MB_IMPNOISE_OFF]);
 
 339         wr_foreach(dib3000mb_reg_agc_gain, dib3000mb_default_agc_gain);
 
 341         wr(DIB3000MB_REG_PHASE_NOISE, DIB3000MB_PHASE_NOISE_DEFAULT);
 
 343         wr_foreach(dib3000mb_reg_phase_noise, dib3000mb_default_noise_phase);
 
 345         wr_foreach(dib3000mb_reg_lock_duration, dib3000mb_default_lock_duration);
 
 347         wr_foreach(dib3000mb_reg_agc_bandwidth, dib3000mb_agc_bandwidth_low);
 
 349         wr(DIB3000MB_REG_LOCK0_MASK, DIB3000MB_LOCK0_DEFAULT);
 
 350         wr(DIB3000MB_REG_LOCK1_MASK, DIB3000MB_LOCK1_SEARCH_4);
 
 351         wr(DIB3000MB_REG_LOCK2_MASK, DIB3000MB_LOCK2_DEFAULT);
 
 352         wr(DIB3000MB_REG_SEQ, dib3000_seq[1][1][1]);
 
 354         wr_foreach(dib3000mb_reg_bandwidth, dib3000mb_bandwidth_8mhz);
 
 356         wr(DIB3000MB_REG_UNK_68, DIB3000MB_UNK_68);
 
 357         wr(DIB3000MB_REG_UNK_69, DIB3000MB_UNK_69);
 
 358         wr(DIB3000MB_REG_UNK_71, DIB3000MB_UNK_71);
 
 359         wr(DIB3000MB_REG_UNK_77, DIB3000MB_UNK_77);
 
 360         wr(DIB3000MB_REG_UNK_78, DIB3000MB_UNK_78);
 
 361         wr(DIB3000MB_REG_ISI, DIB3000MB_ISI_INHIBIT);
 
 362         wr(DIB3000MB_REG_UNK_92, DIB3000MB_UNK_92);
 
 363         wr(DIB3000MB_REG_UNK_96, DIB3000MB_UNK_96);
 
 364         wr(DIB3000MB_REG_UNK_97, DIB3000MB_UNK_97);
 
 365         wr(DIB3000MB_REG_UNK_106, DIB3000MB_UNK_106);
 
 366         wr(DIB3000MB_REG_UNK_107, DIB3000MB_UNK_107);
 
 367         wr(DIB3000MB_REG_UNK_108, DIB3000MB_UNK_108);
 
 368         wr(DIB3000MB_REG_UNK_122, DIB3000MB_UNK_122);
 
 369         wr(DIB3000MB_REG_MOBILE_MODE_QAM, DIB3000MB_MOBILE_MODE_QAM_OFF);
 
 370         wr(DIB3000MB_REG_BERLEN, DIB3000MB_BERLEN_DEFAULT);
 
 372         wr_foreach(dib3000mb_reg_filter_coeffs, dib3000mb_filter_coeffs);
 
 374         wr(DIB3000MB_REG_MOBILE_ALGO, DIB3000MB_MOBILE_ALGO_ON);
 
 375         wr(DIB3000MB_REG_MULTI_DEMOD_MSB, DIB3000MB_MULTI_DEMOD_MSB);
 
 376         wr(DIB3000MB_REG_MULTI_DEMOD_LSB, DIB3000MB_MULTI_DEMOD_LSB);
 
 378         wr(DIB3000MB_REG_OUTPUT_MODE, DIB3000MB_OUTPUT_MODE_SLAVE);
 
 380         wr(DIB3000MB_REG_FIFO_142, DIB3000MB_FIFO_142);
 
 381         wr(DIB3000MB_REG_MPEG2_OUT_MODE, DIB3000MB_MPEG2_OUT_MODE_188);
 
 382         wr(DIB3000MB_REG_PID_PARSE, DIB3000MB_PID_PARSE_ACTIVATE);
 
 383         wr(DIB3000MB_REG_FIFO, DIB3000MB_FIFO_INHIBIT);
 
 384         wr(DIB3000MB_REG_FIFO_146, DIB3000MB_FIFO_146);
 
 385         wr(DIB3000MB_REG_FIFO_147, DIB3000MB_FIFO_147);
 
 387         wr(DIB3000MB_REG_DATA_IN_DIVERSITY, DIB3000MB_DATA_DIVERSITY_IN_OFF);
 
 389         if (state->config.pll_init)
 
 390                 state->config.pll_init(fe);
 
 395 static int dib3000mb_get_frontend(struct dvb_frontend* fe,
 
 396                                   struct dvb_frontend_parameters *fep)
 
 398         struct dib3000_state* state = fe->demodulator_priv;
 
 399         struct dvb_ofdm_parameters *ofdm = &fep->u.ofdm;
 
 402         int inv_test1,inv_test2;
 
 403         u32 dds_val, threshold = 0x800000;
 
 405         if (!rd(DIB3000MB_REG_TPS_LOCK))
 
 408         dds_val = ((rd(DIB3000MB_REG_DDS_VALUE_MSB) & 0xff) << 16) + rd(DIB3000MB_REG_DDS_VALUE_LSB);
 
 409         deb_getf("DDS_VAL: %x %x %x",dds_val, rd(DIB3000MB_REG_DDS_VALUE_MSB), rd(DIB3000MB_REG_DDS_VALUE_LSB));
 
 410         if (dds_val < threshold)
 
 412         else if (dds_val == threshold)
 
 417         dds_val = ((rd(DIB3000MB_REG_DDS_FREQ_MSB) & 0xff) << 16) + rd(DIB3000MB_REG_DDS_FREQ_LSB);
 
 418         deb_getf("DDS_FREQ: %x %x %x",dds_val, rd(DIB3000MB_REG_DDS_FREQ_MSB), rd(DIB3000MB_REG_DDS_FREQ_LSB));
 
 419         if (dds_val < threshold)
 
 421         else if (dds_val == threshold)
 
 427                 ((inv_test2 == 2) && (inv_test1==1 || inv_test1==0)) ||
 
 428                 ((inv_test2 == 0) && (inv_test1==1 || inv_test1==2)) ?
 
 429                 INVERSION_ON : INVERSION_OFF;
 
 431         deb_getf("inversion %d %d, %d\n", inv_test2, inv_test1, fep->inversion);
 
 433         switch ((tps_val = rd(DIB3000MB_REG_TPS_QAM))) {
 
 434                 case DIB3000_CONSTELLATION_QPSK:
 
 436                         ofdm->constellation = QPSK;
 
 438                 case DIB3000_CONSTELLATION_16QAM:
 
 440                         ofdm->constellation = QAM_16;
 
 442                 case DIB3000_CONSTELLATION_64QAM:
 
 444                         ofdm->constellation = QAM_64;
 
 447                         err("Unexpected constellation returned by TPS (%d)", tps_val);
 
 450         deb_getf("TPS: %d\n", tps_val);
 
 452         if (rd(DIB3000MB_REG_TPS_HRCH)) {
 
 453                 deb_getf("HRCH ON\n");
 
 454                 cr = &ofdm->code_rate_LP;
 
 455                 ofdm->code_rate_HP = FEC_NONE;
 
 456                 switch ((tps_val = rd(DIB3000MB_REG_TPS_VIT_ALPHA))) {
 
 457                         case DIB3000_ALPHA_0:
 
 458                                 deb_getf("HIERARCHY_NONE ");
 
 459                                 ofdm->hierarchy_information = HIERARCHY_NONE;
 
 461                         case DIB3000_ALPHA_1:
 
 462                                 deb_getf("HIERARCHY_1 ");
 
 463                                 ofdm->hierarchy_information = HIERARCHY_1;
 
 465                         case DIB3000_ALPHA_2:
 
 466                                 deb_getf("HIERARCHY_2 ");
 
 467                                 ofdm->hierarchy_information = HIERARCHY_2;
 
 469                         case DIB3000_ALPHA_4:
 
 470                                 deb_getf("HIERARCHY_4 ");
 
 471                                 ofdm->hierarchy_information = HIERARCHY_4;
 
 474                                 err("Unexpected ALPHA value returned by TPS (%d)", tps_val);
 
 477                 deb_getf("TPS: %d\n", tps_val);
 
 479                 tps_val = rd(DIB3000MB_REG_TPS_CODE_RATE_LP);
 
 481                 deb_getf("HRCH OFF\n");
 
 482                 cr = &ofdm->code_rate_HP;
 
 483                 ofdm->code_rate_LP = FEC_NONE;
 
 484                 ofdm->hierarchy_information = HIERARCHY_NONE;
 
 486                 tps_val = rd(DIB3000MB_REG_TPS_CODE_RATE_HP);
 
 490                 case DIB3000_FEC_1_2:
 
 491                         deb_getf("FEC_1_2 ");
 
 494                 case DIB3000_FEC_2_3:
 
 495                         deb_getf("FEC_2_3 ");
 
 498                 case DIB3000_FEC_3_4:
 
 499                         deb_getf("FEC_3_4 ");
 
 502                 case DIB3000_FEC_5_6:
 
 503                         deb_getf("FEC_5_6 ");
 
 506                 case DIB3000_FEC_7_8:
 
 507                         deb_getf("FEC_7_8 ");
 
 511                         err("Unexpected FEC returned by TPS (%d)", tps_val);
 
 514         deb_getf("TPS: %d\n",tps_val);
 
 516         switch ((tps_val = rd(DIB3000MB_REG_TPS_GUARD_TIME))) {
 
 517                 case DIB3000_GUARD_TIME_1_32:
 
 518                         deb_getf("GUARD_INTERVAL_1_32 ");
 
 519                         ofdm->guard_interval = GUARD_INTERVAL_1_32;
 
 521                 case DIB3000_GUARD_TIME_1_16:
 
 522                         deb_getf("GUARD_INTERVAL_1_16 ");
 
 523                         ofdm->guard_interval = GUARD_INTERVAL_1_16;
 
 525                 case DIB3000_GUARD_TIME_1_8:
 
 526                         deb_getf("GUARD_INTERVAL_1_8 ");
 
 527                         ofdm->guard_interval = GUARD_INTERVAL_1_8;
 
 529                 case DIB3000_GUARD_TIME_1_4:
 
 530                         deb_getf("GUARD_INTERVAL_1_4 ");
 
 531                         ofdm->guard_interval = GUARD_INTERVAL_1_4;
 
 534                         err("Unexpected Guard Time returned by TPS (%d)", tps_val);
 
 537         deb_getf("TPS: %d\n", tps_val);
 
 539         switch ((tps_val = rd(DIB3000MB_REG_TPS_FFT))) {
 
 540                 case DIB3000_TRANSMISSION_MODE_2K:
 
 541                         deb_getf("TRANSMISSION_MODE_2K ");
 
 542                         ofdm->transmission_mode = TRANSMISSION_MODE_2K;
 
 544                 case DIB3000_TRANSMISSION_MODE_8K:
 
 545                         deb_getf("TRANSMISSION_MODE_8K ");
 
 546                         ofdm->transmission_mode = TRANSMISSION_MODE_8K;
 
 549                         err("unexpected transmission mode return by TPS (%d)", tps_val);
 
 552         deb_getf("TPS: %d\n", tps_val);
 
 557 static int dib3000mb_read_status(struct dvb_frontend* fe, fe_status_t *stat)
 
 559         struct dib3000_state* state = fe->demodulator_priv;
 
 563         if (rd(DIB3000MB_REG_AGC_LOCK))
 
 564                 *stat |= FE_HAS_SIGNAL;
 
 565         if (rd(DIB3000MB_REG_CARRIER_LOCK))
 
 566                 *stat |= FE_HAS_CARRIER;
 
 567         if (rd(DIB3000MB_REG_VIT_LCK))
 
 568                 *stat |= FE_HAS_VITERBI;
 
 569         if (rd(DIB3000MB_REG_TS_SYNC_LOCK))
 
 570                 *stat |= (FE_HAS_SYNC | FE_HAS_LOCK);
 
 572         deb_getf("actual status is %2x\n",*stat);
 
 574         deb_getf("autoval: tps: %d, qam: %d, hrch: %d, alpha: %d, hp: %d, lp: %d, guard: %d, fft: %d cell: %d\n",
 
 575                         rd(DIB3000MB_REG_TPS_LOCK),
 
 576                         rd(DIB3000MB_REG_TPS_QAM),
 
 577                         rd(DIB3000MB_REG_TPS_HRCH),
 
 578                         rd(DIB3000MB_REG_TPS_VIT_ALPHA),
 
 579                         rd(DIB3000MB_REG_TPS_CODE_RATE_HP),
 
 580                         rd(DIB3000MB_REG_TPS_CODE_RATE_LP),
 
 581                         rd(DIB3000MB_REG_TPS_GUARD_TIME),
 
 582                         rd(DIB3000MB_REG_TPS_FFT),
 
 583                         rd(DIB3000MB_REG_TPS_CELL_ID));
 
 585         //*stat = FE_HAS_SIGNAL | FE_HAS_CARRIER | FE_HAS_VITERBI | FE_HAS_SYNC | FE_HAS_LOCK;
 
 589 static int dib3000mb_read_ber(struct dvb_frontend* fe, u32 *ber)
 
 591         struct dib3000_state* state = fe->demodulator_priv;
 
 593         *ber = ((rd(DIB3000MB_REG_BER_MSB) << 16) | rd(DIB3000MB_REG_BER_LSB));
 
 597 /* see dib3000-watch dvb-apps for exact calcuations of signal_strength and snr */
 
 598 static int dib3000mb_read_signal_strength(struct dvb_frontend* fe, u16 *strength)
 
 600         struct dib3000_state* state = fe->demodulator_priv;
 
 602         *strength = rd(DIB3000MB_REG_SIGNAL_POWER) * 0xffff / 0x170;
 
 606 static int dib3000mb_read_snr(struct dvb_frontend* fe, u16 *snr)
 
 608         struct dib3000_state* state = fe->demodulator_priv;
 
 609         short sigpow = rd(DIB3000MB_REG_SIGNAL_POWER);
 
 610         int icipow = ((rd(DIB3000MB_REG_NOISE_POWER_MSB) & 0xff) << 16) |
 
 611                 rd(DIB3000MB_REG_NOISE_POWER_LSB);
 
 612         *snr = (sigpow << 8) / ((icipow > 0) ? icipow : 1);
 
 616 static int dib3000mb_read_unc_blocks(struct dvb_frontend* fe, u32 *unc)
 
 618         struct dib3000_state* state = fe->demodulator_priv;
 
 620         *unc = rd(DIB3000MB_REG_PACKET_ERROR_RATE);
 
 624 static int dib3000mb_sleep(struct dvb_frontend* fe)
 
 626         struct dib3000_state* state = fe->demodulator_priv;
 
 627         deb_info("dib3000mb is going to bed.\n");
 
 628         wr(DIB3000MB_REG_POWER_CONTROL, DIB3000MB_POWER_DOWN);
 
 632 static int dib3000mb_fe_get_tune_settings(struct dvb_frontend* fe, struct dvb_frontend_tune_settings *tune)
 
 634         tune->min_delay_ms = 800;
 
 638 static int dib3000mb_fe_init_nonmobile(struct dvb_frontend* fe)
 
 640         return dib3000mb_fe_init(fe, 0);
 
 643 static int dib3000mb_set_frontend_and_tuner(struct dvb_frontend* fe, struct dvb_frontend_parameters *fep)
 
 645         return dib3000mb_set_frontend(fe, fep, 1);
 
 648 static void dib3000mb_release(struct dvb_frontend* fe)
 
 650         struct dib3000_state *state = fe->demodulator_priv;
 
 654 /* pid filter and transfer stuff */
 
 655 static int dib3000mb_pid_control(struct dvb_frontend *fe,int index, int pid,int onoff)
 
 657         struct dib3000_state *state = fe->demodulator_priv;
 
 658         pid = (onoff ? pid | DIB3000_ACTIVATE_PID_FILTERING : 0);
 
 659         wr(index+DIB3000MB_REG_FIRST_PID,pid);
 
 663 static int dib3000mb_fifo_control(struct dvb_frontend *fe, int onoff)
 
 665         struct dib3000_state *state = fe->demodulator_priv;
 
 667         deb_xfer("%s fifo\n",onoff ? "enabling" : "disabling");
 
 669                 wr(DIB3000MB_REG_FIFO, DIB3000MB_FIFO_ACTIVATE);
 
 671                 wr(DIB3000MB_REG_FIFO, DIB3000MB_FIFO_INHIBIT);
 
 676 static int dib3000mb_pid_parse(struct dvb_frontend *fe, int onoff)
 
 678         struct dib3000_state *state = fe->demodulator_priv;
 
 679         deb_xfer("%s pid parsing\n",onoff ? "enabling" : "disabling");
 
 680         wr(DIB3000MB_REG_PID_PARSE,onoff);
 
 684 static int dib3000mb_tuner_pass_ctrl(struct dvb_frontend *fe, int onoff, u8 pll_addr)
 
 686         struct dib3000_state *state = fe->demodulator_priv;
 
 688                 wr(DIB3000MB_REG_TUNER, DIB3000_TUNER_WRITE_ENABLE(pll_addr));
 
 690                 wr(DIB3000MB_REG_TUNER, DIB3000_TUNER_WRITE_DISABLE(pll_addr));
 
 695 static struct dvb_frontend_ops dib3000mb_ops;
 
 697 struct dvb_frontend* dib3000mb_attach(const struct dib3000_config* config,
 
 698                                       struct i2c_adapter* i2c, struct dib_fe_xfer_ops *xfer_ops)
 
 700         struct dib3000_state* state = NULL;
 
 702         /* allocate memory for the internal state */
 
 703         state = kzalloc(sizeof(struct dib3000_state), GFP_KERNEL);
 
 707         /* setup the state */
 
 709         memcpy(&state->config,config,sizeof(struct dib3000_config));
 
 710         memcpy(&state->ops, &dib3000mb_ops, sizeof(struct dvb_frontend_ops));
 
 712         /* check for the correct demod */
 
 713         if (rd(DIB3000_REG_MANUFACTOR_ID) != DIB3000_I2C_ID_DIBCOM)
 
 716         if (rd(DIB3000_REG_DEVICE_ID) != DIB3000MB_DEVICE_ID)
 
 719         /* create dvb_frontend */
 
 720         state->frontend.ops = &state->ops;
 
 721         state->frontend.demodulator_priv = state;
 
 723         /* set the xfer operations */
 
 724         xfer_ops->pid_parse = dib3000mb_pid_parse;
 
 725         xfer_ops->fifo_ctrl = dib3000mb_fifo_control;
 
 726         xfer_ops->pid_ctrl = dib3000mb_pid_control;
 
 727         xfer_ops->tuner_pass_ctrl = dib3000mb_tuner_pass_ctrl;
 
 729         return &state->frontend;
 
 736 static struct dvb_frontend_ops dib3000mb_ops = {
 
 739                 .name                   = "DiBcom 3000M-B DVB-T",
 
 741                 .frequency_min          = 44250000,
 
 742                 .frequency_max          = 867250000,
 
 743                 .frequency_stepsize     = 62500,
 
 744                 .caps = FE_CAN_INVERSION_AUTO |
 
 745                                 FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
 
 746                                 FE_CAN_FEC_5_6 | FE_CAN_FEC_7_8 | FE_CAN_FEC_AUTO |
 
 747                                 FE_CAN_QPSK | FE_CAN_QAM_16 | FE_CAN_QAM_64 | FE_CAN_QAM_AUTO |
 
 748                                 FE_CAN_TRANSMISSION_MODE_AUTO |
 
 749                                 FE_CAN_GUARD_INTERVAL_AUTO |
 
 751                                 FE_CAN_HIERARCHY_AUTO,
 
 754         .release = dib3000mb_release,
 
 756         .init = dib3000mb_fe_init_nonmobile,
 
 757         .sleep = dib3000mb_sleep,
 
 759         .set_frontend = dib3000mb_set_frontend_and_tuner,
 
 760         .get_frontend = dib3000mb_get_frontend,
 
 761         .get_tune_settings = dib3000mb_fe_get_tune_settings,
 
 763         .read_status = dib3000mb_read_status,
 
 764         .read_ber = dib3000mb_read_ber,
 
 765         .read_signal_strength = dib3000mb_read_signal_strength,
 
 766         .read_snr = dib3000mb_read_snr,
 
 767         .read_ucblocks = dib3000mb_read_unc_blocks,
 
 770 MODULE_AUTHOR(DRIVER_AUTHOR);
 
 771 MODULE_DESCRIPTION(DRIVER_DESC);
 
 772 MODULE_LICENSE("GPL");
 
 774 EXPORT_SYMBOL(dib3000mb_attach);