1 /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
29 * The Bridge device's PCI config space has information about the
30 * fb aperture size and the amount of pre-reserved memory.
32 #define INTEL_GMCH_CTRL 0x52
33 #define INTEL_GMCH_ENABLED 0x4
34 #define INTEL_GMCH_MEM_MASK 0x1
35 #define INTEL_GMCH_MEM_64M 0x1
36 #define INTEL_GMCH_MEM_128M 0
38 #define INTEL_GMCH_GMS_MASK (0xf << 4)
39 #define INTEL_855_GMCH_GMS_DISABLED (0x0 << 4)
40 #define INTEL_855_GMCH_GMS_STOLEN_1M (0x1 << 4)
41 #define INTEL_855_GMCH_GMS_STOLEN_4M (0x2 << 4)
42 #define INTEL_855_GMCH_GMS_STOLEN_8M (0x3 << 4)
43 #define INTEL_855_GMCH_GMS_STOLEN_16M (0x4 << 4)
44 #define INTEL_855_GMCH_GMS_STOLEN_32M (0x5 << 4)
46 #define INTEL_915G_GMCH_GMS_STOLEN_48M (0x6 << 4)
47 #define INTEL_915G_GMCH_GMS_STOLEN_64M (0x7 << 4)
48 #define INTEL_GMCH_GMS_STOLEN_128M (0x8 << 4)
49 #define INTEL_GMCH_GMS_STOLEN_256M (0x9 << 4)
50 #define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
51 #define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
52 #define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
53 #define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
55 /* PCI config space */
57 #define HPLLCC 0xc0 /* 855 only */
58 #define GC_CLOCK_CONTROL_MASK (3 << 0)
59 #define GC_CLOCK_133_200 (0 << 0)
60 #define GC_CLOCK_100_200 (1 << 0)
61 #define GC_CLOCK_100_133 (2 << 0)
62 #define GC_CLOCK_166_250 (3 << 0)
63 #define GCFGC 0xf0 /* 915+ only */
64 #define GC_LOW_FREQUENCY_ENABLE (1 << 7)
65 #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
66 #define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
67 #define GC_DISPLAY_CLOCK_MASK (7 << 4)
72 #define VGA_ST01_MDA 0x3ba
73 #define VGA_ST01_CGA 0x3da
75 #define VGA_MSR_WRITE 0x3c2
76 #define VGA_MSR_READ 0x3cc
77 #define VGA_MSR_MEM_EN (1<<1)
78 #define VGA_MSR_CGA_MODE (1<<0)
80 #define VGA_SR_INDEX 0x3c4
81 #define VGA_SR_DATA 0x3c5
83 #define VGA_AR_INDEX 0x3c0
84 #define VGA_AR_VID_EN (1<<5)
85 #define VGA_AR_DATA_WRITE 0x3c0
86 #define VGA_AR_DATA_READ 0x3c1
88 #define VGA_GR_INDEX 0x3ce
89 #define VGA_GR_DATA 0x3cf
91 #define VGA_GR_MEM_READ_MODE_SHIFT 3
92 #define VGA_GR_MEM_READ_MODE_PLANE 1
94 #define VGA_GR_MEM_MODE_MASK 0xc
95 #define VGA_GR_MEM_MODE_SHIFT 2
96 #define VGA_GR_MEM_A0000_AFFFF 0
97 #define VGA_GR_MEM_A0000_BFFFF 1
98 #define VGA_GR_MEM_B0000_B7FFF 2
99 #define VGA_GR_MEM_B0000_BFFFF 3
101 #define VGA_DACMASK 0x3c6
102 #define VGA_DACRX 0x3c7
103 #define VGA_DACWX 0x3c8
104 #define VGA_DACDATA 0x3c9
106 #define VGA_CR_INDEX_MDA 0x3b4
107 #define VGA_CR_DATA_MDA 0x3b5
108 #define VGA_CR_INDEX_CGA 0x3d4
109 #define VGA_CR_DATA_CGA 0x3d5
112 * Memory interface instructions used by the kernel
114 #define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
116 #define MI_NOOP MI_INSTR(0, 0)
117 #define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
118 #define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
119 #define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
120 #define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
121 #define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
122 #define MI_FLUSH MI_INSTR(0x04, 0)
123 #define MI_READ_FLUSH (1 << 0)
124 #define MI_EXE_FLUSH (1 << 1)
125 #define MI_NO_WRITE_FLUSH (1 << 2)
126 #define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
127 #define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
128 #define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
129 #define MI_REPORT_HEAD MI_INSTR(0x07, 0)
130 #define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
131 #define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
132 #define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
133 #define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
134 #define MI_STORE_DWORD_INDEX_SHIFT 2
135 #define MI_LOAD_REGISTER_IMM MI_INSTR(0x22, 1)
136 #define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
137 #define MI_BATCH_NON_SECURE (1)
138 #define MI_BATCH_NON_SECURE_I965 (1<<8)
139 #define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
142 * 3D instructions used by the kernel
144 #define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
146 #define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
147 #define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
148 #define SC_UPDATE_SCISSOR (0x1<<1)
149 #define SC_ENABLE_MASK (0x1<<0)
150 #define SC_ENABLE (0x1<<0)
151 #define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
152 #define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
153 #define SCI_YMIN_MASK (0xffff<<16)
154 #define SCI_XMIN_MASK (0xffff<<0)
155 #define SCI_YMAX_MASK (0xffff<<16)
156 #define SCI_XMAX_MASK (0xffff<<0)
157 #define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
158 #define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
159 #define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
160 #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
161 #define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
162 #define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
163 #define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
164 #define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
165 #define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
166 #define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
167 #define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
168 #define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
169 #define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
170 #define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
171 #define BLT_DEPTH_8 (0<<24)
172 #define BLT_DEPTH_16_565 (1<<24)
173 #define BLT_DEPTH_16_1555 (2<<24)
174 #define BLT_DEPTH_32 (3<<24)
175 #define BLT_ROP_GXCOPY (0xcc<<16)
176 #define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
177 #define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
178 #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
179 #define ASYNC_FLIP (1<<22)
180 #define DISPLAY_PLANE_A (0<<20)
181 #define DISPLAY_PLANE_B (1<<20)
186 #define FENCE_REG_830_0 0x2000
187 #define FENCE_REG_945_8 0x3000
188 #define I830_FENCE_START_MASK 0x07f80000
189 #define I830_FENCE_TILING_Y_SHIFT 12
190 #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
191 #define I830_FENCE_PITCH_SHIFT 4
192 #define I830_FENCE_REG_VALID (1<<0)
193 #define I915_FENCE_MAX_PITCH_VAL 0x10
194 #define I830_FENCE_MAX_PITCH_VAL 6
195 #define I830_FENCE_MAX_SIZE_VAL (1<<8)
197 #define I915_FENCE_START_MASK 0x0ff00000
198 #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
200 #define FENCE_REG_965_0 0x03000
201 #define I965_FENCE_PITCH_SHIFT 2
202 #define I965_FENCE_TILING_Y_SHIFT 1
203 #define I965_FENCE_REG_VALID (1<<0)
204 #define I965_FENCE_MAX_PITCH_VAL 0x0400
207 * Instruction and interrupt control regs
209 #define PRB0_TAIL 0x02030
210 #define PRB0_HEAD 0x02034
211 #define PRB0_START 0x02038
212 #define PRB0_CTL 0x0203c
213 #define TAIL_ADDR 0x001FFFF8
214 #define HEAD_WRAP_COUNT 0xFFE00000
215 #define HEAD_WRAP_ONE 0x00200000
216 #define HEAD_ADDR 0x001FFFFC
217 #define RING_NR_PAGES 0x001FF000
218 #define RING_REPORT_MASK 0x00000006
219 #define RING_REPORT_64K 0x00000002
220 #define RING_REPORT_128K 0x00000004
221 #define RING_NO_REPORT 0x00000000
222 #define RING_VALID_MASK 0x00000001
223 #define RING_VALID 0x00000001
224 #define RING_INVALID 0x00000000
225 #define PRB1_TAIL 0x02040 /* 915+ only */
226 #define PRB1_HEAD 0x02044 /* 915+ only */
227 #define PRB1_START 0x02048 /* 915+ only */
228 #define PRB1_CTL 0x0204c /* 915+ only */
229 #define ACTHD_I965 0x02074
230 #define HWS_PGA 0x02080
231 #define HWS_ADDRESS_MASK 0xfffff000
232 #define HWS_START_ADDRESS_SHIFT 4
233 #define IPEIR 0x02088
234 #define NOPID 0x02094
235 #define HWSTAM 0x02098
236 #define SCPD0 0x0209c /* 915+ only */
241 #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
242 #define I915_DISPLAY_PORT_INTERRUPT (1<<17)
243 #define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
244 #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14)
245 #define I915_HWB_OOM_INTERRUPT (1<<13)
246 #define I915_SYNC_STATUS_INTERRUPT (1<<12)
247 #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
248 #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
249 #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
250 #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
251 #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
252 #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
253 #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
254 #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
255 #define I915_DEBUG_INTERRUPT (1<<2)
256 #define I915_USER_INTERRUPT (1<<1)
257 #define I915_ASLE_INTERRUPT (1<<0)
261 #define INSTPM 0x020c0
262 #define ACTHD 0x020c8
263 #define FW_BLC 0x020d8
264 #define FW_BLC_SELF 0x020e0 /* 915+ only */
265 #define MI_ARB_STATE 0x020e4 /* 915+ only */
266 #define CACHE_MODE_0 0x02120 /* 915+ only */
267 #define CM0_MASK_SHIFT 16
268 #define CM0_IZ_OPT_DISABLE (1<<6)
269 #define CM0_ZR_OPT_DISABLE (1<<5)
270 #define CM0_DEPTH_EVICT_DISABLE (1<<4)
271 #define CM0_COLOR_EVICT_DISABLE (1<<3)
272 #define CM0_DEPTH_WRITE_DISABLE (1<<1)
273 #define CM0_RC_OP_FLUSH_DISABLE (1<<0)
274 #define GFX_FLSH_CNTL 0x02170 /* 915+ only */
278 * Framebuffer compression (915+ only)
281 #define FBC_CFB_BASE 0x03200 /* 4k page aligned */
282 #define FBC_LL_BASE 0x03204 /* 4k page aligned */
283 #define FBC_CONTROL 0x03208
284 #define FBC_CTL_EN (1<<31)
285 #define FBC_CTL_PERIODIC (1<<30)
286 #define FBC_CTL_INTERVAL_SHIFT (16)
287 #define FBC_CTL_UNCOMPRESSIBLE (1<<14)
288 #define FBC_CTL_STRIDE_SHIFT (5)
289 #define FBC_CTL_FENCENO (1<<0)
290 #define FBC_COMMAND 0x0320c
291 #define FBC_CMD_COMPRESS (1<<0)
292 #define FBC_STATUS 0x03210
293 #define FBC_STAT_COMPRESSING (1<<31)
294 #define FBC_STAT_COMPRESSED (1<<30)
295 #define FBC_STAT_MODIFIED (1<<29)
296 #define FBC_STAT_CURRENT_LINE (1<<0)
297 #define FBC_CONTROL2 0x03214
298 #define FBC_CTL_FENCE_DBL (0<<4)
299 #define FBC_CTL_IDLE_IMM (0<<2)
300 #define FBC_CTL_IDLE_FULL (1<<2)
301 #define FBC_CTL_IDLE_LINE (2<<2)
302 #define FBC_CTL_IDLE_DEBUG (3<<2)
303 #define FBC_CTL_CPU_FENCE (1<<1)
304 #define FBC_CTL_PLANEA (0<<0)
305 #define FBC_CTL_PLANEB (1<<0)
306 #define FBC_FENCE_OFF 0x0321b
308 #define FBC_LL_SIZE (1536)
321 # define GPIO_CLOCK_DIR_MASK (1 << 0)
322 # define GPIO_CLOCK_DIR_IN (0 << 1)
323 # define GPIO_CLOCK_DIR_OUT (1 << 1)
324 # define GPIO_CLOCK_VAL_MASK (1 << 2)
325 # define GPIO_CLOCK_VAL_OUT (1 << 3)
326 # define GPIO_CLOCK_VAL_IN (1 << 4)
327 # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
328 # define GPIO_DATA_DIR_MASK (1 << 8)
329 # define GPIO_DATA_DIR_IN (0 << 9)
330 # define GPIO_DATA_DIR_OUT (1 << 9)
331 # define GPIO_DATA_VAL_MASK (1 << 10)
332 # define GPIO_DATA_VAL_OUT (1 << 11)
333 # define GPIO_DATA_VAL_IN (1 << 12)
334 # define GPIO_DATA_PULLUP_DISABLE (1 << 13)
337 * Clock control & power management
342 #define VGA_PD 0x6010
343 #define VGA0_PD_P2_DIV_4 (1 << 7)
344 #define VGA0_PD_P1_DIV_2 (1 << 5)
345 #define VGA0_PD_P1_SHIFT 0
346 #define VGA0_PD_P1_MASK (0x1f << 0)
347 #define VGA1_PD_P2_DIV_4 (1 << 15)
348 #define VGA1_PD_P1_DIV_2 (1 << 13)
349 #define VGA1_PD_P1_SHIFT 8
350 #define VGA1_PD_P1_MASK (0x1f << 8)
351 #define DPLL_A 0x06014
352 #define DPLL_B 0x06018
353 #define DPLL_VCO_ENABLE (1 << 31)
354 #define DPLL_DVO_HIGH_SPEED (1 << 30)
355 #define DPLL_SYNCLOCK_ENABLE (1 << 29)
356 #define DPLL_VGA_MODE_DIS (1 << 28)
357 #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
358 #define DPLLB_MODE_LVDS (2 << 26) /* i915 */
359 #define DPLL_MODE_MASK (3 << 26)
360 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
361 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
362 #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
363 #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
364 #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
365 #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
366 #define DPLL_FPA01_P1_POST_DIV_MASK_IGD 0x00ff8000 /* IGD */
368 #define I915_FIFO_UNDERRUN_STATUS (1UL<<31)
369 #define I915_CRC_ERROR_ENABLE (1UL<<29)
370 #define I915_CRC_DONE_ENABLE (1UL<<28)
371 #define I915_GMBUS_EVENT_ENABLE (1UL<<27)
372 #define I915_VSYNC_INTERRUPT_ENABLE (1UL<<25)
373 #define I915_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
374 #define I915_DPST_EVENT_ENABLE (1UL<<23)
375 #define I915_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
376 #define I915_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
377 #define I915_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
378 #define I915_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
379 #define I915_VBLANK_INTERRUPT_ENABLE (1UL<<17)
380 #define I915_OVERLAY_UPDATED_ENABLE (1UL<<16)
381 #define I915_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
382 #define I915_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
383 #define I915_GMBUS_INTERRUPT_STATUS (1UL<<11)
384 #define I915_VSYNC_INTERRUPT_STATUS (1UL<<9)
385 #define I915_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
386 #define I915_DPST_EVENT_STATUS (1UL<<7)
387 #define I915_LEGACY_BLC_EVENT_STATUS (1UL<<6)
388 #define I915_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
389 #define I915_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
390 #define I915_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
391 #define I915_VBLANK_INTERRUPT_STATUS (1UL<<1)
392 #define I915_OVERLAY_UPDATED_STATUS (1UL<<0)
394 #define SRX_INDEX 0x3c4
395 #define SRX_DATA 0x3c5
397 #define SR01_SCREEN_OFF (1<<5)
400 #define PPCR_ON (1<<0)
403 #define DVOB_ON (1<<31)
405 #define DVOC_ON (1<<31)
407 #define LVDS_ON (1<<31)
410 #define ADPA_DPMS_MASK (~(3<<10))
411 #define ADPA_DPMS_ON (0<<10)
412 #define ADPA_DPMS_SUSPEND (1<<10)
413 #define ADPA_DPMS_STANDBY (2<<10)
414 #define ADPA_DPMS_OFF (3<<10)
416 #define RING_TAIL 0x00
417 #define TAIL_ADDR 0x001FFFF8
418 #define RING_HEAD 0x04
419 #define HEAD_WRAP_COUNT 0xFFE00000
420 #define HEAD_WRAP_ONE 0x00200000
421 #define HEAD_ADDR 0x001FFFFC
422 #define RING_START 0x08
423 #define START_ADDR 0xFFFFF000
424 #define RING_LEN 0x0C
425 #define RING_NR_PAGES 0x001FF000
426 #define RING_REPORT_MASK 0x00000006
427 #define RING_REPORT_64K 0x00000002
428 #define RING_REPORT_128K 0x00000004
429 #define RING_NO_REPORT 0x00000000
430 #define RING_VALID_MASK 0x00000001
431 #define RING_VALID 0x00000001
432 #define RING_INVALID 0x00000000
434 /* Scratch pad debug 0 reg:
436 #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
438 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
439 * this field (only one bit may be set).
441 #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
442 #define DPLL_FPA01_P1_POST_DIV_SHIFT 16
443 #define DPLL_FPA01_P1_POST_DIV_SHIFT_IGD 15
444 /* i830, required in DVO non-gang */
445 #define PLL_P2_DIVIDE_BY_4 (1 << 23)
446 #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
447 #define PLL_REF_INPUT_DREFCLK (0 << 13)
448 #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
449 #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
450 #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
451 #define PLL_REF_INPUT_MASK (3 << 13)
452 #define PLL_LOAD_PULSE_PHASE_SHIFT 9
454 # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
455 # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
456 # define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
457 # define DPLL_FPA1_P1_POST_DIV_SHIFT 0
458 # define DPLL_FPA1_P1_POST_DIV_MASK 0xff
461 * Parallel to Serial Load Pulse phase selection.
462 * Selects the phase for the 10X DPLL clock for the PCIe
463 * digital display port. The range is 4 to 13; 10 or more
464 * is just a flip delay. The default is 6
466 #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
467 #define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
469 * SDVO multiplier for 945G/GM. Not used on 965.
471 #define SDVO_MULTIPLIER_MASK 0x000000ff
472 #define SDVO_MULTIPLIER_SHIFT_HIRES 4
473 #define SDVO_MULTIPLIER_SHIFT_VGA 0
474 #define DPLL_A_MD 0x0601c /* 965+ only */
476 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
478 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
480 #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
481 #define DPLL_MD_UDI_DIVIDER_SHIFT 24
482 /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
483 #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
484 #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
486 * SDVO/UDI pixel multiplier.
488 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
489 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
490 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
491 * dummy bytes in the datastream at an increased clock rate, with both sides of
492 * the link knowing how many bytes are fill.
494 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
495 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
496 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
497 * through an SDVO command.
499 * This register field has values of multiplication factor minus 1, with
500 * a maximum multiplier of 5 for SDVO.
502 #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
503 #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
505 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
506 * This best be set to the default value (3) or the CRT won't work. No,
507 * I don't entirely understand what this does...
509 #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
510 #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
511 #define DPLL_B_MD 0x06020 /* 965+ only */
516 #define FP_N_DIV_MASK 0x003f0000
517 #define FP_N_IGD_DIV_MASK 0x00ff0000
518 #define FP_N_DIV_SHIFT 16
519 #define FP_M1_DIV_MASK 0x00003f00
520 #define FP_M1_DIV_SHIFT 8
521 #define FP_M2_DIV_MASK 0x0000003f
522 #define FP_M2_IGD_DIV_MASK 0x000000ff
523 #define FP_M2_DIV_SHIFT 0
524 #define DPLL_TEST 0x606c
525 #define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
526 #define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
527 #define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
528 #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
529 #define DPLLB_TEST_N_BYPASS (1 << 19)
530 #define DPLLB_TEST_M_BYPASS (1 << 18)
531 #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
532 #define DPLLA_TEST_N_BYPASS (1 << 3)
533 #define DPLLA_TEST_M_BYPASS (1 << 2)
534 #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
535 #define D_STATE 0x6104
536 #define CG_2D_DIS 0x6200
537 #define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24)
538 #define CG_3D_DIS 0x6204
544 #define PALETTE_A 0x0a000
545 #define PALETTE_B 0x0a800
552 * This mirrors the MCHBAR MMIO space whose location is determined by
553 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
554 * every way. It is not accessible from the CP register read instructions.
557 #define MCHBAR_MIRROR_BASE 0x10000
559 /** 915-945 and GM965 MCH register controlling DRAM channel access */
561 #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
562 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
563 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
564 #define DCC_ADDRESSING_MODE_MASK (3 << 0)
565 #define DCC_CHANNEL_XOR_DISABLE (1 << 10)
566 #define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
568 /** 965 MCH register controlling DRAM channel configuration */
569 #define C0DRB3 0x10206
570 #define C1DRB3 0x10606
572 /** GM965 GM45 render standby register */
573 #define MCHBAR_RENDER_STANDBY 0x111B8
575 #define PEG_BAND_GAP_DATA 0x14d68
581 #define OVADD 0x30000
582 #define DOVSTA 0x30008
583 #define OC_BUF (0x3<<20)
584 #define OGAMC5 0x30010
585 #define OGAMC4 0x30014
586 #define OGAMC3 0x30018
587 #define OGAMC2 0x3001c
588 #define OGAMC1 0x30020
589 #define OGAMC0 0x30024
592 * Display engine regs
595 /* Pipe A timing regs */
596 #define HTOTAL_A 0x60000
597 #define HBLANK_A 0x60004
598 #define HSYNC_A 0x60008
599 #define VTOTAL_A 0x6000c
600 #define VBLANK_A 0x60010
601 #define VSYNC_A 0x60014
602 #define PIPEASRC 0x6001c
603 #define BCLRPAT_A 0x60020
605 /* Pipe B timing regs */
606 #define HTOTAL_B 0x61000
607 #define HBLANK_B 0x61004
608 #define HSYNC_B 0x61008
609 #define VTOTAL_B 0x6100c
610 #define VBLANK_B 0x61010
611 #define VSYNC_B 0x61014
612 #define PIPEBSRC 0x6101c
613 #define BCLRPAT_B 0x61020
615 /* VGA port control */
617 #define ADPA_DAC_ENABLE (1<<31)
618 #define ADPA_DAC_DISABLE 0
619 #define ADPA_PIPE_SELECT_MASK (1<<30)
620 #define ADPA_PIPE_A_SELECT 0
621 #define ADPA_PIPE_B_SELECT (1<<30)
622 #define ADPA_USE_VGA_HVPOLARITY (1<<15)
623 #define ADPA_SETS_HVPOLARITY 0
624 #define ADPA_VSYNC_CNTL_DISABLE (1<<11)
625 #define ADPA_VSYNC_CNTL_ENABLE 0
626 #define ADPA_HSYNC_CNTL_DISABLE (1<<10)
627 #define ADPA_HSYNC_CNTL_ENABLE 0
628 #define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
629 #define ADPA_VSYNC_ACTIVE_LOW 0
630 #define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
631 #define ADPA_HSYNC_ACTIVE_LOW 0
632 #define ADPA_DPMS_MASK (~(3<<10))
633 #define ADPA_DPMS_ON (0<<10)
634 #define ADPA_DPMS_SUSPEND (1<<10)
635 #define ADPA_DPMS_STANDBY (2<<10)
636 #define ADPA_DPMS_OFF (3<<10)
638 /* Hotplug control (945+ only) */
639 #define PORT_HOTPLUG_EN 0x61110
640 #define HDMIB_HOTPLUG_INT_EN (1 << 29)
641 #define DPB_HOTPLUG_INT_EN (1 << 29)
642 #define HDMIC_HOTPLUG_INT_EN (1 << 28)
643 #define DPC_HOTPLUG_INT_EN (1 << 28)
644 #define HDMID_HOTPLUG_INT_EN (1 << 27)
645 #define DPD_HOTPLUG_INT_EN (1 << 27)
646 #define SDVOB_HOTPLUG_INT_EN (1 << 26)
647 #define SDVOC_HOTPLUG_INT_EN (1 << 25)
648 #define TV_HOTPLUG_INT_EN (1 << 18)
649 #define CRT_HOTPLUG_INT_EN (1 << 9)
650 #define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
651 #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
652 /* must use period 64 on GM45 according to docs */
653 #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
654 #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
655 #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
656 #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
657 #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
658 #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
659 #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
660 #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
661 #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
662 #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
663 #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
664 #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
665 #define CRT_HOTPLUG_MASK (0x3fc) /* Bits 9-2 */
666 #define CRT_FORCE_HOTPLUG_MASK 0xfffffe1f
667 #define HOTPLUG_EN_MASK (HDMIB_HOTPLUG_INT_EN | \
668 HDMIC_HOTPLUG_INT_EN | \
669 HDMID_HOTPLUG_INT_EN | \
670 SDVOB_HOTPLUG_INT_EN | \
671 SDVOC_HOTPLUG_INT_EN | \
672 TV_HOTPLUG_INT_EN | \
676 #define PORT_HOTPLUG_STAT 0x61114
677 #define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
678 #define DPB_HOTPLUG_INT_STATUS (1 << 29)
679 #define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
680 #define DPC_HOTPLUG_INT_STATUS (1 << 28)
681 #define HDMID_HOTPLUG_INT_STATUS (1 << 27)
682 #define DPD_HOTPLUG_INT_STATUS (1 << 27)
683 #define CRT_HOTPLUG_INT_STATUS (1 << 11)
684 #define TV_HOTPLUG_INT_STATUS (1 << 10)
685 #define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
686 #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
687 #define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
688 #define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
689 #define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
690 #define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
692 /* SDVO port control */
693 #define SDVOB 0x61140
694 #define SDVOC 0x61160
695 #define SDVO_ENABLE (1 << 31)
696 #define SDVO_PIPE_B_SELECT (1 << 30)
697 #define SDVO_STALL_SELECT (1 << 29)
698 #define SDVO_INTERRUPT_ENABLE (1 << 26)
700 * 915G/GM SDVO pixel multiplier.
702 * Programmed value is multiplier - 1, up to 5x.
704 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
706 #define SDVO_PORT_MULTIPLY_MASK (7 << 23)
707 #define SDVO_PORT_MULTIPLY_SHIFT 23
708 #define SDVO_PHASE_SELECT_MASK (15 << 19)
709 #define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
710 #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
711 #define SDVOC_GANG_MODE (1 << 16)
712 #define SDVO_ENCODING_SDVO (0x0 << 10)
713 #define SDVO_ENCODING_HDMI (0x2 << 10)
714 /** Requird for HDMI operation */
715 #define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
716 #define SDVO_BORDER_ENABLE (1 << 7)
717 #define SDVO_AUDIO_ENABLE (1 << 6)
718 /** New with 965, default is to be set */
719 #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
720 /** New with 965, default is to be set */
721 #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
722 #define SDVOB_PCIE_CONCURRENCY (1 << 3)
723 #define SDVO_DETECTED (1 << 2)
724 /* Bits to be preserved when writing */
725 #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
726 #define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
728 /* DVO port control */
732 #define DVO_ENABLE (1 << 31)
733 #define DVO_PIPE_B_SELECT (1 << 30)
734 #define DVO_PIPE_STALL_UNUSED (0 << 28)
735 #define DVO_PIPE_STALL (1 << 28)
736 #define DVO_PIPE_STALL_TV (2 << 28)
737 #define DVO_PIPE_STALL_MASK (3 << 28)
738 #define DVO_USE_VGA_SYNC (1 << 15)
739 #define DVO_DATA_ORDER_I740 (0 << 14)
740 #define DVO_DATA_ORDER_FP (1 << 14)
741 #define DVO_VSYNC_DISABLE (1 << 11)
742 #define DVO_HSYNC_DISABLE (1 << 10)
743 #define DVO_VSYNC_TRISTATE (1 << 9)
744 #define DVO_HSYNC_TRISTATE (1 << 8)
745 #define DVO_BORDER_ENABLE (1 << 7)
746 #define DVO_DATA_ORDER_GBRG (1 << 6)
747 #define DVO_DATA_ORDER_RGGB (0 << 6)
748 #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
749 #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
750 #define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
751 #define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
752 #define DVO_BLANK_ACTIVE_HIGH (1 << 2)
753 #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
754 #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
755 #define DVO_PRESERVE_MASK (0x7<<24)
756 #define DVOA_SRCDIM 0x61124
757 #define DVOB_SRCDIM 0x61144
758 #define DVOC_SRCDIM 0x61164
759 #define DVO_SRCDIM_HORIZONTAL_SHIFT 12
760 #define DVO_SRCDIM_VERTICAL_SHIFT 0
762 /* LVDS port control */
765 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
766 * the DPLL semantics change when the LVDS is assigned to that pipe.
768 #define LVDS_PORT_EN (1 << 31)
769 /* Selects pipe B for LVDS data. Must be set on pre-965. */
770 #define LVDS_PIPEB_SELECT (1 << 30)
772 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
775 #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
776 #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
777 #define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
779 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
780 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
783 #define LVDS_A3_POWER_MASK (3 << 6)
784 #define LVDS_A3_POWER_DOWN (0 << 6)
785 #define LVDS_A3_POWER_UP (3 << 6)
787 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
790 #define LVDS_CLKB_POWER_MASK (3 << 4)
791 #define LVDS_CLKB_POWER_DOWN (0 << 4)
792 #define LVDS_CLKB_POWER_UP (3 << 4)
794 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
795 * setting for whether we are in dual-channel mode. The B3 pair will
796 * additionally only be powered up when LVDS_A3_POWER_UP is set.
798 #define LVDS_B0B3_POWER_MASK (3 << 2)
799 #define LVDS_B0B3_POWER_DOWN (0 << 2)
800 #define LVDS_B0B3_POWER_UP (3 << 2)
802 /* Panel power sequencing */
803 #define PP_STATUS 0x61200
804 #define PP_ON (1 << 31)
806 * Indicates that all dependencies of the panel are on:
810 * - LVDS/DVOB/DVOC on
812 #define PP_READY (1 << 30)
813 #define PP_SEQUENCE_NONE (0 << 28)
814 #define PP_SEQUENCE_ON (1 << 28)
815 #define PP_SEQUENCE_OFF (2 << 28)
816 #define PP_SEQUENCE_MASK 0x30000000
817 #define PP_CONTROL 0x61204
818 #define POWER_TARGET_ON (1 << 0)
819 #define PP_ON_DELAYS 0x61208
820 #define PP_OFF_DELAYS 0x6120c
821 #define PP_DIVISOR 0x61210
824 #define PFIT_CONTROL 0x61230
825 #define PFIT_ENABLE (1 << 31)
826 #define PFIT_PIPE_MASK (3 << 29)
827 #define PFIT_PIPE_SHIFT 29
828 #define VERT_INTERP_DISABLE (0 << 10)
829 #define VERT_INTERP_BILINEAR (1 << 10)
830 #define VERT_INTERP_MASK (3 << 10)
831 #define VERT_AUTO_SCALE (1 << 9)
832 #define HORIZ_INTERP_DISABLE (0 << 6)
833 #define HORIZ_INTERP_BILINEAR (1 << 6)
834 #define HORIZ_INTERP_MASK (3 << 6)
835 #define HORIZ_AUTO_SCALE (1 << 5)
836 #define PANEL_8TO6_DITHER_ENABLE (1 << 3)
837 #define PFIT_PGM_RATIOS 0x61234
838 #define PFIT_VERT_SCALE_MASK 0xfff00000
839 #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
840 #define PFIT_AUTO_RATIOS 0x61238
842 /* Backlight control */
843 #define BLC_PWM_CTL 0x61254
844 #define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
845 #define BLC_PWM_CTL2 0x61250 /* 965+ only */
846 #define BLM_COMBINATION_MODE (1 << 30)
848 * This is the most significant 15 bits of the number of backlight cycles in a
849 * complete cycle of the modulated backlight control.
851 * The actual value is this field multiplied by two.
853 #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
854 #define BLM_LEGACY_MODE (1 << 16)
856 * This is the number of cycles out of the backlight modulation cycle for which
857 * the backlight is on.
859 * This field must be no greater than the number of cycles in the complete
860 * backlight modulation cycle.
862 #define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
863 #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
865 /* TV port control */
866 #define TV_CTL 0x68000
867 /** Enables the TV encoder */
868 # define TV_ENC_ENABLE (1 << 31)
869 /** Sources the TV encoder input from pipe B instead of A. */
870 # define TV_ENC_PIPEB_SELECT (1 << 30)
871 /** Outputs composite video (DAC A only) */
872 # define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
873 /** Outputs SVideo video (DAC B/C) */
874 # define TV_ENC_OUTPUT_SVIDEO (1 << 28)
875 /** Outputs Component video (DAC A/B/C) */
876 # define TV_ENC_OUTPUT_COMPONENT (2 << 28)
877 /** Outputs Composite and SVideo (DAC A/B/C) */
878 # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
879 # define TV_TRILEVEL_SYNC (1 << 21)
880 /** Enables slow sync generation (945GM only) */
881 # define TV_SLOW_SYNC (1 << 20)
882 /** Selects 4x oversampling for 480i and 576p */
883 # define TV_OVERSAMPLE_4X (0 << 18)
884 /** Selects 2x oversampling for 720p and 1080i */
885 # define TV_OVERSAMPLE_2X (1 << 18)
886 /** Selects no oversampling for 1080p */
887 # define TV_OVERSAMPLE_NONE (2 << 18)
888 /** Selects 8x oversampling */
889 # define TV_OVERSAMPLE_8X (3 << 18)
890 /** Selects progressive mode rather than interlaced */
891 # define TV_PROGRESSIVE (1 << 17)
892 /** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
893 # define TV_PAL_BURST (1 << 16)
894 /** Field for setting delay of Y compared to C */
895 # define TV_YC_SKEW_MASK (7 << 12)
896 /** Enables a fix for 480p/576p standard definition modes on the 915GM only */
897 # define TV_ENC_SDP_FIX (1 << 11)
899 * Enables a fix for the 915GM only.
901 * Not sure what it does.
903 # define TV_ENC_C0_FIX (1 << 10)
904 /** Bits that must be preserved by software */
905 # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
906 # define TV_FUSE_STATE_MASK (3 << 4)
907 /** Read-only state that reports all features enabled */
908 # define TV_FUSE_STATE_ENABLED (0 << 4)
909 /** Read-only state that reports that Macrovision is disabled in hardware*/
910 # define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
911 /** Read-only state that reports that TV-out is disabled in hardware. */
912 # define TV_FUSE_STATE_DISABLED (2 << 4)
913 /** Normal operation */
914 # define TV_TEST_MODE_NORMAL (0 << 0)
915 /** Encoder test pattern 1 - combo pattern */
916 # define TV_TEST_MODE_PATTERN_1 (1 << 0)
917 /** Encoder test pattern 2 - full screen vertical 75% color bars */
918 # define TV_TEST_MODE_PATTERN_2 (2 << 0)
919 /** Encoder test pattern 3 - full screen horizontal 75% color bars */
920 # define TV_TEST_MODE_PATTERN_3 (3 << 0)
921 /** Encoder test pattern 4 - random noise */
922 # define TV_TEST_MODE_PATTERN_4 (4 << 0)
923 /** Encoder test pattern 5 - linear color ramps */
924 # define TV_TEST_MODE_PATTERN_5 (5 << 0)
926 * This test mode forces the DACs to 50% of full output.
928 * This is used for load detection in combination with TVDAC_SENSE_MASK
930 # define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
931 # define TV_TEST_MODE_MASK (7 << 0)
933 #define TV_DAC 0x68004
935 * Reports that DAC state change logic has reported change (RO).
937 * This gets cleared when TV_DAC_STATE_EN is cleared
939 # define TVDAC_STATE_CHG (1 << 31)
940 # define TVDAC_SENSE_MASK (7 << 28)
941 /** Reports that DAC A voltage is above the detect threshold */
942 # define TVDAC_A_SENSE (1 << 30)
943 /** Reports that DAC B voltage is above the detect threshold */
944 # define TVDAC_B_SENSE (1 << 29)
945 /** Reports that DAC C voltage is above the detect threshold */
946 # define TVDAC_C_SENSE (1 << 28)
948 * Enables DAC state detection logic, for load-based TV detection.
950 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
951 * to off, for load detection to work.
953 # define TVDAC_STATE_CHG_EN (1 << 27)
954 /** Sets the DAC A sense value to high */
955 # define TVDAC_A_SENSE_CTL (1 << 26)
956 /** Sets the DAC B sense value to high */
957 # define TVDAC_B_SENSE_CTL (1 << 25)
958 /** Sets the DAC C sense value to high */
959 # define TVDAC_C_SENSE_CTL (1 << 24)
960 /** Overrides the ENC_ENABLE and DAC voltage levels */
961 # define DAC_CTL_OVERRIDE (1 << 7)
962 /** Sets the slew rate. Must be preserved in software */
963 # define ENC_TVDAC_SLEW_FAST (1 << 6)
964 # define DAC_A_1_3_V (0 << 4)
965 # define DAC_A_1_1_V (1 << 4)
966 # define DAC_A_0_7_V (2 << 4)
967 # define DAC_A_MASK (3 << 4)
968 # define DAC_B_1_3_V (0 << 2)
969 # define DAC_B_1_1_V (1 << 2)
970 # define DAC_B_0_7_V (2 << 2)
971 # define DAC_B_MASK (3 << 2)
972 # define DAC_C_1_3_V (0 << 0)
973 # define DAC_C_1_1_V (1 << 0)
974 # define DAC_C_0_7_V (2 << 0)
975 # define DAC_C_MASK (3 << 0)
978 * CSC coefficients are stored in a floating point format with 9 bits of
979 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
980 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
981 * -1 (0x3) being the only legal negative value.
983 #define TV_CSC_Y 0x68010
984 # define TV_RY_MASK 0x07ff0000
985 # define TV_RY_SHIFT 16
986 # define TV_GY_MASK 0x00000fff
987 # define TV_GY_SHIFT 0
989 #define TV_CSC_Y2 0x68014
990 # define TV_BY_MASK 0x07ff0000
991 # define TV_BY_SHIFT 16
993 * Y attenuation for component video.
995 * Stored in 1.9 fixed point.
997 # define TV_AY_MASK 0x000003ff
998 # define TV_AY_SHIFT 0
1000 #define TV_CSC_U 0x68018
1001 # define TV_RU_MASK 0x07ff0000
1002 # define TV_RU_SHIFT 16
1003 # define TV_GU_MASK 0x000007ff
1004 # define TV_GU_SHIFT 0
1006 #define TV_CSC_U2 0x6801c
1007 # define TV_BU_MASK 0x07ff0000
1008 # define TV_BU_SHIFT 16
1010 * U attenuation for component video.
1012 * Stored in 1.9 fixed point.
1014 # define TV_AU_MASK 0x000003ff
1015 # define TV_AU_SHIFT 0
1017 #define TV_CSC_V 0x68020
1018 # define TV_RV_MASK 0x0fff0000
1019 # define TV_RV_SHIFT 16
1020 # define TV_GV_MASK 0x000007ff
1021 # define TV_GV_SHIFT 0
1023 #define TV_CSC_V2 0x68024
1024 # define TV_BV_MASK 0x07ff0000
1025 # define TV_BV_SHIFT 16
1027 * V attenuation for component video.
1029 * Stored in 1.9 fixed point.
1031 # define TV_AV_MASK 0x000007ff
1032 # define TV_AV_SHIFT 0
1034 #define TV_CLR_KNOBS 0x68028
1035 /** 2s-complement brightness adjustment */
1036 # define TV_BRIGHTNESS_MASK 0xff000000
1037 # define TV_BRIGHTNESS_SHIFT 24
1038 /** Contrast adjustment, as a 2.6 unsigned floating point number */
1039 # define TV_CONTRAST_MASK 0x00ff0000
1040 # define TV_CONTRAST_SHIFT 16
1041 /** Saturation adjustment, as a 2.6 unsigned floating point number */
1042 # define TV_SATURATION_MASK 0x0000ff00
1043 # define TV_SATURATION_SHIFT 8
1044 /** Hue adjustment, as an integer phase angle in degrees */
1045 # define TV_HUE_MASK 0x000000ff
1046 # define TV_HUE_SHIFT 0
1048 #define TV_CLR_LEVEL 0x6802c
1049 /** Controls the DAC level for black */
1050 # define TV_BLACK_LEVEL_MASK 0x01ff0000
1051 # define TV_BLACK_LEVEL_SHIFT 16
1052 /** Controls the DAC level for blanking */
1053 # define TV_BLANK_LEVEL_MASK 0x000001ff
1054 # define TV_BLANK_LEVEL_SHIFT 0
1056 #define TV_H_CTL_1 0x68030
1057 /** Number of pixels in the hsync. */
1058 # define TV_HSYNC_END_MASK 0x1fff0000
1059 # define TV_HSYNC_END_SHIFT 16
1060 /** Total number of pixels minus one in the line (display and blanking). */
1061 # define TV_HTOTAL_MASK 0x00001fff
1062 # define TV_HTOTAL_SHIFT 0
1064 #define TV_H_CTL_2 0x68034
1065 /** Enables the colorburst (needed for non-component color) */
1066 # define TV_BURST_ENA (1 << 31)
1067 /** Offset of the colorburst from the start of hsync, in pixels minus one. */
1068 # define TV_HBURST_START_SHIFT 16
1069 # define TV_HBURST_START_MASK 0x1fff0000
1070 /** Length of the colorburst */
1071 # define TV_HBURST_LEN_SHIFT 0
1072 # define TV_HBURST_LEN_MASK 0x0001fff
1074 #define TV_H_CTL_3 0x68038
1075 /** End of hblank, measured in pixels minus one from start of hsync */
1076 # define TV_HBLANK_END_SHIFT 16
1077 # define TV_HBLANK_END_MASK 0x1fff0000
1078 /** Start of hblank, measured in pixels minus one from start of hsync */
1079 # define TV_HBLANK_START_SHIFT 0
1080 # define TV_HBLANK_START_MASK 0x0001fff
1082 #define TV_V_CTL_1 0x6803c
1084 # define TV_NBR_END_SHIFT 16
1085 # define TV_NBR_END_MASK 0x07ff0000
1087 # define TV_VI_END_F1_SHIFT 8
1088 # define TV_VI_END_F1_MASK 0x00003f00
1090 # define TV_VI_END_F2_SHIFT 0
1091 # define TV_VI_END_F2_MASK 0x0000003f
1093 #define TV_V_CTL_2 0x68040
1094 /** Length of vsync, in half lines */
1095 # define TV_VSYNC_LEN_MASK 0x07ff0000
1096 # define TV_VSYNC_LEN_SHIFT 16
1097 /** Offset of the start of vsync in field 1, measured in one less than the
1098 * number of half lines.
1100 # define TV_VSYNC_START_F1_MASK 0x00007f00
1101 # define TV_VSYNC_START_F1_SHIFT 8
1103 * Offset of the start of vsync in field 2, measured in one less than the
1104 * number of half lines.
1106 # define TV_VSYNC_START_F2_MASK 0x0000007f
1107 # define TV_VSYNC_START_F2_SHIFT 0
1109 #define TV_V_CTL_3 0x68044
1110 /** Enables generation of the equalization signal */
1111 # define TV_EQUAL_ENA (1 << 31)
1112 /** Length of vsync, in half lines */
1113 # define TV_VEQ_LEN_MASK 0x007f0000
1114 # define TV_VEQ_LEN_SHIFT 16
1115 /** Offset of the start of equalization in field 1, measured in one less than
1116 * the number of half lines.
1118 # define TV_VEQ_START_F1_MASK 0x0007f00
1119 # define TV_VEQ_START_F1_SHIFT 8
1121 * Offset of the start of equalization in field 2, measured in one less than
1122 * the number of half lines.
1124 # define TV_VEQ_START_F2_MASK 0x000007f
1125 # define TV_VEQ_START_F2_SHIFT 0
1127 #define TV_V_CTL_4 0x68048
1129 * Offset to start of vertical colorburst, measured in one less than the
1130 * number of lines from vertical start.
1132 # define TV_VBURST_START_F1_MASK 0x003f0000
1133 # define TV_VBURST_START_F1_SHIFT 16
1135 * Offset to the end of vertical colorburst, measured in one less than the
1136 * number of lines from the start of NBR.
1138 # define TV_VBURST_END_F1_MASK 0x000000ff
1139 # define TV_VBURST_END_F1_SHIFT 0
1141 #define TV_V_CTL_5 0x6804c
1143 * Offset to start of vertical colorburst, measured in one less than the
1144 * number of lines from vertical start.
1146 # define TV_VBURST_START_F2_MASK 0x003f0000
1147 # define TV_VBURST_START_F2_SHIFT 16
1149 * Offset to the end of vertical colorburst, measured in one less than the
1150 * number of lines from the start of NBR.
1152 # define TV_VBURST_END_F2_MASK 0x000000ff
1153 # define TV_VBURST_END_F2_SHIFT 0
1155 #define TV_V_CTL_6 0x68050
1157 * Offset to start of vertical colorburst, measured in one less than the
1158 * number of lines from vertical start.
1160 # define TV_VBURST_START_F3_MASK 0x003f0000
1161 # define TV_VBURST_START_F3_SHIFT 16
1163 * Offset to the end of vertical colorburst, measured in one less than the
1164 * number of lines from the start of NBR.
1166 # define TV_VBURST_END_F3_MASK 0x000000ff
1167 # define TV_VBURST_END_F3_SHIFT 0
1169 #define TV_V_CTL_7 0x68054
1171 * Offset to start of vertical colorburst, measured in one less than the
1172 * number of lines from vertical start.
1174 # define TV_VBURST_START_F4_MASK 0x003f0000
1175 # define TV_VBURST_START_F4_SHIFT 16
1177 * Offset to the end of vertical colorburst, measured in one less than the
1178 * number of lines from the start of NBR.
1180 # define TV_VBURST_END_F4_MASK 0x000000ff
1181 # define TV_VBURST_END_F4_SHIFT 0
1183 #define TV_SC_CTL_1 0x68060
1184 /** Turns on the first subcarrier phase generation DDA */
1185 # define TV_SC_DDA1_EN (1 << 31)
1186 /** Turns on the first subcarrier phase generation DDA */
1187 # define TV_SC_DDA2_EN (1 << 30)
1188 /** Turns on the first subcarrier phase generation DDA */
1189 # define TV_SC_DDA3_EN (1 << 29)
1190 /** Sets the subcarrier DDA to reset frequency every other field */
1191 # define TV_SC_RESET_EVERY_2 (0 << 24)
1192 /** Sets the subcarrier DDA to reset frequency every fourth field */
1193 # define TV_SC_RESET_EVERY_4 (1 << 24)
1194 /** Sets the subcarrier DDA to reset frequency every eighth field */
1195 # define TV_SC_RESET_EVERY_8 (2 << 24)
1196 /** Sets the subcarrier DDA to never reset the frequency */
1197 # define TV_SC_RESET_NEVER (3 << 24)
1198 /** Sets the peak amplitude of the colorburst.*/
1199 # define TV_BURST_LEVEL_MASK 0x00ff0000
1200 # define TV_BURST_LEVEL_SHIFT 16
1201 /** Sets the increment of the first subcarrier phase generation DDA */
1202 # define TV_SCDDA1_INC_MASK 0x00000fff
1203 # define TV_SCDDA1_INC_SHIFT 0
1205 #define TV_SC_CTL_2 0x68064
1206 /** Sets the rollover for the second subcarrier phase generation DDA */
1207 # define TV_SCDDA2_SIZE_MASK 0x7fff0000
1208 # define TV_SCDDA2_SIZE_SHIFT 16
1209 /** Sets the increent of the second subcarrier phase generation DDA */
1210 # define TV_SCDDA2_INC_MASK 0x00007fff
1211 # define TV_SCDDA2_INC_SHIFT 0
1213 #define TV_SC_CTL_3 0x68068
1214 /** Sets the rollover for the third subcarrier phase generation DDA */
1215 # define TV_SCDDA3_SIZE_MASK 0x7fff0000
1216 # define TV_SCDDA3_SIZE_SHIFT 16
1217 /** Sets the increent of the third subcarrier phase generation DDA */
1218 # define TV_SCDDA3_INC_MASK 0x00007fff
1219 # define TV_SCDDA3_INC_SHIFT 0
1221 #define TV_WIN_POS 0x68070
1222 /** X coordinate of the display from the start of horizontal active */
1223 # define TV_XPOS_MASK 0x1fff0000
1224 # define TV_XPOS_SHIFT 16
1225 /** Y coordinate of the display from the start of vertical active (NBR) */
1226 # define TV_YPOS_MASK 0x00000fff
1227 # define TV_YPOS_SHIFT 0
1229 #define TV_WIN_SIZE 0x68074
1230 /** Horizontal size of the display window, measured in pixels*/
1231 # define TV_XSIZE_MASK 0x1fff0000
1232 # define TV_XSIZE_SHIFT 16
1234 * Vertical size of the display window, measured in pixels.
1236 * Must be even for interlaced modes.
1238 # define TV_YSIZE_MASK 0x00000fff
1239 # define TV_YSIZE_SHIFT 0
1241 #define TV_FILTER_CTL_1 0x68080
1243 * Enables automatic scaling calculation.
1245 * If set, the rest of the registers are ignored, and the calculated values can
1246 * be read back from the register.
1248 # define TV_AUTO_SCALE (1 << 31)
1250 * Disables the vertical filter.
1252 * This is required on modes more than 1024 pixels wide */
1253 # define TV_V_FILTER_BYPASS (1 << 29)
1254 /** Enables adaptive vertical filtering */
1255 # define TV_VADAPT (1 << 28)
1256 # define TV_VADAPT_MODE_MASK (3 << 26)
1257 /** Selects the least adaptive vertical filtering mode */
1258 # define TV_VADAPT_MODE_LEAST (0 << 26)
1259 /** Selects the moderately adaptive vertical filtering mode */
1260 # define TV_VADAPT_MODE_MODERATE (1 << 26)
1261 /** Selects the most adaptive vertical filtering mode */
1262 # define TV_VADAPT_MODE_MOST (3 << 26)
1264 * Sets the horizontal scaling factor.
1266 * This should be the fractional part of the horizontal scaling factor divided
1267 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
1269 * (src width - 1) / ((oversample * dest width) - 1)
1271 # define TV_HSCALE_FRAC_MASK 0x00003fff
1272 # define TV_HSCALE_FRAC_SHIFT 0
1274 #define TV_FILTER_CTL_2 0x68084
1276 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1278 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
1280 # define TV_VSCALE_INT_MASK 0x00038000
1281 # define TV_VSCALE_INT_SHIFT 15
1283 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1285 * \sa TV_VSCALE_INT_MASK
1287 # define TV_VSCALE_FRAC_MASK 0x00007fff
1288 # define TV_VSCALE_FRAC_SHIFT 0
1290 #define TV_FILTER_CTL_3 0x68088
1292 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1294 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
1296 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1298 # define TV_VSCALE_IP_INT_MASK 0x00038000
1299 # define TV_VSCALE_IP_INT_SHIFT 15
1301 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1303 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1305 * \sa TV_VSCALE_IP_INT_MASK
1307 # define TV_VSCALE_IP_FRAC_MASK 0x00007fff
1308 # define TV_VSCALE_IP_FRAC_SHIFT 0
1310 #define TV_CC_CONTROL 0x68090
1311 # define TV_CC_ENABLE (1 << 31)
1313 * Specifies which field to send the CC data in.
1315 * CC data is usually sent in field 0.
1317 # define TV_CC_FID_MASK (1 << 27)
1318 # define TV_CC_FID_SHIFT 27
1319 /** Sets the horizontal position of the CC data. Usually 135. */
1320 # define TV_CC_HOFF_MASK 0x03ff0000
1321 # define TV_CC_HOFF_SHIFT 16
1322 /** Sets the vertical position of the CC data. Usually 21 */
1323 # define TV_CC_LINE_MASK 0x0000003f
1324 # define TV_CC_LINE_SHIFT 0
1326 #define TV_CC_DATA 0x68094
1327 # define TV_CC_RDY (1 << 31)
1328 /** Second word of CC data to be transmitted. */
1329 # define TV_CC_DATA_2_MASK 0x007f0000
1330 # define TV_CC_DATA_2_SHIFT 16
1331 /** First word of CC data to be transmitted. */
1332 # define TV_CC_DATA_1_MASK 0x0000007f
1333 # define TV_CC_DATA_1_SHIFT 0
1335 #define TV_H_LUMA_0 0x68100
1336 #define TV_H_LUMA_59 0x681ec
1337 #define TV_H_CHROMA_0 0x68200
1338 #define TV_H_CHROMA_59 0x682ec
1339 #define TV_V_LUMA_0 0x68300
1340 #define TV_V_LUMA_42 0x683a8
1341 #define TV_V_CHROMA_0 0x68400
1342 #define TV_V_CHROMA_42 0x684a8
1345 #define DP_B 0x64100
1346 #define DP_C 0x64200
1347 #define DP_D 0x64300
1349 #define DP_PORT_EN (1 << 31)
1350 #define DP_PIPEB_SELECT (1 << 30)
1352 /* Link training mode - select a suitable mode for each stage */
1353 #define DP_LINK_TRAIN_PAT_1 (0 << 28)
1354 #define DP_LINK_TRAIN_PAT_2 (1 << 28)
1355 #define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
1356 #define DP_LINK_TRAIN_OFF (3 << 28)
1357 #define DP_LINK_TRAIN_MASK (3 << 28)
1358 #define DP_LINK_TRAIN_SHIFT 28
1360 /* Signal voltages. These are mostly controlled by the other end */
1361 #define DP_VOLTAGE_0_4 (0 << 25)
1362 #define DP_VOLTAGE_0_6 (1 << 25)
1363 #define DP_VOLTAGE_0_8 (2 << 25)
1364 #define DP_VOLTAGE_1_2 (3 << 25)
1365 #define DP_VOLTAGE_MASK (7 << 25)
1366 #define DP_VOLTAGE_SHIFT 25
1368 /* Signal pre-emphasis levels, like voltages, the other end tells us what
1371 #define DP_PRE_EMPHASIS_0 (0 << 22)
1372 #define DP_PRE_EMPHASIS_3_5 (1 << 22)
1373 #define DP_PRE_EMPHASIS_6 (2 << 22)
1374 #define DP_PRE_EMPHASIS_9_5 (3 << 22)
1375 #define DP_PRE_EMPHASIS_MASK (7 << 22)
1376 #define DP_PRE_EMPHASIS_SHIFT 22
1378 /* How many wires to use. I guess 3 was too hard */
1379 #define DP_PORT_WIDTH_1 (0 << 19)
1380 #define DP_PORT_WIDTH_2 (1 << 19)
1381 #define DP_PORT_WIDTH_4 (3 << 19)
1382 #define DP_PORT_WIDTH_MASK (7 << 19)
1384 /* Mystic DPCD version 1.1 special mode */
1385 #define DP_ENHANCED_FRAMING (1 << 18)
1387 /** locked once port is enabled */
1388 #define DP_PORT_REVERSAL (1 << 15)
1390 /** sends the clock on lane 15 of the PEG for debug */
1391 #define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
1393 #define DP_SCRAMBLING_DISABLE (1 << 12)
1395 /** limit RGB values to avoid confusing TVs */
1396 #define DP_COLOR_RANGE_16_235 (1 << 8)
1398 /** Turn on the audio link */
1399 #define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
1401 /** vs and hs sync polarity */
1402 #define DP_SYNC_VS_HIGH (1 << 4)
1403 #define DP_SYNC_HS_HIGH (1 << 3)
1406 #define DP_DETECTED (1 << 2)
1408 /** The aux channel provides a way to talk to the
1409 * signal sink for DDC etc. Max packet size supported
1410 * is 20 bytes in each direction, hence the 5 fixed
1413 #define DPB_AUX_CH_CTL 0x64110
1414 #define DPB_AUX_CH_DATA1 0x64114
1415 #define DPB_AUX_CH_DATA2 0x64118
1416 #define DPB_AUX_CH_DATA3 0x6411c
1417 #define DPB_AUX_CH_DATA4 0x64120
1418 #define DPB_AUX_CH_DATA5 0x64124
1420 #define DPC_AUX_CH_CTL 0x64210
1421 #define DPC_AUX_CH_DATA1 0x64214
1422 #define DPC_AUX_CH_DATA2 0x64218
1423 #define DPC_AUX_CH_DATA3 0x6421c
1424 #define DPC_AUX_CH_DATA4 0x64220
1425 #define DPC_AUX_CH_DATA5 0x64224
1427 #define DPD_AUX_CH_CTL 0x64310
1428 #define DPD_AUX_CH_DATA1 0x64314
1429 #define DPD_AUX_CH_DATA2 0x64318
1430 #define DPD_AUX_CH_DATA3 0x6431c
1431 #define DPD_AUX_CH_DATA4 0x64320
1432 #define DPD_AUX_CH_DATA5 0x64324
1434 #define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
1435 #define DP_AUX_CH_CTL_DONE (1 << 30)
1436 #define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
1437 #define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
1438 #define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
1439 #define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
1440 #define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
1441 #define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
1442 #define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
1443 #define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
1444 #define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
1445 #define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
1446 #define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
1447 #define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
1448 #define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
1449 #define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
1450 #define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
1451 #define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
1452 #define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
1453 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
1454 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
1457 * Computing GMCH M and N values for the Display Port link
1459 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
1461 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
1463 * The GMCH value is used internally
1465 * bytes_per_pixel is the number of bytes coming out of the plane,
1466 * which is after the LUTs, so we want the bytes for our color format.
1467 * For our current usage, this is always 3, one byte for R, G and B.
1469 #define PIPEA_GMCH_DATA_M 0x70050
1470 #define PIPEB_GMCH_DATA_M 0x71050
1472 /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
1473 #define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
1474 #define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
1476 #define PIPE_GMCH_DATA_M_MASK (0xffffff)
1478 #define PIPEA_GMCH_DATA_N 0x70054
1479 #define PIPEB_GMCH_DATA_N 0x71054
1480 #define PIPE_GMCH_DATA_N_MASK (0xffffff)
1483 * Computing Link M and N values for the Display Port link
1485 * Link M / N = pixel_clock / ls_clk
1487 * (the DP spec calls pixel_clock the 'strm_clk')
1489 * The Link value is transmitted in the Main Stream
1490 * Attributes and VB-ID.
1493 #define PIPEA_DP_LINK_M 0x70060
1494 #define PIPEB_DP_LINK_M 0x71060
1495 #define PIPEA_DP_LINK_M_MASK (0xffffff)
1497 #define PIPEA_DP_LINK_N 0x70064
1498 #define PIPEB_DP_LINK_N 0x71064
1499 #define PIPEA_DP_LINK_N_MASK (0xffffff)
1501 /* Display & cursor control */
1504 #define PIPEADSL 0x70000
1505 #define PIPEACONF 0x70008
1506 #define PIPEACONF_ENABLE (1<<31)
1507 #define PIPEACONF_DISABLE 0
1508 #define PIPEACONF_DOUBLE_WIDE (1<<30)
1509 #define I965_PIPECONF_ACTIVE (1<<30)
1510 #define PIPEACONF_SINGLE_WIDE 0
1511 #define PIPEACONF_PIPE_UNLOCKED 0
1512 #define PIPEACONF_PIPE_LOCKED (1<<25)
1513 #define PIPEACONF_PALETTE 0
1514 #define PIPEACONF_GAMMA (1<<24)
1515 #define PIPECONF_FORCE_BORDER (1<<25)
1516 #define PIPECONF_PROGRESSIVE (0 << 21)
1517 #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
1518 #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21)
1519 #define PIPEASTAT 0x70024
1520 #define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
1521 #define PIPE_CRC_ERROR_ENABLE (1UL<<29)
1522 #define PIPE_CRC_DONE_ENABLE (1UL<<28)
1523 #define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
1524 #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
1525 #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
1526 #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
1527 #define PIPE_DPST_EVENT_ENABLE (1UL<<23)
1528 #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
1529 #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
1530 #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
1531 #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
1532 #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
1533 #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
1534 #define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
1535 #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
1536 #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
1537 #define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
1538 #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
1539 #define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
1540 #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
1541 #define PIPE_DPST_EVENT_STATUS (1UL<<7)
1542 #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
1543 #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
1544 #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
1545 #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
1546 #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
1547 #define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
1548 #define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
1550 #define DSPARB 0x70030
1551 #define DSPARB_CSTART_MASK (0x7f << 7)
1552 #define DSPARB_CSTART_SHIFT 7
1553 #define DSPARB_BSTART_MASK (0x7f)
1554 #define DSPARB_BSTART_SHIFT 0
1556 * The two pipe frame counter registers are not synchronized, so
1557 * reading a stable value is somewhat tricky. The following code
1561 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
1562 * PIPE_FRAME_HIGH_SHIFT;
1563 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
1564 * PIPE_FRAME_LOW_SHIFT);
1565 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
1566 * PIPE_FRAME_HIGH_SHIFT);
1567 * } while (high1 != high2);
1568 * frame = (high1 << 8) | low1;
1570 #define PIPEAFRAMEHIGH 0x70040
1571 #define PIPE_FRAME_HIGH_MASK 0x0000ffff
1572 #define PIPE_FRAME_HIGH_SHIFT 0
1573 #define PIPEAFRAMEPIXEL 0x70044
1574 #define PIPE_FRAME_LOW_MASK 0xff000000
1575 #define PIPE_FRAME_LOW_SHIFT 24
1576 #define PIPE_PIXEL_MASK 0x00ffffff
1577 #define PIPE_PIXEL_SHIFT 0
1578 /* GM45+ just has to be different */
1579 #define PIPEA_FRMCOUNT_GM45 0x70040
1580 #define PIPEA_FLIPCOUNT_GM45 0x70044
1582 /* Cursor A & B regs */
1583 #define CURACNTR 0x70080
1584 /* Old style CUR*CNTR flags (desktop 8xx) */
1585 #define CURSOR_ENABLE 0x80000000
1586 #define CURSOR_GAMMA_ENABLE 0x40000000
1587 #define CURSOR_STRIDE_MASK 0x30000000
1588 #define CURSOR_FORMAT_SHIFT 24
1589 #define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
1590 #define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
1591 #define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
1592 #define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
1593 #define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
1594 #define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
1595 /* New style CUR*CNTR flags */
1596 #define CURSOR_MODE 0x27
1597 #define CURSOR_MODE_DISABLE 0x00
1598 #define CURSOR_MODE_64_32B_AX 0x07
1599 #define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
1600 #define MCURSOR_PIPE_SELECT (1 << 28)
1601 #define MCURSOR_PIPE_A 0x00
1602 #define MCURSOR_PIPE_B (1 << 28)
1603 #define MCURSOR_GAMMA_ENABLE (1 << 26)
1604 #define CURABASE 0x70084
1605 #define CURAPOS 0x70088
1606 #define CURSOR_POS_MASK 0x007FF
1607 #define CURSOR_POS_SIGN 0x8000
1608 #define CURSOR_X_SHIFT 0
1609 #define CURSOR_Y_SHIFT 16
1610 #define CURSIZE 0x700a0
1611 #define CURBCNTR 0x700c0
1612 #define CURBBASE 0x700c4
1613 #define CURBPOS 0x700c8
1615 /* Display A control */
1616 #define DSPACNTR 0x70180
1617 #define DISPLAY_PLANE_ENABLE (1<<31)
1618 #define DISPLAY_PLANE_DISABLE 0
1619 #define DISPPLANE_GAMMA_ENABLE (1<<30)
1620 #define DISPPLANE_GAMMA_DISABLE 0
1621 #define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
1622 #define DISPPLANE_8BPP (0x2<<26)
1623 #define DISPPLANE_15_16BPP (0x4<<26)
1624 #define DISPPLANE_16BPP (0x5<<26)
1625 #define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
1626 #define DISPPLANE_32BPP (0x7<<26)
1627 #define DISPPLANE_STEREO_ENABLE (1<<25)
1628 #define DISPPLANE_STEREO_DISABLE 0
1629 #define DISPPLANE_SEL_PIPE_MASK (1<<24)
1630 #define DISPPLANE_SEL_PIPE_A 0
1631 #define DISPPLANE_SEL_PIPE_B (1<<24)
1632 #define DISPPLANE_SRC_KEY_ENABLE (1<<22)
1633 #define DISPPLANE_SRC_KEY_DISABLE 0
1634 #define DISPPLANE_LINE_DOUBLE (1<<20)
1635 #define DISPPLANE_NO_LINE_DOUBLE 0
1636 #define DISPPLANE_STEREO_POLARITY_FIRST 0
1637 #define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
1638 #define DISPPLANE_TILED (1<<10)
1639 #define DSPAADDR 0x70184
1640 #define DSPASTRIDE 0x70188
1641 #define DSPAPOS 0x7018C /* reserved */
1642 #define DSPASIZE 0x70190
1643 #define DSPASURF 0x7019C /* 965+ only */
1644 #define DSPATILEOFF 0x701A4 /* 965+ only */
1647 #define SWF00 0x71410
1648 #define SWF01 0x71414
1649 #define SWF02 0x71418
1650 #define SWF03 0x7141c
1651 #define SWF04 0x71420
1652 #define SWF05 0x71424
1653 #define SWF06 0x71428
1654 #define SWF10 0x70410
1655 #define SWF11 0x70414
1656 #define SWF14 0x71420
1657 #define SWF30 0x72414
1658 #define SWF31 0x72418
1659 #define SWF32 0x7241c
1662 #define PIPEBDSL 0x71000
1663 #define PIPEBCONF 0x71008
1664 #define PIPEBSTAT 0x71024
1665 #define PIPEBFRAMEHIGH 0x71040
1666 #define PIPEBFRAMEPIXEL 0x71044
1667 #define PIPEB_FRMCOUNT_GM45 0x71040
1668 #define PIPEB_FLIPCOUNT_GM45 0x71044
1671 /* Display B control */
1672 #define DSPBCNTR 0x71180
1673 #define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
1674 #define DISPPLANE_ALPHA_TRANS_DISABLE 0
1675 #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
1676 #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
1677 #define DSPBADDR 0x71184
1678 #define DSPBSTRIDE 0x71188
1679 #define DSPBPOS 0x7118C
1680 #define DSPBSIZE 0x71190
1681 #define DSPBSURF 0x7119C
1682 #define DSPBTILEOFF 0x711A4
1685 #define VGACNTRL 0x71400
1686 # define VGA_DISP_DISABLE (1 << 31)
1687 # define VGA_2X_MODE (1 << 30)
1688 # define VGA_PIPE_B_SELECT (1 << 29)
1692 #define CPU_VGACNTRL 0x41000
1694 #define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
1695 #define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
1696 #define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
1697 #define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
1698 #define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
1699 #define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
1700 #define DIGITAL_PORTA_NO_DETECT (0 << 0)
1701 #define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
1702 #define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
1704 /* refresh rate hardware control */
1705 #define RR_HW_CTL 0x45300
1706 #define RR_HW_LOW_POWER_FRAMES_MASK 0xff
1707 #define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
1709 #define FDI_PLL_BIOS_0 0x46000
1710 #define FDI_PLL_BIOS_1 0x46004
1711 #define FDI_PLL_BIOS_2 0x46008
1712 #define DISPLAY_PORT_PLL_BIOS_0 0x4600c
1713 #define DISPLAY_PORT_PLL_BIOS_1 0x46010
1714 #define DISPLAY_PORT_PLL_BIOS_2 0x46014
1716 #define FDI_PLL_FREQ_CTL 0x46030
1717 #define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
1718 #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
1719 #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
1722 #define PIPEA_DATA_M1 0x60030
1723 #define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
1724 #define TU_SIZE_MASK 0x7e000000
1725 #define PIPEA_DATA_M1_OFFSET 0
1726 #define PIPEA_DATA_N1 0x60034
1727 #define PIPEA_DATA_N1_OFFSET 0
1729 #define PIPEA_DATA_M2 0x60038
1730 #define PIPEA_DATA_M2_OFFSET 0
1731 #define PIPEA_DATA_N2 0x6003c
1732 #define PIPEA_DATA_N2_OFFSET 0
1734 #define PIPEA_LINK_M1 0x60040
1735 #define PIPEA_LINK_M1_OFFSET 0
1736 #define PIPEA_LINK_N1 0x60044
1737 #define PIPEA_LINK_N1_OFFSET 0
1739 #define PIPEA_LINK_M2 0x60048
1740 #define PIPEA_LINK_M2_OFFSET 0
1741 #define PIPEA_LINK_N2 0x6004c
1742 #define PIPEA_LINK_N2_OFFSET 0
1744 /* PIPEB timing regs are same start from 0x61000 */
1746 #define PIPEB_DATA_M1 0x61030
1747 #define PIPEB_DATA_M1_OFFSET 0
1748 #define PIPEB_DATA_N1 0x61034
1749 #define PIPEB_DATA_N1_OFFSET 0
1751 #define PIPEB_DATA_M2 0x61038
1752 #define PIPEB_DATA_M2_OFFSET 0
1753 #define PIPEB_DATA_N2 0x6103c
1754 #define PIPEB_DATA_N2_OFFSET 0
1756 #define PIPEB_LINK_M1 0x61040
1757 #define PIPEB_LINK_M1_OFFSET 0
1758 #define PIPEB_LINK_N1 0x61044
1759 #define PIPEB_LINK_N1_OFFSET 0
1761 #define PIPEB_LINK_M2 0x61048
1762 #define PIPEB_LINK_M2_OFFSET 0
1763 #define PIPEB_LINK_N2 0x6104c
1764 #define PIPEB_LINK_N2_OFFSET 0
1766 /* CPU panel fitter */
1767 #define PFA_CTL_1 0x68080
1768 #define PFB_CTL_1 0x68880
1769 #define PF_ENABLE (1<<31)
1771 /* legacy palette */
1772 #define LGC_PALETTE_A 0x4a000
1773 #define LGC_PALETTE_B 0x4a800
1776 #define DE_MASTER_IRQ_CONTROL (1 << 31)
1777 #define DE_SPRITEB_FLIP_DONE (1 << 29)
1778 #define DE_SPRITEA_FLIP_DONE (1 << 28)
1779 #define DE_PLANEB_FLIP_DONE (1 << 27)
1780 #define DE_PLANEA_FLIP_DONE (1 << 26)
1781 #define DE_PCU_EVENT (1 << 25)
1782 #define DE_GTT_FAULT (1 << 24)
1783 #define DE_POISON (1 << 23)
1784 #define DE_PERFORM_COUNTER (1 << 22)
1785 #define DE_PCH_EVENT (1 << 21)
1786 #define DE_AUX_CHANNEL_A (1 << 20)
1787 #define DE_DP_A_HOTPLUG (1 << 19)
1788 #define DE_GSE (1 << 18)
1789 #define DE_PIPEB_VBLANK (1 << 15)
1790 #define DE_PIPEB_EVEN_FIELD (1 << 14)
1791 #define DE_PIPEB_ODD_FIELD (1 << 13)
1792 #define DE_PIPEB_LINE_COMPARE (1 << 12)
1793 #define DE_PIPEB_VSYNC (1 << 11)
1794 #define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
1795 #define DE_PIPEA_VBLANK (1 << 7)
1796 #define DE_PIPEA_EVEN_FIELD (1 << 6)
1797 #define DE_PIPEA_ODD_FIELD (1 << 5)
1798 #define DE_PIPEA_LINE_COMPARE (1 << 4)
1799 #define DE_PIPEA_VSYNC (1 << 3)
1800 #define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
1802 #define DEISR 0x44000
1803 #define DEIMR 0x44004
1804 #define DEIIR 0x44008
1805 #define DEIER 0x4400c
1808 #define GT_SYNC_STATUS (1 << 2)
1809 #define GT_USER_INTERRUPT (1 << 0)
1811 #define GTISR 0x44010
1812 #define GTIMR 0x44014
1813 #define GTIIR 0x44018
1814 #define GTIER 0x4401c
1818 /* south display engine interrupt */
1819 #define SDE_CRT_HOTPLUG (1 << 11)
1820 #define SDE_PORTD_HOTPLUG (1 << 10)
1821 #define SDE_PORTC_HOTPLUG (1 << 9)
1822 #define SDE_PORTB_HOTPLUG (1 << 8)
1823 #define SDE_SDVOB_HOTPLUG (1 << 6)
1825 #define SDEISR 0xc4000
1826 #define SDEIMR 0xc4004
1827 #define SDEIIR 0xc4008
1828 #define SDEIER 0xc400c
1830 /* digital port hotplug */
1831 #define PCH_PORT_HOTPLUG 0xc4030
1832 #define PORTD_HOTPLUG_ENABLE (1 << 20)
1833 #define PORTD_PULSE_DURATION_2ms (0)
1834 #define PORTD_PULSE_DURATION_4_5ms (1 << 18)
1835 #define PORTD_PULSE_DURATION_6ms (2 << 18)
1836 #define PORTD_PULSE_DURATION_100ms (3 << 18)
1837 #define PORTD_HOTPLUG_NO_DETECT (0)
1838 #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
1839 #define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
1840 #define PORTC_HOTPLUG_ENABLE (1 << 12)
1841 #define PORTC_PULSE_DURATION_2ms (0)
1842 #define PORTC_PULSE_DURATION_4_5ms (1 << 10)
1843 #define PORTC_PULSE_DURATION_6ms (2 << 10)
1844 #define PORTC_PULSE_DURATION_100ms (3 << 10)
1845 #define PORTC_HOTPLUG_NO_DETECT (0)
1846 #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
1847 #define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
1848 #define PORTB_HOTPLUG_ENABLE (1 << 4)
1849 #define PORTB_PULSE_DURATION_2ms (0)
1850 #define PORTB_PULSE_DURATION_4_5ms (1 << 2)
1851 #define PORTB_PULSE_DURATION_6ms (2 << 2)
1852 #define PORTB_PULSE_DURATION_100ms (3 << 2)
1853 #define PORTB_HOTPLUG_NO_DETECT (0)
1854 #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
1855 #define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
1857 #define PCH_GPIOA 0xc5010
1858 #define PCH_GPIOB 0xc5014
1859 #define PCH_GPIOC 0xc5018
1860 #define PCH_GPIOD 0xc501c
1861 #define PCH_GPIOE 0xc5020
1862 #define PCH_GPIOF 0xc5024
1864 #define PCH_DPLL_A 0xc6014
1865 #define PCH_DPLL_B 0xc6018
1867 #define PCH_FPA0 0xc6040
1868 #define PCH_FPA1 0xc6044
1869 #define PCH_FPB0 0xc6048
1870 #define PCH_FPB1 0xc604c
1872 #define PCH_DPLL_TEST 0xc606c
1874 #define PCH_DREF_CONTROL 0xC6200
1875 #define DREF_CONTROL_MASK 0x7fc3
1876 #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
1877 #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
1878 #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
1879 #define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
1880 #define DREF_SSC_SOURCE_DISABLE (0<<11)
1881 #define DREF_SSC_SOURCE_ENABLE (2<<11)
1882 #define DREF_SSC_SOURCE_MASK (2<<11)
1883 #define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
1884 #define DREF_NONSPREAD_CK505_ENABLE (1<<9)
1885 #define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
1886 #define DREF_NONSPREAD_SOURCE_MASK (2<<9)
1887 #define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
1888 #define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
1889 #define DREF_SSC4_DOWNSPREAD (0<<6)
1890 #define DREF_SSC4_CENTERSPREAD (1<<6)
1891 #define DREF_SSC1_DISABLE (0<<1)
1892 #define DREF_SSC1_ENABLE (1<<1)
1893 #define DREF_SSC4_DISABLE (0)
1894 #define DREF_SSC4_ENABLE (1)
1896 #define PCH_RAWCLK_FREQ 0xc6204
1897 #define FDL_TP1_TIMER_SHIFT 12
1898 #define FDL_TP1_TIMER_MASK (3<<12)
1899 #define FDL_TP2_TIMER_SHIFT 10
1900 #define FDL_TP2_TIMER_MASK (3<<10)
1901 #define RAWCLK_FREQ_MASK 0x3ff
1903 #define PCH_DPLL_TMR_CFG 0xc6208
1905 #define PCH_SSC4_PARMS 0xc6210
1906 #define PCH_SSC4_AUX_PARMS 0xc6214
1910 #define TRANS_HTOTAL_A 0xe0000
1911 #define TRANS_HTOTAL_SHIFT 16
1912 #define TRANS_HACTIVE_SHIFT 0
1913 #define TRANS_HBLANK_A 0xe0004
1914 #define TRANS_HBLANK_END_SHIFT 16
1915 #define TRANS_HBLANK_START_SHIFT 0
1916 #define TRANS_HSYNC_A 0xe0008
1917 #define TRANS_HSYNC_END_SHIFT 16
1918 #define TRANS_HSYNC_START_SHIFT 0
1919 #define TRANS_VTOTAL_A 0xe000c
1920 #define TRANS_VTOTAL_SHIFT 16
1921 #define TRANS_VACTIVE_SHIFT 0
1922 #define TRANS_VBLANK_A 0xe0010
1923 #define TRANS_VBLANK_END_SHIFT 16
1924 #define TRANS_VBLANK_START_SHIFT 0
1925 #define TRANS_VSYNC_A 0xe0014
1926 #define TRANS_VSYNC_END_SHIFT 16
1927 #define TRANS_VSYNC_START_SHIFT 0
1929 #define TRANSA_DATA_M1 0xe0030
1930 #define TRANSA_DATA_N1 0xe0034
1931 #define TRANSA_DATA_M2 0xe0038
1932 #define TRANSA_DATA_N2 0xe003c
1933 #define TRANSA_DP_LINK_M1 0xe0040
1934 #define TRANSA_DP_LINK_N1 0xe0044
1935 #define TRANSA_DP_LINK_M2 0xe0048
1936 #define TRANSA_DP_LINK_N2 0xe004c
1938 #define TRANS_HTOTAL_B 0xe1000
1939 #define TRANS_HBLANK_B 0xe1004
1940 #define TRANS_HSYNC_B 0xe1008
1941 #define TRANS_VTOTAL_B 0xe100c
1942 #define TRANS_VBLANK_B 0xe1010
1943 #define TRANS_VSYNC_B 0xe1014
1945 #define TRANSB_DATA_M1 0xe1030
1946 #define TRANSB_DATA_N1 0xe1034
1947 #define TRANSB_DATA_M2 0xe1038
1948 #define TRANSB_DATA_N2 0xe103c
1949 #define TRANSB_DP_LINK_M1 0xe1040
1950 #define TRANSB_DP_LINK_N1 0xe1044
1951 #define TRANSB_DP_LINK_M2 0xe1048
1952 #define TRANSB_DP_LINK_N2 0xe104c
1954 #define TRANSACONF 0xf0008
1955 #define TRANSBCONF 0xf1008
1956 #define TRANS_DISABLE (0<<31)
1957 #define TRANS_ENABLE (1<<31)
1958 #define TRANS_STATE_MASK (1<<30)
1959 #define TRANS_STATE_DISABLE (0<<30)
1960 #define TRANS_STATE_ENABLE (1<<30)
1961 #define TRANS_FSYNC_DELAY_HB1 (0<<27)
1962 #define TRANS_FSYNC_DELAY_HB2 (1<<27)
1963 #define TRANS_FSYNC_DELAY_HB3 (2<<27)
1964 #define TRANS_FSYNC_DELAY_HB4 (3<<27)
1965 #define TRANS_DP_AUDIO_ONLY (1<<26)
1966 #define TRANS_DP_VIDEO_AUDIO (0<<26)
1967 #define TRANS_PROGRESSIVE (0<<21)
1968 #define TRANS_8BPC (0<<5)
1969 #define TRANS_10BPC (1<<5)
1970 #define TRANS_6BPC (2<<5)
1971 #define TRANS_12BPC (3<<5)
1973 #define FDI_RXA_CHICKEN 0xc200c
1974 #define FDI_RXB_CHICKEN 0xc2010
1975 #define FDI_RX_PHASE_SYNC_POINTER_ENABLE (1)
1978 #define FDI_TXA_CTL 0x60100
1979 #define FDI_TXB_CTL 0x61100
1980 #define FDI_TX_DISABLE (0<<31)
1981 #define FDI_TX_ENABLE (1<<31)
1982 #define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
1983 #define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
1984 #define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
1985 #define FDI_LINK_TRAIN_NONE (3<<28)
1986 #define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
1987 #define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
1988 #define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
1989 #define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
1990 #define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
1991 #define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
1992 #define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
1993 #define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
1994 #define FDI_DP_PORT_WIDTH_X1 (0<<19)
1995 #define FDI_DP_PORT_WIDTH_X2 (1<<19)
1996 #define FDI_DP_PORT_WIDTH_X3 (2<<19)
1997 #define FDI_DP_PORT_WIDTH_X4 (3<<19)
1998 #define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
1999 /* IGDNG: hardwired to 1 */
2000 #define FDI_TX_PLL_ENABLE (1<<14)
2001 /* both Tx and Rx */
2002 #define FDI_SCRAMBLING_ENABLE (0<<7)
2003 #define FDI_SCRAMBLING_DISABLE (1<<7)
2005 /* FDI_RX, FDI_X is hard-wired to Transcoder_X */
2006 #define FDI_RXA_CTL 0xf000c
2007 #define FDI_RXB_CTL 0xf100c
2008 #define FDI_RX_ENABLE (1<<31)
2009 #define FDI_RX_DISABLE (0<<31)
2010 /* train, dp width same as FDI_TX */
2011 #define FDI_DP_PORT_WIDTH_X8 (7<<19)
2012 #define FDI_8BPC (0<<16)
2013 #define FDI_10BPC (1<<16)
2014 #define FDI_6BPC (2<<16)
2015 #define FDI_12BPC (3<<16)
2016 #define FDI_LINK_REVERSE_OVERWRITE (1<<15)
2017 #define FDI_DMI_LINK_REVERSE_MASK (1<<14)
2018 #define FDI_RX_PLL_ENABLE (1<<13)
2019 #define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
2020 #define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
2021 #define FDI_FS_ERR_REPORT_ENABLE (1<<9)
2022 #define FDI_FE_ERR_REPORT_ENABLE (1<<8)
2023 #define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
2024 #define FDI_SEL_RAWCLK (0<<4)
2025 #define FDI_SEL_PCDCLK (1<<4)
2027 #define FDI_RXA_MISC 0xf0010
2028 #define FDI_RXB_MISC 0xf1010
2029 #define FDI_RXA_TUSIZE1 0xf0030
2030 #define FDI_RXA_TUSIZE2 0xf0038
2031 #define FDI_RXB_TUSIZE1 0xf1030
2032 #define FDI_RXB_TUSIZE2 0xf1038
2034 /* FDI_RX interrupt register format */
2035 #define FDI_RX_INTER_LANE_ALIGN (1<<10)
2036 #define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
2037 #define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
2038 #define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
2039 #define FDI_RX_FS_CODE_ERR (1<<6)
2040 #define FDI_RX_FE_CODE_ERR (1<<5)
2041 #define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
2042 #define FDI_RX_HDCP_LINK_FAIL (1<<3)
2043 #define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
2044 #define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
2045 #define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
2047 #define FDI_RXA_IIR 0xf0014
2048 #define FDI_RXA_IMR 0xf0018
2049 #define FDI_RXB_IIR 0xf1014
2050 #define FDI_RXB_IMR 0xf1018
2052 #define FDI_PLL_CTL_1 0xfe000
2053 #define FDI_PLL_CTL_2 0xfe004
2056 #define PCH_ADPA 0xe1100
2057 #define ADPA_TRANS_SELECT_MASK (1<<30)
2058 #define ADPA_TRANS_A_SELECT 0
2059 #define ADPA_TRANS_B_SELECT (1<<30)
2060 #define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2061 #define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2062 #define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2063 #define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2064 #define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2065 #define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2066 #define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2067 #define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2068 #define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2069 #define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2070 #define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2071 #define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2072 #define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2073 #define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2074 #define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2075 #define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2076 #define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2077 #define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2078 #define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
2081 #define HDMIB 0xe1140
2082 #define PORT_ENABLE (1 << 31)
2083 #define TRANSCODER_A (0)
2084 #define TRANSCODER_B (1 << 30)
2085 #define COLOR_FORMAT_8bpc (0)
2086 #define COLOR_FORMAT_12bpc (3 << 26)
2087 #define SDVOB_HOTPLUG_ENABLE (1 << 23)
2088 #define SDVO_ENCODING (0)
2089 #define TMDS_ENCODING (2 << 10)
2090 #define NULL_PACKET_VSYNC_ENABLE (1 << 9)
2091 #define SDVOB_BORDER_ENABLE (1 << 7)
2092 #define AUDIO_ENABLE (1 << 6)
2093 #define VSYNC_ACTIVE_HIGH (1 << 4)
2094 #define HSYNC_ACTIVE_HIGH (1 << 3)
2095 #define PORT_DETECTED (1 << 2)
2097 #define HDMIC 0xe1150
2098 #define HDMID 0xe1160
2100 #define PCH_LVDS 0xe1180
2101 #define LVDS_DETECTED (1 << 1)
2103 #define BLC_PWM_CPU_CTL2 0x48250
2104 #define PWM_ENABLE (1 << 31)
2105 #define PWM_PIPE_A (0 << 29)
2106 #define PWM_PIPE_B (1 << 29)
2107 #define BLC_PWM_CPU_CTL 0x48254
2109 #define BLC_PWM_PCH_CTL1 0xc8250
2110 #define PWM_PCH_ENABLE (1 << 31)
2111 #define PWM_POLARITY_ACTIVE_LOW (1 << 29)
2112 #define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
2113 #define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
2114 #define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
2116 #define BLC_PWM_PCH_CTL2 0xc8254
2118 #define PCH_PP_STATUS 0xc7200
2119 #define PCH_PP_CONTROL 0xc7204
2120 #define EDP_FORCE_VDD (1 << 3)
2121 #define EDP_BLC_ENABLE (1 << 2)
2122 #define PANEL_POWER_RESET (1 << 1)
2123 #define PANEL_POWER_OFF (0 << 0)
2124 #define PANEL_POWER_ON (1 << 0)
2125 #define PCH_PP_ON_DELAYS 0xc7208
2126 #define EDP_PANEL (1 << 30)
2127 #define PCH_PP_OFF_DELAYS 0xc720c
2128 #define PCH_PP_DIVISOR 0xc7210
2130 #endif /* _I915_REG_H_ */