2 * x86 SMP booting functions
4 * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
5 * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
7 * Much of the core SMP work is based on previous work by Thomas Radke, to
8 * whom a great many thanks are extended.
10 * Thanks to Intel for making available several different Pentium,
11 * Pentium Pro and Pentium-II/Xeon MP machines.
12 * Original development of Linux SMP code supported by Caldera.
14 * This code is released under the GNU General Public License version 2 or
18 * Felix Koop : NR_CPUS used properly
19 * Jose Renau : Handle single CPU case.
20 * Alan Cox : By repeated request 8) - Total BogoMIPS report.
21 * Greg Wright : Fix for kernel stacks panic.
22 * Erich Boleyn : MP v1.4 and additional changes.
23 * Matthias Sattler : Changes for 2.1 kernel map.
24 * Michel Lespinasse : Changes for 2.1 kernel map.
25 * Michael Chastain : Change trampoline.S to gnu as.
26 * Alan Cox : Dumb bug: 'B' step PPro's are fine
27 * Ingo Molnar : Added APIC timers, based on code
29 * Ingo Molnar : various cleanups and rewrites
30 * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
31 * Maciej W. Rozycki : Bits for genuine 82489DX APICs
32 * Martin J. Bligh : Added support for multi-quad systems
33 * Dave Jones : Report invalid combinations of Athlon CPUs.
34 * Rusty Russell : Hacked into shape for new "hotplug" boot process. */
36 #include <linux/module.h>
37 #include <linux/init.h>
38 #include <linux/kernel.h>
41 #include <linux/sched.h>
42 #include <linux/kernel_stat.h>
43 #include <linux/bootmem.h>
44 #include <linux/notifier.h>
45 #include <linux/cpu.h>
46 #include <linux/percpu.h>
47 #include <linux/nmi.h>
49 #include <linux/delay.h>
50 #include <linux/mc146818rtc.h>
51 #include <asm/tlbflush.h>
53 #include <asm/arch_hooks.h>
56 #include <mach_apic.h>
57 #include <mach_wakecpu.h>
58 #include <smpboot_hooks.h>
62 /* Set if we find a B stepping CPU */
63 static int __cpuinitdata smp_b_stepping;
65 /* Number of siblings per CPU package */
66 int smp_num_siblings = 1;
67 EXPORT_SYMBOL(smp_num_siblings);
69 /* Last level cache ID of each logical CPU */
70 DEFINE_PER_CPU(u8, cpu_llc_id) = BAD_APICID;
72 /* representing HT siblings of each logical CPU */
73 DEFINE_PER_CPU(cpumask_t, cpu_sibling_map);
74 EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
76 /* representing HT and core siblings of each logical CPU */
77 DEFINE_PER_CPU(cpumask_t, cpu_core_map);
78 EXPORT_PER_CPU_SYMBOL(cpu_core_map);
80 /* bitmap of online cpus */
81 cpumask_t cpu_online_map __read_mostly;
82 EXPORT_SYMBOL(cpu_online_map);
84 cpumask_t cpu_callin_map;
85 cpumask_t cpu_callout_map;
86 cpumask_t cpu_possible_map;
87 EXPORT_SYMBOL(cpu_possible_map);
88 static cpumask_t smp_commenced_mask;
90 /* Per CPU bogomips and other parameters */
91 DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
92 EXPORT_PER_CPU_SYMBOL(cpu_info);
94 /* which logical CPU number maps to which CPU (physical APIC ID) */
95 u8 x86_cpu_to_apicid_init[NR_CPUS] __initdata =
96 { [0 ... NR_CPUS-1] = BAD_APICID };
97 void *x86_cpu_to_apicid_early_ptr;
98 DEFINE_PER_CPU(u8, x86_cpu_to_apicid) = BAD_APICID;
99 EXPORT_PER_CPU_SYMBOL(x86_cpu_to_apicid);
101 u8 apicid_2_node[MAX_APICID];
104 * Trampoline 80x86 program as an array.
107 extern const unsigned char trampoline_data [];
108 extern const unsigned char trampoline_end [];
109 static unsigned char *trampoline_base;
111 static void map_cpu_to_logical_apicid(void);
113 /* State of each CPU. */
114 DEFINE_PER_CPU(int, cpu_state) = { 0 };
117 * Currently trivial. Write the real->protected mode
118 * bootstrap into the page concerned. The caller
119 * has made sure it's suitably aligned.
122 static unsigned long __cpuinit setup_trampoline(void)
124 memcpy(trampoline_base, trampoline_data, trampoline_end - trampoline_data);
125 return virt_to_phys(trampoline_base);
129 * We are called very early to get the low memory for the
130 * SMP bootup trampoline page.
132 void __init smp_alloc_memory(void)
134 trampoline_base = alloc_bootmem_low_pages(PAGE_SIZE);
136 * Has to be in very low memory so we can execute
139 if (__pa(trampoline_base) >= 0x9F000)
144 * The bootstrap kernel entry code has set these up. Save them for
148 void __cpuinit smp_store_cpu_info(int id)
150 struct cpuinfo_x86 *c = &cpu_data(id);
155 identify_secondary_cpu(c);
157 * Mask B, Pentium, but not Pentium MMX
159 if (c->x86_vendor == X86_VENDOR_INTEL &&
161 c->x86_mask >= 1 && c->x86_mask <= 4 &&
164 * Remember we have B step Pentia with bugs
169 * Certain Athlons might work (for various values of 'work') in SMP
170 * but they are not certified as MP capable.
172 if ((c->x86_vendor == X86_VENDOR_AMD) && (c->x86 == 6)) {
174 if (num_possible_cpus() == 1)
177 /* Athlon 660/661 is valid. */
178 if ((c->x86_model==6) && ((c->x86_mask==0) || (c->x86_mask==1)))
181 /* Duron 670 is valid */
182 if ((c->x86_model==7) && (c->x86_mask==0))
186 * Athlon 662, Duron 671, and Athlon >model 7 have capability bit.
187 * It's worth noting that the A5 stepping (662) of some Athlon XP's
188 * have the MP bit set.
189 * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for more.
191 if (((c->x86_model==6) && (c->x86_mask>=2)) ||
192 ((c->x86_model==7) && (c->x86_mask>=1)) ||
197 /* If we get here, it's not a certified SMP capable AMD system. */
198 add_taint(TAINT_UNSAFE_SMP);
205 extern void calibrate_delay(void);
207 static atomic_t init_deasserted;
209 static void __cpuinit smp_callin(void)
212 unsigned long timeout;
215 * If waken up by an INIT in an 82489DX configuration
216 * we may get here before an INIT-deassert IPI reaches
217 * our local APIC. We have to wait for the IPI or we'll
218 * lock up on an APIC access.
220 wait_for_init_deassert(&init_deasserted);
223 * (This works even if the APIC is not enabled.)
225 phys_id = GET_APIC_ID(apic_read(APIC_ID));
226 cpuid = smp_processor_id();
227 if (cpu_isset(cpuid, cpu_callin_map)) {
228 printk("huh, phys CPU#%d, CPU#%d already present??\n",
232 Dprintk("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
235 * STARTUP IPIs are fragile beasts as they might sometimes
236 * trigger some glue motherboard logic. Complete APIC bus
237 * silence for 1 second, this overestimates the time the
238 * boot CPU is spending to send the up to 2 STARTUP IPIs
239 * by a factor of two. This should be enough.
243 * Waiting 2s total for startup (udelay is not yet working)
245 timeout = jiffies + 2*HZ;
246 while (time_before(jiffies, timeout)) {
248 * Has the boot CPU finished it's STARTUP sequence?
250 if (cpu_isset(cpuid, cpu_callout_map))
255 if (!time_before(jiffies, timeout)) {
256 printk("BUG: CPU%d started up but did not get a callout!\n",
262 * the boot CPU has finished the init stage and is spinning
263 * on callin_map until we finish. We are free to set up this
264 * CPU, first the APIC. (this is probably redundant on most
268 Dprintk("CALLIN, before setup_local_APIC().\n");
269 smp_callin_clear_local_apic();
271 map_cpu_to_logical_apicid();
277 Dprintk("Stack at about %p\n",&cpuid);
280 * Save our processor parameters
282 smp_store_cpu_info(cpuid);
285 * Allow the master to continue.
287 cpu_set(cpuid, cpu_callin_map);
292 /* maps the cpu to the sched domain representing multi-core */
293 cpumask_t cpu_coregroup_map(int cpu)
295 struct cpuinfo_x86 *c = &cpu_data(cpu);
297 * For perf, we return last level cache shared map.
298 * And for power savings, we return cpu_core_map
300 if (sched_mc_power_savings || sched_smt_power_savings)
301 return per_cpu(cpu_core_map, cpu);
303 return c->llc_shared_map;
306 /* representing cpus for which sibling maps can be computed */
307 static cpumask_t cpu_sibling_setup_map;
309 void __cpuinit set_cpu_sibling_map(int cpu)
312 struct cpuinfo_x86 *c = &cpu_data(cpu);
314 cpu_set(cpu, cpu_sibling_setup_map);
316 if (smp_num_siblings > 1) {
317 for_each_cpu_mask(i, cpu_sibling_setup_map) {
318 if (c->phys_proc_id == cpu_data(i).phys_proc_id &&
319 c->cpu_core_id == cpu_data(i).cpu_core_id) {
320 cpu_set(i, per_cpu(cpu_sibling_map, cpu));
321 cpu_set(cpu, per_cpu(cpu_sibling_map, i));
322 cpu_set(i, per_cpu(cpu_core_map, cpu));
323 cpu_set(cpu, per_cpu(cpu_core_map, i));
324 cpu_set(i, c->llc_shared_map);
325 cpu_set(cpu, cpu_data(i).llc_shared_map);
329 cpu_set(cpu, per_cpu(cpu_sibling_map, cpu));
332 cpu_set(cpu, c->llc_shared_map);
334 if (current_cpu_data.x86_max_cores == 1) {
335 per_cpu(cpu_core_map, cpu) = per_cpu(cpu_sibling_map, cpu);
340 for_each_cpu_mask(i, cpu_sibling_setup_map) {
341 if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
342 per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
343 cpu_set(i, c->llc_shared_map);
344 cpu_set(cpu, cpu_data(i).llc_shared_map);
346 if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
347 cpu_set(i, per_cpu(cpu_core_map, cpu));
348 cpu_set(cpu, per_cpu(cpu_core_map, i));
350 * Does this new cpu bringup a new core?
352 if (cpus_weight(per_cpu(cpu_sibling_map, cpu)) == 1) {
354 * for each core in package, increment
355 * the booted_cores for this new cpu
357 if (first_cpu(per_cpu(cpu_sibling_map, i)) == i)
360 * increment the core count for all
361 * the other cpus in this package
364 cpu_data(i).booted_cores++;
365 } else if (i != cpu && !c->booted_cores)
366 c->booted_cores = cpu_data(i).booted_cores;
372 * Activate a secondary processor.
374 static void __cpuinit start_secondary(void *unused)
377 * Don't put *anything* before cpu_init(), SMP booting is too
378 * fragile that we want to limit the things done here to the
379 * most necessary things.
387 while (!cpu_isset(smp_processor_id(), smp_commenced_mask))
390 * Check TSC synchronization with the BP:
392 check_tsc_sync_target();
394 setup_secondary_clock();
395 if (nmi_watchdog == NMI_IO_APIC) {
396 disable_8259A_irq(0);
397 enable_NMI_through_LVT0();
401 * low-memory mappings have been cleared, flush them from
402 * the local TLBs too.
406 /* This must be done before setting cpu_online_map */
407 set_cpu_sibling_map(raw_smp_processor_id());
411 * We need to hold call_lock, so there is no inconsistency
412 * between the time smp_call_function() determines number of
413 * IPI recipients, and the time when the determination is made
414 * for which cpus receive the IPI. Holding this
415 * lock helps us to not include this cpu in a currently in progress
416 * smp_call_function().
418 lock_ipi_call_lock();
419 cpu_set(smp_processor_id(), cpu_online_map);
420 unlock_ipi_call_lock();
421 per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
423 /* We can take interrupts now: we're officially "up". */
431 * Everything has been set up for the secondary
432 * CPUs - they just need to reload everything
433 * from the task structure
434 * This function must not return.
436 void __devinit initialize_secondary(void)
439 * We don't actually need to load the full TSS,
440 * basically just the stack pointer and the ip.
447 :"m" (current->thread.sp),"m" (current->thread.ip));
450 /* Static state in head.S used to set up a CPU */
458 /* which logical CPUs are on which nodes */
459 cpumask_t node_to_cpumask_map[MAX_NUMNODES] __read_mostly =
460 { [0 ... MAX_NUMNODES-1] = CPU_MASK_NONE };
461 EXPORT_SYMBOL(node_to_cpumask_map);
462 /* which node each logical CPU is on */
463 int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
464 EXPORT_SYMBOL(cpu_to_node_map);
466 /* set up a mapping between cpu and node. */
467 static inline void map_cpu_to_node(int cpu, int node)
469 printk("Mapping cpu %d to node %d\n", cpu, node);
470 cpu_set(cpu, node_to_cpumask_map[node]);
471 cpu_to_node_map[cpu] = node;
474 /* undo a mapping between cpu and node. */
475 static inline void unmap_cpu_to_node(int cpu)
479 printk("Unmapping cpu %d from all nodes\n", cpu);
480 for (node = 0; node < MAX_NUMNODES; node ++)
481 cpu_clear(cpu, node_to_cpumask_map[node]);
482 cpu_to_node_map[cpu] = 0;
484 #else /* !CONFIG_NUMA */
486 #define map_cpu_to_node(cpu, node) ({})
487 #define unmap_cpu_to_node(cpu) ({})
489 #endif /* CONFIG_NUMA */
491 u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = BAD_APICID };
493 static void map_cpu_to_logical_apicid(void)
495 int cpu = smp_processor_id();
496 int apicid = logical_smp_processor_id();
497 int node = apicid_to_node(apicid);
499 if (!node_online(node))
500 node = first_online_node;
502 cpu_2_logical_apicid[cpu] = apicid;
503 map_cpu_to_node(cpu, node);
506 static void unmap_cpu_to_logical_apicid(int cpu)
508 cpu_2_logical_apicid[cpu] = BAD_APICID;
509 unmap_cpu_to_node(cpu);
512 static inline void __inquire_remote_apic(int apicid)
514 int i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
515 char *names[] = { "ID", "VERSION", "SPIV" };
517 unsigned long status;
519 printk("Inquiring remote APIC #%d...\n", apicid);
521 for (i = 0; i < ARRAY_SIZE(regs); i++) {
522 printk("... APIC #%d %s: ", apicid, names[i]);
527 status = safe_apic_wait_icr_idle();
529 printk("a previous APIC delivery may have failed\n");
531 apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(apicid));
532 apic_write_around(APIC_ICR, APIC_DM_REMRD | regs[i]);
537 status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
538 } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
541 case APIC_ICR_RR_VALID:
542 status = apic_read(APIC_RRR);
543 printk("%lx\n", status);
551 #ifdef WAKE_SECONDARY_VIA_NMI
553 * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
554 * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
555 * won't ... remember to clear down the APIC, etc later.
558 wakeup_secondary_cpu(int logical_apicid, unsigned long start_eip)
560 unsigned long send_status, accept_status = 0;
564 apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(logical_apicid));
566 /* Boot on the stack */
567 /* Kick the second */
568 apic_write_around(APIC_ICR, APIC_DM_NMI | APIC_DEST_LOGICAL);
570 Dprintk("Waiting for send to finish...\n");
571 send_status = safe_apic_wait_icr_idle();
574 * Give the other CPU some time to accept the IPI.
578 * Due to the Pentium erratum 3AP.
580 maxlvt = lapic_get_maxlvt();
582 apic_read_around(APIC_SPIV);
583 apic_write(APIC_ESR, 0);
585 accept_status = (apic_read(APIC_ESR) & 0xEF);
586 Dprintk("NMI sent.\n");
589 printk("APIC never delivered???\n");
591 printk("APIC delivery error (%lx).\n", accept_status);
593 return (send_status | accept_status);
595 #endif /* WAKE_SECONDARY_VIA_NMI */
597 #ifdef WAKE_SECONDARY_VIA_INIT
599 wakeup_secondary_cpu(int phys_apicid, unsigned long start_eip)
601 unsigned long send_status, accept_status = 0;
602 int maxlvt, num_starts, j;
605 * Be paranoid about clearing APIC errors.
607 if (APIC_INTEGRATED(apic_version[phys_apicid])) {
608 apic_read_around(APIC_SPIV);
609 apic_write(APIC_ESR, 0);
613 Dprintk("Asserting INIT.\n");
616 * Turn INIT on target chip
618 apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
623 apic_write_around(APIC_ICR, APIC_INT_LEVELTRIG | APIC_INT_ASSERT
626 Dprintk("Waiting for send to finish...\n");
627 send_status = safe_apic_wait_icr_idle();
631 Dprintk("Deasserting INIT.\n");
634 apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
637 apic_write_around(APIC_ICR, APIC_INT_LEVELTRIG | APIC_DM_INIT);
639 Dprintk("Waiting for send to finish...\n");
640 send_status = safe_apic_wait_icr_idle();
642 atomic_set(&init_deasserted, 1);
645 * Should we send STARTUP IPIs ?
647 * Determine this based on the APIC version.
648 * If we don't have an integrated APIC, don't send the STARTUP IPIs.
650 if (APIC_INTEGRATED(apic_version[phys_apicid]))
656 * Paravirt / VMI wants a startup IPI hook here to set up the
657 * target processor state.
659 startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
660 (unsigned long) stack_start.sp);
663 * Run STARTUP IPI loop.
665 Dprintk("#startup loops: %d.\n", num_starts);
667 maxlvt = lapic_get_maxlvt();
669 for (j = 1; j <= num_starts; j++) {
670 Dprintk("Sending STARTUP #%d.\n",j);
671 apic_read_around(APIC_SPIV);
672 apic_write(APIC_ESR, 0);
674 Dprintk("After apic_write.\n");
681 apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
683 /* Boot on the stack */
684 /* Kick the second */
685 apic_write_around(APIC_ICR, APIC_DM_STARTUP
686 | (start_eip >> 12));
689 * Give the other CPU some time to accept the IPI.
693 Dprintk("Startup point 1.\n");
695 Dprintk("Waiting for send to finish...\n");
696 send_status = safe_apic_wait_icr_idle();
699 * Give the other CPU some time to accept the IPI.
703 * Due to the Pentium erratum 3AP.
706 apic_read_around(APIC_SPIV);
707 apic_write(APIC_ESR, 0);
709 accept_status = (apic_read(APIC_ESR) & 0xEF);
710 if (send_status || accept_status)
713 Dprintk("After Startup.\n");
716 printk("APIC never delivered???\n");
718 printk("APIC delivery error (%lx).\n", accept_status);
720 return (send_status | accept_status);
722 #endif /* WAKE_SECONDARY_VIA_INIT */
724 extern cpumask_t cpu_initialized;
725 static inline int alloc_cpu_id(void)
729 cpus_complement(tmp_map, cpu_present_map);
730 cpu = first_cpu(tmp_map);
736 #ifdef CONFIG_HOTPLUG_CPU
737 static struct task_struct * __cpuinitdata cpu_idle_tasks[NR_CPUS];
738 static inline struct task_struct * __cpuinit alloc_idle_task(int cpu)
740 struct task_struct *idle;
742 if ((idle = cpu_idle_tasks[cpu]) != NULL) {
743 /* initialize thread_struct. we really want to avoid destroy
746 idle->thread.sp = (unsigned long)task_pt_regs(idle);
747 init_idle(idle, cpu);
750 idle = fork_idle(cpu);
753 cpu_idle_tasks[cpu] = idle;
757 #define alloc_idle_task(cpu) fork_idle(cpu)
760 static int __cpuinit do_boot_cpu(int apicid, int cpu)
762 * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
763 * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
764 * Returns zero if CPU booted OK, else error code from wakeup_secondary_cpu.
767 struct task_struct *idle;
768 unsigned long boot_error;
770 unsigned long start_eip;
771 unsigned short nmi_high = 0, nmi_low = 0;
774 * Save current MTRR state in case it was changed since early boot
775 * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
780 * We can't use kernel_thread since we must avoid to
781 * reschedule the child.
783 idle = alloc_idle_task(cpu);
785 panic("failed fork for CPU %d", cpu);
788 per_cpu(current_task, cpu) = idle;
789 early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
791 idle->thread.ip = (unsigned long) start_secondary;
792 /* start_eip had better be page-aligned! */
793 start_eip = setup_trampoline();
796 alternatives_smp_switch(1);
798 /* So we see what's up */
799 printk("Booting processor %d/%d ip %lx\n", cpu, apicid, start_eip);
800 /* Stack for startup_32 can be just as for start_secondary onwards */
801 stack_start.sp = (void *) idle->thread.sp;
805 per_cpu(x86_cpu_to_apicid, cpu) = apicid;
807 * This grunge runs the startup process for
808 * the targeted processor.
811 atomic_set(&init_deasserted, 0);
813 Dprintk("Setting warm reset code and vector.\n");
815 store_NMI_vector(&nmi_high, &nmi_low);
817 smpboot_setup_warm_reset_vector(start_eip);
820 * Starting actual IPI sequence...
822 boot_error = wakeup_secondary_cpu(apicid, start_eip);
826 * allow APs to start initializing.
828 Dprintk("Before Callout %d.\n", cpu);
829 cpu_set(cpu, cpu_callout_map);
830 Dprintk("After Callout %d.\n", cpu);
833 * Wait 5s total for a response
835 for (timeout = 0; timeout < 50000; timeout++) {
836 if (cpu_isset(cpu, cpu_callin_map))
837 break; /* It has booted */
841 if (cpu_isset(cpu, cpu_callin_map)) {
842 /* number CPUs logically, starting from 1 (BSP is 0) */
844 printk("CPU%d: ", cpu);
845 print_cpu_info(&cpu_data(cpu));
846 Dprintk("CPU has booted.\n");
849 if (*((volatile unsigned char *)trampoline_base)
851 /* trampoline started but...? */
852 printk("Stuck ??\n");
854 /* trampoline code not run */
855 printk("Not responding.\n");
856 inquire_remote_apic(apicid);
861 /* Try to put things back the way they were before ... */
862 unmap_cpu_to_logical_apicid(cpu);
863 cpu_clear(cpu, cpu_callout_map); /* was set here (do_boot_cpu()) */
864 cpu_clear(cpu, cpu_initialized); /* was set by cpu_init() */
867 per_cpu(x86_cpu_to_apicid, cpu) = apicid;
868 cpu_set(cpu, cpu_present_map);
871 /* mark "stuck" area as not stuck */
872 *((volatile unsigned long *)trampoline_base) = 0;
877 #ifdef CONFIG_HOTPLUG_CPU
878 void cpu_exit_clear(void)
880 int cpu = raw_smp_processor_id();
888 cpu_clear(cpu, cpu_callout_map);
889 cpu_clear(cpu, cpu_callin_map);
891 cpu_clear(cpu, smp_commenced_mask);
892 unmap_cpu_to_logical_apicid(cpu);
895 struct warm_boot_cpu_info {
896 struct completion *complete;
897 struct work_struct task;
902 static void __cpuinit do_warm_boot_cpu(struct work_struct *work)
904 struct warm_boot_cpu_info *info =
905 container_of(work, struct warm_boot_cpu_info, task);
906 do_boot_cpu(info->apicid, info->cpu);
907 complete(info->complete);
910 static int __cpuinit __smp_prepare_cpu(int cpu)
912 DECLARE_COMPLETION_ONSTACK(done);
913 struct warm_boot_cpu_info info;
916 apicid = per_cpu(x86_cpu_to_apicid, cpu);
917 if (apicid == BAD_APICID) {
922 info.complete = &done;
923 info.apicid = apicid;
925 INIT_WORK(&info.task, do_warm_boot_cpu);
927 /* init low mem mapping */
928 clone_pgd_range(swapper_pg_dir, swapper_pg_dir + USER_PGD_PTRS,
929 min_t(unsigned long, KERNEL_PGD_PTRS, USER_PGD_PTRS));
931 schedule_work(&info.task);
932 wait_for_completion(&done);
942 * Cycle through the processors sending APIC IPIs to boot each.
945 static int boot_cpu_logical_apicid;
946 /* Where the IO area was mapped on multiquad, always 0 otherwise */
948 #ifdef CONFIG_X86_NUMAQ
949 EXPORT_SYMBOL(xquad_portio);
952 static void __init smp_boot_cpus(unsigned int max_cpus)
954 int apicid, cpu, bit, kicked;
955 unsigned long bogosum = 0;
958 * Setup boot CPU information
960 smp_store_cpu_info(0); /* Final full version of the data */
961 printk("CPU%d: ", 0);
962 print_cpu_info(&cpu_data(0));
964 boot_cpu_physical_apicid = GET_APIC_ID(apic_read(APIC_ID));
965 boot_cpu_logical_apicid = logical_smp_processor_id();
966 per_cpu(x86_cpu_to_apicid, 0) = boot_cpu_physical_apicid;
968 current_thread_info()->cpu = 0;
970 set_cpu_sibling_map(0);
973 * If we couldn't find an SMP configuration at boot time,
974 * get out of here now!
976 if (!smp_found_config && !acpi_lapic) {
977 printk(KERN_NOTICE "SMP motherboard not detected.\n");
978 smpboot_clear_io_apic_irqs();
979 phys_cpu_present_map = physid_mask_of_physid(0);
980 if (APIC_init_uniprocessor())
981 printk(KERN_NOTICE "Local APIC not detected."
982 " Using dummy APIC emulation.\n");
983 map_cpu_to_logical_apicid();
984 cpu_set(0, per_cpu(cpu_sibling_map, 0));
985 cpu_set(0, per_cpu(cpu_core_map, 0));
990 * Should not be necessary because the MP table should list the boot
991 * CPU too, but we do it for the sake of robustness anyway.
992 * Makes no sense to do this check in clustered apic mode, so skip it
994 if (!check_phys_apicid_present(boot_cpu_physical_apicid)) {
995 printk("weird, boot CPU (#%d) not listed by the BIOS.\n",
996 boot_cpu_physical_apicid);
997 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1001 * If we couldn't find a local APIC, then get out of here now!
1003 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) && !cpu_has_apic) {
1004 printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
1005 boot_cpu_physical_apicid);
1006 printk(KERN_ERR "... forcing use of dummy APIC emulation. (tell your hw vendor)\n");
1007 smpboot_clear_io_apic_irqs();
1008 phys_cpu_present_map = physid_mask_of_physid(0);
1009 map_cpu_to_logical_apicid();
1010 cpu_set(0, per_cpu(cpu_sibling_map, 0));
1011 cpu_set(0, per_cpu(cpu_core_map, 0));
1015 verify_local_APIC();
1018 * If SMP should be disabled, then really disable it!
1021 smp_found_config = 0;
1022 printk(KERN_INFO "SMP mode deactivated, forcing use of dummy APIC emulation.\n");
1024 if (nmi_watchdog == NMI_LOCAL_APIC) {
1025 printk(KERN_INFO "activating minimal APIC for NMI watchdog use.\n");
1029 smpboot_clear_io_apic_irqs();
1030 phys_cpu_present_map = physid_mask_of_physid(0);
1031 map_cpu_to_logical_apicid();
1032 cpu_set(0, per_cpu(cpu_sibling_map, 0));
1033 cpu_set(0, per_cpu(cpu_core_map, 0));
1039 map_cpu_to_logical_apicid();
1042 setup_portio_remap();
1045 * Scan the CPU present map and fire up the other CPUs via do_boot_cpu
1047 * In clustered apic mode, phys_cpu_present_map is a constructed thus:
1048 * bits 0-3 are quad0, 4-7 are quad1, etc. A perverse twist on the
1049 * clustered apic ID.
1051 Dprintk("CPU present map: %lx\n", physids_coerce(phys_cpu_present_map));
1054 for (bit = 0; kicked < NR_CPUS && bit < MAX_APICS; bit++) {
1055 apicid = cpu_present_to_apicid(bit);
1057 * Don't even attempt to start the boot CPU!
1059 if ((apicid == boot_cpu_apicid) || (apicid == BAD_APICID))
1062 if (!check_apicid_present(bit))
1064 if (max_cpus <= cpucount+1)
1067 if (((cpu = alloc_cpu_id()) <= 0) || do_boot_cpu(apicid, cpu))
1068 printk("CPU #%d not responding - cannot use it.\n",
1075 * Cleanup possible dangling ends...
1077 smpboot_restore_warm_reset_vector();
1080 * Allow the user to impress friends.
1082 Dprintk("Before bogomips.\n");
1083 for_each_possible_cpu(cpu)
1084 if (cpu_isset(cpu, cpu_callout_map))
1085 bogosum += cpu_data(cpu).loops_per_jiffy;
1087 "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
1089 bogosum/(500000/HZ),
1090 (bogosum/(5000/HZ))%100);
1092 Dprintk("Before bogocount - setting activated=1.\n");
1095 printk(KERN_WARNING "WARNING: SMP operation may be unreliable with B stepping processors.\n");
1098 * Don't taint if we are running SMP kernel on a single non-MP
1101 if (tainted & TAINT_UNSAFE_SMP) {
1103 printk (KERN_INFO "WARNING: This combination of AMD processors is not suitable for SMP.\n");
1105 tainted &= ~TAINT_UNSAFE_SMP;
1108 Dprintk("Boot done.\n");
1111 * construct cpu_sibling_map, so that we can tell sibling CPUs
1114 for_each_possible_cpu(cpu) {
1115 cpus_clear(per_cpu(cpu_sibling_map, cpu));
1116 cpus_clear(per_cpu(cpu_core_map, cpu));
1119 cpu_set(0, per_cpu(cpu_sibling_map, 0));
1120 cpu_set(0, per_cpu(cpu_core_map, 0));
1122 smpboot_setup_io_apic();
1127 /* These are wrappers to interface to the new boot process. Someone
1128 who understands all this stuff should rewrite it properly. --RR 15/Jul/02 */
1129 void __init native_smp_prepare_cpus(unsigned int max_cpus)
1131 smp_commenced_mask = cpumask_of_cpu(0);
1132 cpu_callin_map = cpumask_of_cpu(0);
1134 smp_boot_cpus(max_cpus);
1137 void __init native_smp_prepare_boot_cpu(void)
1139 unsigned int cpu = smp_processor_id();
1142 switch_to_new_gdt();
1144 cpu_set(cpu, cpu_online_map);
1145 cpu_set(cpu, cpu_callout_map);
1146 cpu_set(cpu, cpu_present_map);
1147 cpu_set(cpu, cpu_possible_map);
1148 __get_cpu_var(cpu_state) = CPU_ONLINE;
1151 #ifdef CONFIG_HOTPLUG_CPU
1152 void remove_siblinginfo(int cpu)
1155 struct cpuinfo_x86 *c = &cpu_data(cpu);
1157 for_each_cpu_mask(sibling, per_cpu(cpu_core_map, cpu)) {
1158 cpu_clear(cpu, per_cpu(cpu_core_map, sibling));
1160 * last thread sibling in this cpu core going down
1162 if (cpus_weight(per_cpu(cpu_sibling_map, cpu)) == 1)
1163 cpu_data(sibling).booted_cores--;
1166 for_each_cpu_mask(sibling, per_cpu(cpu_sibling_map, cpu))
1167 cpu_clear(cpu, per_cpu(cpu_sibling_map, sibling));
1168 cpus_clear(per_cpu(cpu_sibling_map, cpu));
1169 cpus_clear(per_cpu(cpu_core_map, cpu));
1170 c->phys_proc_id = 0;
1172 cpu_clear(cpu, cpu_sibling_setup_map);
1175 int __cpu_disable(void)
1177 cpumask_t map = cpu_online_map;
1178 int cpu = smp_processor_id();
1181 * Perhaps use cpufreq to drop frequency, but that could go
1182 * into generic code.
1184 * We won't take down the boot processor on i386 due to some
1185 * interrupts only being able to be serviced by the BSP.
1186 * Especially so if we're not using an IOAPIC -zwane
1190 if (nmi_watchdog == NMI_LOCAL_APIC)
1191 stop_apic_nmi_watchdog(NULL);
1193 /* Allow any queued timer interrupts to get serviced */
1196 local_irq_disable();
1198 remove_siblinginfo(cpu);
1200 cpu_clear(cpu, map);
1202 /* It's now safe to remove this processor from the online map */
1203 cpu_clear(cpu, cpu_online_map);
1207 void __cpu_die(unsigned int cpu)
1209 /* We don't do anything here: idle task is faking death itself. */
1212 for (i = 0; i < 10; i++) {
1213 /* They ack this in play_dead by setting CPU_DEAD */
1214 if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
1215 printk ("CPU %d is now offline\n", cpu);
1216 if (1 == num_online_cpus())
1217 alternatives_smp_switch(0);
1222 printk(KERN_ERR "CPU %u didn't die...\n", cpu);
1224 #else /* ... !CONFIG_HOTPLUG_CPU */
1225 int __cpu_disable(void)
1230 void __cpu_die(unsigned int cpu)
1232 /* We said "no" in __cpu_disable */
1235 #endif /* CONFIG_HOTPLUG_CPU */
1237 int __cpuinit native_cpu_up(unsigned int cpu)
1239 unsigned long flags;
1240 #ifdef CONFIG_HOTPLUG_CPU
1244 * We do warm boot only on cpus that had booted earlier
1245 * Otherwise cold boot is all handled from smp_boot_cpus().
1246 * cpu_callin_map is set during AP kickstart process. Its reset
1247 * when a cpu is taken offline from cpu_exit_clear().
1249 if (!cpu_isset(cpu, cpu_callin_map))
1250 ret = __smp_prepare_cpu(cpu);
1256 /* In case one didn't come up */
1257 if (!cpu_isset(cpu, cpu_callin_map)) {
1258 printk(KERN_DEBUG "skipping cpu%d, didn't come online\n", cpu);
1262 per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
1263 /* Unleash the CPU! */
1264 cpu_set(cpu, smp_commenced_mask);
1267 * Check TSC synchronization with the AP (keep irqs disabled
1270 local_irq_save(flags);
1271 check_tsc_sync_source(cpu);
1272 local_irq_restore(flags);
1274 while (!cpu_isset(cpu, cpu_online_map)) {
1276 touch_nmi_watchdog();
1282 void __init native_smp_cpus_done(unsigned int max_cpus)
1284 #ifdef CONFIG_X86_IO_APIC
1285 setup_ioapic_dest();
1290 void __init smp_intr_init(void)
1293 * IRQ0 must be given a fixed assignment and initialized,
1294 * because it's used before the IO-APIC is set up.
1296 set_intr_gate(FIRST_DEVICE_VECTOR, interrupt[0]);
1299 * The reschedule interrupt is a CPU-to-CPU reschedule-helper
1300 * IPI, driven by wakeup.
1302 set_intr_gate(RESCHEDULE_VECTOR, reschedule_interrupt);
1304 /* IPI for invalidation */
1305 set_intr_gate(INVALIDATE_TLB_VECTOR, invalidate_interrupt);
1307 /* IPI for generic function call */
1308 set_intr_gate(CALL_FUNCTION_VECTOR, call_function_interrupt);
1312 * If the BIOS enumerates physical processors before logical,
1313 * maxcpus=N at enumeration-time can be used to disable HT.
1315 static int __init parse_maxcpus(char *arg)
1317 extern unsigned int maxcpus;
1319 maxcpus = simple_strtoul(arg, NULL, 0);
1322 early_param("maxcpus", parse_maxcpus);