4 * linux/include/linux/ide.h
6 * Copyright (C) 1994-2002 Linus Torvalds & authors
9 #include <linux/init.h>
10 #include <linux/ioport.h>
11 #include <linux/hdreg.h>
12 #include <linux/blkdev.h>
13 #include <linux/proc_fs.h>
14 #include <linux/interrupt.h>
15 #include <linux/bitops.h>
16 #include <linux/bio.h>
17 #include <linux/device.h>
18 #include <linux/pci.h>
19 #include <linux/completion.h>
20 #ifdef CONFIG_BLK_DEV_IDEACPI
21 #include <acpi/acpi.h>
23 #include <asm/byteorder.h>
24 #include <asm/system.h>
26 #include <asm/mutex.h>
28 #if defined(CONFIG_CRIS) || defined(CONFIG_FRV)
29 # define SUPPORT_VLB_SYNC 0
31 # define SUPPORT_VLB_SYNC 1
35 * Used to indicate "no IRQ", should be a value that cannot be an IRQ
39 #define IDE_NO_IRQ (-1)
41 typedef unsigned char byte; /* used everywhere */
44 * Probably not wise to fiddle with these
46 #define ERROR_MAX 8 /* Max read/write errors per sector */
47 #define ERROR_RESET 3 /* Reset controller every 4th retry */
48 #define ERROR_RECAL 1 /* Recalibrate every 2nd retry */
54 #define DMA_PIO_RETRY 1 /* retrying in PIO */
56 #define HWIF(drive) ((ide_hwif_t *)((drive)->hwif))
57 #define HWGROUP(drive) ((ide_hwgroup_t *)(HWIF(drive)->hwgroup))
60 * Definitions for accessing IDE controller registers
62 #define IDE_NR_PORTS (10)
65 unsigned long data_addr;
68 unsigned long error_addr; /* read: error */
69 unsigned long feature_addr; /* write: feature */
72 unsigned long nsect_addr;
73 unsigned long lbal_addr;
74 unsigned long lbam_addr;
75 unsigned long lbah_addr;
77 unsigned long device_addr;
80 unsigned long status_addr; /* read: status */
81 unsigned long command_addr; /* write: command */
84 unsigned long ctl_addr;
86 unsigned long irq_addr;
89 #define OK_STAT(stat,good,bad) (((stat)&((good)|(bad)))==(good))
90 #define BAD_R_STAT (BUSY_STAT | ERR_STAT)
91 #define BAD_W_STAT (BAD_R_STAT | WRERR_STAT)
92 #define BAD_STAT (BAD_R_STAT | DRQ_STAT)
93 #define DRIVE_READY (READY_STAT | SEEK_STAT)
95 #define BAD_CRC (ABRT_ERR | ICRC_ERR)
97 #define SATA_NR_PORTS (3) /* 16 possible ?? */
99 #define SATA_STATUS_OFFSET (0)
100 #define SATA_ERROR_OFFSET (1)
101 #define SATA_CONTROL_OFFSET (2)
104 * Our Physical Region Descriptor (PRD) table should be large enough
105 * to handle the biggest I/O request we are likely to see. Since requests
106 * can have no more than 256 sectors, and since the typical blocksize is
107 * two or more sectors, we could get by with a limit of 128 entries here for
108 * the usual worst case. Most requests seem to include some contiguous blocks,
109 * further reducing the number of table entries required.
111 * The driver reverts to PIO mode for individual requests that exceed
112 * this limit (possible with 512 byte blocksizes, eg. MSDOS f/s), so handling
113 * 100% of all crazy scenarios here is not necessary.
115 * As it turns out though, we must allocate a full 4KB page for this,
116 * so the two PRD tables (ide0 & ide1) will each get half of that,
117 * allowing each to have about 256 entries (8 bytes each) from this.
120 #define PRD_ENTRIES 256
123 * Some more useful definitions
125 #define PARTN_BITS 6 /* number of minor dev bits for partitions */
126 #define MAX_DRIVES 2 /* per interface; 2 assumed by lots of code */
127 #define SECTOR_SIZE 512
128 #define SECTOR_WORDS (SECTOR_SIZE / 4) /* number of 32bit words per sector */
129 #define IDE_LARGE_SEEK(b1,b2,t) (((b1) > (b2) + (t)) || ((b2) > (b1) + (t)))
132 * Timeouts for various operations:
134 #define WAIT_DRQ (HZ/10) /* 100msec - spec allows up to 20ms */
135 #define WAIT_READY (5*HZ) /* 5sec - some laptops are very slow */
136 #define WAIT_PIDENTIFY (10*HZ) /* 10sec - should be less than 3ms (?), if all ATAPI CD is closed at boot */
137 #define WAIT_WORSTCASE (30*HZ) /* 30sec - worst case when spinning up */
138 #define WAIT_CMD (10*HZ) /* 10sec - maximum wait for an IRQ to happen */
139 #define WAIT_MIN_SLEEP (2*HZ/100) /* 20msec - minimum sleep time */
142 * Check for an interrupt and acknowledge the interrupt status
145 typedef int (ide_ack_intr_t)(struct hwif_s *);
148 * hwif_chipset_t is used to keep track of the specific hardware
149 * chipset used by each IDE interface, if known.
151 enum { ide_unknown, ide_generic, ide_pci,
152 ide_cmd640, ide_dtc2278, ide_ali14xx,
153 ide_qd65xx, ide_umc8672, ide_ht6560b,
154 ide_rz1000, ide_trm290,
155 ide_cmd646, ide_cy82c693, ide_4drives,
156 ide_pmac, ide_etrax100, ide_acorn,
157 ide_au1xxx, ide_palm3710
160 typedef u8 hwif_chipset_t;
163 * Structure to hold all information about the location of this port
165 typedef struct hw_regs_s {
167 struct ide_io_ports io_ports;
168 unsigned long io_ports_array[IDE_NR_PORTS];
171 int irq; /* our irq number */
172 ide_ack_intr_t *ack_intr; /* acknowledge interrupt */
173 hwif_chipset_t chipset;
177 void ide_init_port_data(struct hwif_s *, unsigned int);
178 void ide_init_port_hw(struct hwif_s *, hw_regs_t *);
180 static inline void ide_std_init_ports(hw_regs_t *hw,
181 unsigned long io_addr,
182 unsigned long ctl_addr)
186 for (i = 0; i <= 7; i++)
187 hw->io_ports_array[i] = io_addr++;
189 hw->io_ports.ctl_addr = ctl_addr;
194 #if !defined(MAX_HWIFS) || defined(CONFIG_EMBEDDED)
196 #define MAX_HWIFS CONFIG_IDE_MAX_HWIFS
199 /* Currently only m68k, apus and m8xx need it */
200 #ifndef IDE_ARCH_ACK_INTR
201 # define ide_ack_intr(hwif) (1)
204 /* Currently only Atari needs it */
205 #ifndef IDE_ARCH_LOCK
206 # define ide_release_lock() do {} while (0)
207 # define ide_get_lock(hdlr, data) do {} while (0)
208 #endif /* IDE_ARCH_LOCK */
211 * Now for the data we need to maintain per-drive: ide_drive_t
214 #define ide_scsi 0x21
215 #define ide_disk 0x20
216 #define ide_optical 0x7
217 #define ide_cdrom 0x5
219 #define ide_floppy 0x0
222 * Special Driver Flags
224 * set_geometry : respecify drive geometry
225 * recalibrate : seek to cyl 0
226 * set_multmode : set multmode count
227 * set_tune : tune interface for drive
228 * serviced : service command
234 unsigned set_geometry : 1;
235 unsigned recalibrate : 1;
236 unsigned set_multmode : 1;
237 unsigned set_tune : 1;
238 unsigned serviced : 1;
239 unsigned reserved : 3;
244 * ATA-IDE Select Register, aka Device-Head
246 * head : always zeros here
247 * unit : drive select number: 0/1
249 * lba : using LBA instead of CHS
255 #if defined(__LITTLE_ENDIAN_BITFIELD)
261 #elif defined(__BIG_ENDIAN_BITFIELD)
268 #error "Please fix <asm/byteorder.h>"
271 } select_t, ata_select_t;
274 * Status returned from various ide_ functions
277 ide_stopped, /* no drive operation was started */
278 ide_started, /* a drive operation was started, handler was set */
282 struct ide_settings_s;
284 #ifdef CONFIG_BLK_DEV_IDEACPI
285 struct ide_acpi_drive_link;
286 struct ide_acpi_hwif_link;
289 typedef struct ide_drive_s {
290 char name[4]; /* drive name, such as "hda" */
291 char driver_req[10]; /* requests specific driver */
293 struct request_queue *queue; /* request queue */
295 struct request *rq; /* current request */
296 struct ide_drive_s *next; /* circular list of hwgroup drives */
297 void *driver_data; /* extra driver data */
298 struct hd_driveid *id; /* drive model identification info */
299 #ifdef CONFIG_IDE_PROC_FS
300 struct proc_dir_entry *proc; /* /proc/ide/ directory entry */
301 struct ide_settings_s *settings;/* /proc/ide/ drive settings */
303 struct hwif_s *hwif; /* actually (ide_hwif_t *) */
305 unsigned long sleep; /* sleep until this time */
306 unsigned long service_start; /* time we started last request */
307 unsigned long service_time; /* service time of last request */
308 unsigned long timeout; /* max time to wait for irq */
310 special_t special; /* special action flags */
311 select_t select; /* basic drive/head select reg value */
313 u8 keep_settings; /* restore settings after drive reset */
314 u8 using_dma; /* disk is using dma for read/write */
315 u8 retry_pio; /* retrying dma capable host in pio */
316 u8 state; /* retry state */
317 u8 waiting_for_dma; /* dma currently in progress */
318 u8 unmask; /* okay to unmask other irqs */
319 u8 noflush; /* don't attempt flushes */
320 u8 dsc_overlap; /* DSC overlap */
321 u8 nice1; /* give potential excess bandwidth */
323 unsigned present : 1; /* drive is physically present */
324 unsigned dead : 1; /* device ejected hint */
325 unsigned id_read : 1; /* 1=id read from disk 0 = synthetic */
326 unsigned noprobe : 1; /* from: hdx=noprobe */
327 unsigned removable : 1; /* 1 if need to do check_media_change */
328 unsigned attach : 1; /* needed for removable devices */
329 unsigned forced_geom : 1; /* 1 if hdx=c,h,s was given at boot */
330 unsigned no_unmask : 1; /* disallow setting unmask bit */
331 unsigned no_io_32bit : 1; /* disallow enabling 32bit I/O */
332 unsigned atapi_overlap : 1; /* ATAPI overlap (not supported) */
333 unsigned doorlocking : 1; /* for removable only: door lock/unlock works */
334 unsigned nodma : 1; /* disallow DMA */
335 unsigned remap_0_to_1 : 1; /* 0=noremap, 1=remap 0->1 (for EZDrive) */
336 unsigned blocked : 1; /* 1=powermanagment told us not to do anything, so sleep nicely */
337 unsigned vdma : 1; /* 1=doing PIO over DMA 0=doing normal DMA */
338 unsigned scsi : 1; /* 0=default, 1=ide-scsi emulation */
339 unsigned sleeping : 1; /* 1=sleeping & sleep field valid */
340 unsigned post_reset : 1;
341 unsigned udma33_warned : 1;
343 u8 addressing; /* 0=28-bit, 1=48-bit, 2=48-bit doing 28-bit */
344 u8 quirk_list; /* considered quirky, set for a specific host */
345 u8 init_speed; /* transfer rate set at boot */
346 u8 current_speed; /* current transfer rate set */
347 u8 desired_speed; /* desired transfer rate set */
348 u8 dn; /* now wide spread use */
349 u8 wcache; /* status of write cache */
350 u8 acoustic; /* acoustic management */
351 u8 media; /* disk, cdrom, tape, floppy, ... */
352 u8 ctl; /* "normal" value for Control register */
353 u8 ready_stat; /* min status value for drive ready */
354 u8 mult_count; /* current multiple sector setting */
355 u8 mult_req; /* requested multiple sector setting */
356 u8 tune_req; /* requested drive tuning setting */
357 u8 io_32bit; /* 0=16-bit, 1=32-bit, 2/3=32bit+sync */
358 u8 bad_wstat; /* used for ignoring WRERR_STAT */
359 u8 nowerr; /* used for ignoring WRERR_STAT */
360 u8 sect0; /* offset of first sector for DM6:DDO */
361 u8 head; /* "real" number of heads */
362 u8 sect; /* "real" sectors per track */
363 u8 bios_head; /* BIOS/fdisk/LILO number of heads */
364 u8 bios_sect; /* BIOS/fdisk/LILO sectors per track */
366 unsigned int bios_cyl; /* BIOS/fdisk/LILO number of cyls */
367 unsigned int cyl; /* "real" number of cyls */
368 unsigned int drive_data; /* used by set_pio_mode/selectproc */
369 unsigned int failures; /* current failure count */
370 unsigned int max_failures; /* maximum allowed failure count */
371 u64 probed_capacity;/* initial reported media capacity (ide-cd only currently) */
373 u64 capacity64; /* total number of sectors */
375 int lun; /* logical unit */
376 int crc_count; /* crc counter to reduce drive speed */
377 #ifdef CONFIG_BLK_DEV_IDEACPI
378 struct ide_acpi_drive_link *acpidata;
380 struct list_head list;
381 struct device gendev;
382 struct completion gendev_rel_comp; /* to deal with device release() */
385 #define to_ide_device(dev)container_of(dev, ide_drive_t, gendev)
387 #define IDE_CHIPSET_PCI_MASK \
388 ((1<<ide_pci)|(1<<ide_cmd646)|(1<<ide_ali14xx))
389 #define IDE_CHIPSET_IS_PCI(c) ((IDE_CHIPSET_PCI_MASK >> (c)) & 1)
391 struct ide_port_info;
393 struct ide_port_ops {
394 /* host specific initialization of devices on a port */
395 void (*port_init_devs)(struct hwif_s *);
396 /* routine to program host for PIO mode */
397 void (*set_pio_mode)(ide_drive_t *, const u8);
398 /* routine to program host for DMA mode */
399 void (*set_dma_mode)(ide_drive_t *, const u8);
400 /* tweaks hardware to select drive */
401 void (*selectproc)(ide_drive_t *);
402 /* chipset polling based on hba specifics */
403 int (*reset_poll)(ide_drive_t *);
404 /* chipset specific changes to default for device-hba resets */
405 void (*pre_reset)(ide_drive_t *);
406 /* routine to reset controller after a disk reset */
407 void (*resetproc)(ide_drive_t *);
408 /* special host masking for drive selection */
409 void (*maskproc)(ide_drive_t *, int);
410 /* check host's drive quirk list */
411 void (*quirkproc)(ide_drive_t *);
413 u8 (*mdma_filter)(ide_drive_t *);
414 u8 (*udma_filter)(ide_drive_t *);
416 u8 (*cable_detect)(struct hwif_s *);
420 void (*dma_host_set)(struct ide_drive_s *, int);
421 int (*dma_setup)(struct ide_drive_s *);
422 void (*dma_exec_cmd)(struct ide_drive_s *, u8);
423 void (*dma_start)(struct ide_drive_s *);
424 int (*dma_end)(struct ide_drive_s *);
425 int (*dma_test_irq)(struct ide_drive_s *);
426 void (*dma_lost_irq)(struct ide_drive_s *);
427 void (*dma_timeout)(struct ide_drive_s *);
432 typedef struct hwif_s {
433 struct hwif_s *next; /* for linked-list in ide_hwgroup_t */
434 struct hwif_s *mate; /* other hwif from same PCI chip */
435 struct hwgroup_s *hwgroup; /* actually (ide_hwgroup_t *) */
436 struct proc_dir_entry *proc; /* /proc/ide/ directory entry */
438 char name[6]; /* name of interface, eg. "ide0" */
440 struct ide_io_ports io_ports;
442 unsigned long sata_scr[SATA_NR_PORTS];
444 ide_drive_t drives[MAX_DRIVES]; /* drive info */
446 u8 major; /* our major number */
447 u8 index; /* 0 for ide0; 1 for ide1; ... */
448 u8 channel; /* for dual-port chips: 0=primary, 1=secondary */
449 u8 bus_state; /* power state of the IDE bus */
459 u8 cbl; /* cable type */
461 hwif_chipset_t chipset; /* sub-module for tuning.. */
465 ide_ack_intr_t *ack_intr;
467 void (*rw_disk)(ide_drive_t *, struct request *);
469 const struct ide_port_ops *port_ops;
470 const struct ide_dma_ops *dma_ops;
472 void (*tf_load)(ide_drive_t *, struct ide_task_s *);
473 void (*tf_read)(ide_drive_t *, struct ide_task_s *);
475 void (*input_data)(ide_drive_t *, struct request *, void *, unsigned);
476 void (*output_data)(ide_drive_t *, struct request *, void *, unsigned);
478 void (*ide_dma_clear_irq)(ide_drive_t *drive);
480 void (*OUTB)(u8 addr, unsigned long port);
481 void (*OUTBSYNC)(ide_drive_t *drive, u8 addr, unsigned long port);
483 u8 (*INB)(unsigned long port);
485 /* dma physical region descriptor table (cpu view) */
486 unsigned int *dmatable_cpu;
487 /* dma physical region descriptor table (dma view) */
488 dma_addr_t dmatable_dma;
489 /* Scatter-gather list used to build the above */
490 struct scatterlist *sg_table;
491 int sg_max_nents; /* Maximum number of entries in it */
492 int sg_nents; /* Current number of entries in it */
493 int sg_dma_direction; /* dma transfer direction */
495 /* data phase of the active command (currently only valid for PIO/DMA) */
500 struct scatterlist *cursg;
501 unsigned int cursg_ofs;
503 int rqsize; /* max sectors per request */
504 int irq; /* our irq number */
506 unsigned long dma_base; /* base addr for dma ports */
507 unsigned long dma_command; /* dma command register */
508 unsigned long dma_status; /* dma status register */
510 unsigned long config_data; /* for use by chipset-specific code */
511 unsigned long select_data; /* for use by chipset-specific code */
513 unsigned long extra_base; /* extra addr for dma ports */
514 unsigned extra_ports; /* number of extra dma ports */
516 unsigned present : 1; /* this interface exists */
517 unsigned serialized : 1; /* serialized all channel operation */
518 unsigned sharing_irq: 1; /* 1 = sharing irq with another hwif */
519 unsigned sg_mapped : 1; /* sg_table and sg_nents are ready */
520 unsigned mmio : 1; /* host uses MMIO */
522 struct device gendev;
523 struct device *portdev;
525 struct completion gendev_rel_comp; /* To deal with device release() */
527 void *hwif_data; /* extra hwif data */
531 #ifdef CONFIG_BLK_DEV_IDEACPI
532 struct ide_acpi_hwif_link *acpidata;
534 } ____cacheline_internodealigned_in_smp ide_hwif_t;
537 * internal ide interrupt handler type
539 typedef ide_startstop_t (ide_handler_t)(ide_drive_t *);
540 typedef int (ide_expiry_t)(ide_drive_t *);
542 /* used by ide-cd, ide-floppy, etc. */
543 typedef void (xfer_func_t)(ide_drive_t *, struct request *rq, void *, unsigned);
545 typedef struct hwgroup_s {
546 /* irq handler, if active */
547 ide_startstop_t (*handler)(ide_drive_t *);
549 /* BOOL: protects all fields below */
551 /* BOOL: wake us up on timer expiry */
552 unsigned int sleeping : 1;
553 /* BOOL: polling active & poll_timeout field valid */
554 unsigned int polling : 1;
555 /* BOOL: in a polling reset situation. Must not trigger another reset yet */
556 unsigned int resetting : 1;
560 /* ptr to current hwif in linked-list */
563 /* current request */
567 struct timer_list timer;
568 /* timeout value during long polls */
569 unsigned long poll_timeout;
570 /* queried upon timeouts */
571 int (*expiry)(ide_drive_t *);
577 typedef struct ide_driver_s ide_driver_t;
579 extern struct mutex ide_setting_mtx;
581 int set_io_32bit(ide_drive_t *, int);
582 int set_pio_mode(ide_drive_t *, int);
583 int set_using_dma(ide_drive_t *, int);
585 /* ATAPI packet command flags */
587 /* set when an error is considered normal - no retry (ide-tape) */
588 PC_FLAG_ABORT = (1 << 0),
589 PC_FLAG_SUPPRESS_ERROR = (1 << 1),
590 PC_FLAG_WAIT_FOR_DSC = (1 << 2),
591 PC_FLAG_DMA_OK = (1 << 3),
592 PC_FLAG_DMA_RECOMMENDED = (1 << 4),
593 PC_FLAG_DMA_IN_PROGRESS = (1 << 5),
594 PC_FLAG_DMA_ERROR = (1 << 6),
595 PC_FLAG_WRITING = (1 << 7),
596 /* command timed out */
597 PC_FLAG_TIMEDOUT = (1 << 8),
600 struct ide_atapi_pc {
601 /* actual packet bytes */
603 /* incremented on each retry */
607 /* bytes to transfer */
609 /* bytes actually transferred */
614 /* current buffer position */
617 /* missing/available data on the current buffer */
620 /* the corresponding request */
626 * those are more or less driver-specific and some of them are subject
627 * to change/removal later.
630 void (*idefloppy_callback) (ide_drive_t *);
631 ide_startstop_t (*idetape_callback) (ide_drive_t *);
634 struct idetape_bh *bh;
637 /* idescsi only for now */
638 struct scatterlist *sg;
641 struct scsi_cmnd *scsi_cmd;
642 void (*done) (struct scsi_cmnd *);
644 unsigned long timeout;
647 #ifdef CONFIG_IDE_PROC_FS
649 * configurable drive settings
656 #define SETTING_READ (1 << 0)
657 #define SETTING_WRITE (1 << 1)
658 #define SETTING_RW (SETTING_READ | SETTING_WRITE)
660 typedef int (ide_procset_t)(ide_drive_t *, int);
661 typedef struct ide_settings_s {
672 struct ide_settings_s *next;
675 int ide_add_setting(ide_drive_t *, const char *, int, int, int, int, int, int, void *, ide_procset_t *set);
678 * /proc/ide interface
683 read_proc_t *read_proc;
684 write_proc_t *write_proc;
687 void proc_ide_create(void);
688 void proc_ide_destroy(void);
689 void ide_proc_register_port(ide_hwif_t *);
690 void ide_proc_port_register_devices(ide_hwif_t *);
691 void ide_proc_unregister_device(ide_drive_t *);
692 void ide_proc_unregister_port(ide_hwif_t *);
693 void ide_proc_register_driver(ide_drive_t *, ide_driver_t *);
694 void ide_proc_unregister_driver(ide_drive_t *, ide_driver_t *);
696 void ide_add_generic_settings(ide_drive_t *);
698 read_proc_t proc_ide_read_capacity;
699 read_proc_t proc_ide_read_geometry;
702 * Standard exit stuff:
704 #define PROC_IDE_READ_RETURN(page,start,off,count,eof,len) \
713 *start = page + off; \
717 static inline void proc_ide_create(void) { ; }
718 static inline void proc_ide_destroy(void) { ; }
719 static inline void ide_proc_register_port(ide_hwif_t *hwif) { ; }
720 static inline void ide_proc_port_register_devices(ide_hwif_t *hwif) { ; }
721 static inline void ide_proc_unregister_device(ide_drive_t *drive) { ; }
722 static inline void ide_proc_unregister_port(ide_hwif_t *hwif) { ; }
723 static inline void ide_proc_register_driver(ide_drive_t *drive, ide_driver_t *driver) { ; }
724 static inline void ide_proc_unregister_driver(ide_drive_t *drive, ide_driver_t *driver) { ; }
725 static inline void ide_add_generic_settings(ide_drive_t *drive) { ; }
726 #define PROC_IDE_READ_RETURN(page,start,off,count,eof,len) return 0;
730 * Power Management step value (rq->pm->pm_step).
732 * The step value starts at 0 (ide_pm_state_start_suspend) for a
733 * suspend operation or 1000 (ide_pm_state_start_resume) for a
736 * For each step, the core calls the subdriver start_power_step() first.
738 * - ide_stopped : In this case, the core calls us back again unless
739 * step have been set to ide_power_state_completed.
740 * - ide_started : In this case, the channel is left busy until an
741 * async event (interrupt) occurs.
742 * Typically, start_power_step() will issue a taskfile request with
745 * Upon reception of the interrupt, the core will call complete_power_step()
746 * with the error code if any. This routine should update the step value
747 * and return. It should not start a new request. The core will call
748 * start_power_step for the new step value, unless step have been set to
749 * ide_power_state_completed.
751 * Subdrivers are expected to define their own additional power
752 * steps from 1..999 for suspend and from 1001..1999 for resume,
753 * other values are reserved for future use.
757 ide_pm_state_completed = -1,
758 ide_pm_state_start_suspend = 0,
759 ide_pm_state_start_resume = 1000,
763 * Subdrivers support.
765 * The gendriver.owner field should be set to the module owner of this driver.
766 * The gendriver.name field should be set to the name of this driver
768 struct ide_driver_s {
771 unsigned supports_dsc_overlap : 1;
772 ide_startstop_t (*do_request)(ide_drive_t *, struct request *, sector_t);
773 int (*end_request)(ide_drive_t *, int, int);
774 ide_startstop_t (*error)(ide_drive_t *, struct request *rq, u8, u8);
775 ide_startstop_t (*abort)(ide_drive_t *, struct request *rq);
776 struct device_driver gen_driver;
777 int (*probe)(ide_drive_t *);
778 void (*remove)(ide_drive_t *);
779 void (*resume)(ide_drive_t *);
780 void (*shutdown)(ide_drive_t *);
781 #ifdef CONFIG_IDE_PROC_FS
782 ide_proc_entry_t *proc;
786 #define to_ide_driver(drv) container_of(drv, ide_driver_t, gen_driver)
788 int generic_ide_ioctl(ide_drive_t *, struct file *, struct block_device *, unsigned, unsigned long);
791 * ide_hwifs[] is the master data structure used to keep track
792 * of just about everything in ide.c. Whenever possible, routines
793 * should be using pointers to a drive (ide_drive_t *) or
794 * pointers to a hwif (ide_hwif_t *), rather than indexing this
795 * structure directly (the allocation/layout may change!).
799 extern ide_hwif_t ide_hwifs[]; /* master data repository */
801 extern int ide_noacpi;
802 extern int ide_acpigtf;
803 extern int ide_acpionboot;
804 extern int noautodma;
806 extern int ide_vlb_clk;
807 extern int ide_pci_clk;
809 ide_hwif_t *ide_find_port_slot(const struct ide_port_info *);
811 static inline ide_hwif_t *ide_find_port(void)
813 return ide_find_port_slot(NULL);
816 extern int ide_end_request (ide_drive_t *drive, int uptodate, int nrsecs);
817 int ide_end_dequeued_request(ide_drive_t *drive, struct request *rq,
818 int uptodate, int nr_sectors);
820 extern void ide_set_handler (ide_drive_t *drive, ide_handler_t *handler, unsigned int timeout, ide_expiry_t *expiry);
822 void ide_execute_command(ide_drive_t *, u8, ide_handler_t *, unsigned int,
825 void ide_execute_pkt_cmd(ide_drive_t *);
827 void ide_pad_transfer(ide_drive_t *, int, int);
829 ide_startstop_t __ide_error(ide_drive_t *, struct request *, u8, u8);
831 ide_startstop_t ide_error (ide_drive_t *drive, const char *msg, byte stat);
833 ide_startstop_t __ide_abort(ide_drive_t *, struct request *);
835 extern ide_startstop_t ide_abort(ide_drive_t *, const char *);
837 extern void ide_fix_driveid(struct hd_driveid *);
839 extern void ide_fixstring(u8 *, const int, const int);
841 int ide_wait_stat(ide_startstop_t *, ide_drive_t *, u8, u8, unsigned long);
843 extern ide_startstop_t ide_do_reset (ide_drive_t *);
845 extern void ide_init_drive_cmd (struct request *rq);
848 * "action" parameter type for ide_do_drive_cmd() below.
851 ide_wait, /* insert rq at end of list, and wait for it */
852 ide_preempt, /* insert rq in front of current request */
853 ide_head_wait, /* insert rq in front of current request and wait for it */
854 ide_end /* insert rq at end of list, but don't wait for it */
857 extern int ide_do_drive_cmd(ide_drive_t *, struct request *, ide_action_t);
859 extern void ide_end_drive_cmd(ide_drive_t *, u8, u8);
862 IDE_TFLAG_LBA48 = (1 << 0),
863 IDE_TFLAG_NO_SELECT_MASK = (1 << 1),
864 IDE_TFLAG_FLAGGED = (1 << 2),
865 IDE_TFLAG_OUT_DATA = (1 << 3),
866 IDE_TFLAG_OUT_HOB_FEATURE = (1 << 4),
867 IDE_TFLAG_OUT_HOB_NSECT = (1 << 5),
868 IDE_TFLAG_OUT_HOB_LBAL = (1 << 6),
869 IDE_TFLAG_OUT_HOB_LBAM = (1 << 7),
870 IDE_TFLAG_OUT_HOB_LBAH = (1 << 8),
871 IDE_TFLAG_OUT_HOB = IDE_TFLAG_OUT_HOB_FEATURE |
872 IDE_TFLAG_OUT_HOB_NSECT |
873 IDE_TFLAG_OUT_HOB_LBAL |
874 IDE_TFLAG_OUT_HOB_LBAM |
875 IDE_TFLAG_OUT_HOB_LBAH,
876 IDE_TFLAG_OUT_FEATURE = (1 << 9),
877 IDE_TFLAG_OUT_NSECT = (1 << 10),
878 IDE_TFLAG_OUT_LBAL = (1 << 11),
879 IDE_TFLAG_OUT_LBAM = (1 << 12),
880 IDE_TFLAG_OUT_LBAH = (1 << 13),
881 IDE_TFLAG_OUT_TF = IDE_TFLAG_OUT_FEATURE |
882 IDE_TFLAG_OUT_NSECT |
886 IDE_TFLAG_OUT_DEVICE = (1 << 14),
887 IDE_TFLAG_WRITE = (1 << 15),
888 IDE_TFLAG_FLAGGED_SET_IN_FLAGS = (1 << 16),
889 IDE_TFLAG_IN_DATA = (1 << 17),
890 IDE_TFLAG_CUSTOM_HANDLER = (1 << 18),
891 IDE_TFLAG_DMA_PIO_FALLBACK = (1 << 19),
892 IDE_TFLAG_IN_HOB_FEATURE = (1 << 20),
893 IDE_TFLAG_IN_HOB_NSECT = (1 << 21),
894 IDE_TFLAG_IN_HOB_LBAL = (1 << 22),
895 IDE_TFLAG_IN_HOB_LBAM = (1 << 23),
896 IDE_TFLAG_IN_HOB_LBAH = (1 << 24),
897 IDE_TFLAG_IN_HOB_LBA = IDE_TFLAG_IN_HOB_LBAL |
898 IDE_TFLAG_IN_HOB_LBAM |
899 IDE_TFLAG_IN_HOB_LBAH,
900 IDE_TFLAG_IN_HOB = IDE_TFLAG_IN_HOB_FEATURE |
901 IDE_TFLAG_IN_HOB_NSECT |
902 IDE_TFLAG_IN_HOB_LBA,
903 IDE_TFLAG_IN_NSECT = (1 << 25),
904 IDE_TFLAG_IN_LBAL = (1 << 26),
905 IDE_TFLAG_IN_LBAM = (1 << 27),
906 IDE_TFLAG_IN_LBAH = (1 << 28),
907 IDE_TFLAG_IN_LBA = IDE_TFLAG_IN_LBAL |
910 IDE_TFLAG_IN_TF = IDE_TFLAG_IN_NSECT |
912 IDE_TFLAG_IN_DEVICE = (1 << 29),
913 IDE_TFLAG_HOB = IDE_TFLAG_OUT_HOB |
915 IDE_TFLAG_TF = IDE_TFLAG_OUT_TF |
917 IDE_TFLAG_DEVICE = IDE_TFLAG_OUT_DEVICE |
919 /* force 16-bit I/O operations */
920 IDE_TFLAG_IO_16BIT = (1 << 30),
921 /* ide_task_t was allocated using kmalloc() */
922 IDE_TFLAG_DYN = (1 << 31),
925 struct ide_taskfile {
926 u8 hob_data; /* 0: high data byte (for TASKFILE IOCTL) */
928 u8 hob_feature; /* 1-5: additional data to support LBA48 */
934 u8 data; /* 6: low data byte (for TASKFILE IOCTL) */
937 u8 error; /* read: error */
938 u8 feature; /* write: feature */
941 u8 nsect; /* 8: number of sectors */
942 u8 lbal; /* 9: LBA low */
943 u8 lbam; /* 10: LBA mid */
944 u8 lbah; /* 11: LBA high */
946 u8 device; /* 12: device select */
949 u8 status; /* read: status */
950 u8 command; /* write: command */
954 typedef struct ide_task_s {
956 struct ide_taskfile tf;
961 struct request *rq; /* copy of request */
962 void *special; /* valid_t generally */
965 void ide_tf_dump(const char *, struct ide_taskfile *);
967 extern void SELECT_DRIVE(ide_drive_t *);
968 extern void SELECT_MASK(ide_drive_t *, int);
970 extern int drive_is_ready(ide_drive_t *);
972 void ide_pktcmd_tf_load(ide_drive_t *, u32, u16, u8);
974 ide_startstop_t do_rw_taskfile(ide_drive_t *, ide_task_t *);
976 void task_end_request(ide_drive_t *, struct request *, u8);
978 int ide_raw_taskfile(ide_drive_t *, ide_task_t *, u8 *, u16);
979 int ide_no_data_taskfile(ide_drive_t *, ide_task_t *);
981 int ide_taskfile_ioctl(ide_drive_t *, unsigned int, unsigned long);
982 int ide_cmd_ioctl(ide_drive_t *, unsigned int, unsigned long);
983 int ide_task_ioctl(ide_drive_t *, unsigned int, unsigned long);
985 extern int system_bus_clock(void);
987 extern int ide_driveid_update(ide_drive_t *);
988 extern int ide_config_drive_speed(ide_drive_t *, u8);
989 extern u8 eighty_ninty_three (ide_drive_t *);
990 extern int taskfile_lib_get_identify(ide_drive_t *drive, u8 *);
992 extern int ide_wait_not_busy(ide_hwif_t *hwif, unsigned long timeout);
994 extern void ide_stall_queue(ide_drive_t *drive, unsigned long timeout);
996 extern int ide_spin_wait_hwgroup(ide_drive_t *);
997 extern void ide_timer_expiry(unsigned long);
998 extern irqreturn_t ide_intr(int irq, void *dev_id);
999 extern void do_ide_request(struct request_queue *);
1001 void ide_init_disk(struct gendisk *, ide_drive_t *);
1003 #ifdef CONFIG_IDEPCI_PCIBUS_ORDER
1004 extern int __ide_pci_register_driver(struct pci_driver *driver, struct module *owner, const char *mod_name);
1005 #define ide_pci_register_driver(d) __ide_pci_register_driver(d, THIS_MODULE, KBUILD_MODNAME)
1007 #define ide_pci_register_driver(d) pci_register_driver(d)
1010 void ide_pci_setup_ports(struct pci_dev *, const struct ide_port_info *, int, u8 *);
1011 void ide_setup_pci_noise(struct pci_dev *, const struct ide_port_info *);
1013 #ifdef CONFIG_BLK_DEV_IDEDMA_PCI
1014 int ide_pci_set_master(struct pci_dev *, const char *);
1015 unsigned long ide_pci_dma_base(ide_hwif_t *, const struct ide_port_info *);
1016 int ide_hwif_setup_dma(ide_hwif_t *, const struct ide_port_info *);
1018 static inline int ide_hwif_setup_dma(ide_hwif_t *hwif,
1019 const struct ide_port_info *d)
1025 extern void default_hwif_iops(ide_hwif_t *);
1026 extern void default_hwif_mmiops(ide_hwif_t *);
1027 extern void default_hwif_transport(ide_hwif_t *);
1029 typedef struct ide_pci_enablebit_s {
1030 u8 reg; /* byte pci reg holding the enable-bit */
1031 u8 mask; /* mask to isolate the enable-bit */
1032 u8 val; /* value of masked reg when "enabled" */
1033 } ide_pci_enablebit_t;
1036 /* Uses ISA control ports not PCI ones. */
1037 IDE_HFLAG_ISA_PORTS = (1 << 0),
1038 /* single port device */
1039 IDE_HFLAG_SINGLE = (1 << 1),
1040 /* don't use legacy PIO blacklist */
1041 IDE_HFLAG_PIO_NO_BLACKLIST = (1 << 2),
1042 /* set for the second port of QD65xx */
1043 IDE_HFLAG_QD_2ND_PORT = (1 << 3),
1044 /* use PIO8/9 for prefetch off/on */
1045 IDE_HFLAG_ABUSE_PREFETCH = (1 << 4),
1046 /* use PIO6/7 for fast-devsel off/on */
1047 IDE_HFLAG_ABUSE_FAST_DEVSEL = (1 << 5),
1048 /* use 100-102 and 200-202 PIO values to set DMA modes */
1049 IDE_HFLAG_ABUSE_DMA_MODES = (1 << 6),
1051 * keep DMA setting when programming PIO mode, may be used only
1052 * for hosts which have separate PIO and DMA timings (ie. PMAC)
1054 IDE_HFLAG_SET_PIO_MODE_KEEP_DMA = (1 << 7),
1055 /* program host for the transfer mode after programming device */
1056 IDE_HFLAG_POST_SET_MODE = (1 << 8),
1057 /* don't program host/device for the transfer mode ("smart" hosts) */
1058 IDE_HFLAG_NO_SET_MODE = (1 << 9),
1059 /* trust BIOS for programming chipset/device for DMA */
1060 IDE_HFLAG_TRUST_BIOS_FOR_DMA = (1 << 10),
1061 /* host uses VDMA (tied with IDE_HFLAG_CS5520 for now) */
1062 IDE_HFLAG_VDMA = (1 << 11),
1063 /* ATAPI DMA is unsupported */
1064 IDE_HFLAG_NO_ATAPI_DMA = (1 << 12),
1065 /* set if host is a "non-bootable" controller */
1066 IDE_HFLAG_NON_BOOTABLE = (1 << 13),
1067 /* host doesn't support DMA */
1068 IDE_HFLAG_NO_DMA = (1 << 14),
1069 /* check if host is PCI IDE device before allowing DMA */
1070 IDE_HFLAG_NO_AUTODMA = (1 << 15),
1071 /* host uses MMIO */
1072 IDE_HFLAG_MMIO = (1 << 16),
1073 /* host is CS5510/CS5520 */
1074 IDE_HFLAG_CS5520 = IDE_HFLAG_VDMA,
1076 IDE_HFLAG_NO_LBA48 = (1 << 17),
1078 IDE_HFLAG_NO_LBA48_DMA = (1 << 18),
1079 /* data FIFO is cleared by an error */
1080 IDE_HFLAG_ERROR_STOPS_FIFO = (1 << 19),
1081 /* serialize ports */
1082 IDE_HFLAG_SERIALIZE = (1 << 20),
1083 /* use legacy IRQs */
1084 IDE_HFLAG_LEGACY_IRQS = (1 << 21),
1085 /* force use of legacy IRQs */
1086 IDE_HFLAG_FORCE_LEGACY_IRQS = (1 << 22),
1087 /* limit LBA48 requests to 256 sectors */
1088 IDE_HFLAG_RQSIZE_256 = (1 << 23),
1089 /* use 32-bit I/O ops */
1090 IDE_HFLAG_IO_32BIT = (1 << 24),
1092 IDE_HFLAG_UNMASK_IRQS = (1 << 25),
1093 IDE_HFLAG_ABUSE_SET_DMA_MODE = (1 << 26),
1094 /* serialize ports if DMA is possible (for sl82c105) */
1095 IDE_HFLAG_SERIALIZE_DMA = (1 << 27),
1096 /* force host out of "simplex" mode */
1097 IDE_HFLAG_CLEAR_SIMPLEX = (1 << 28),
1098 /* DSC overlap is unsupported */
1099 IDE_HFLAG_NO_DSC = (1 << 29),
1100 /* never use 32-bit I/O ops */
1101 IDE_HFLAG_NO_IO_32BIT = (1 << 30),
1102 /* never unmask IRQs */
1103 IDE_HFLAG_NO_UNMASK_IRQS = (1 << 31),
1106 #ifdef CONFIG_BLK_DEV_OFFBOARD
1107 # define IDE_HFLAG_OFF_BOARD 0
1109 # define IDE_HFLAG_OFF_BOARD IDE_HFLAG_NON_BOOTABLE
1112 struct ide_port_info {
1114 unsigned int (*init_chipset)(struct pci_dev *, const char *);
1115 void (*init_iops)(ide_hwif_t *);
1116 void (*init_hwif)(ide_hwif_t *);
1117 int (*init_dma)(ide_hwif_t *,
1118 const struct ide_port_info *);
1120 const struct ide_port_ops *port_ops;
1121 const struct ide_dma_ops *dma_ops;
1123 ide_pci_enablebit_t enablebits[2];
1124 hwif_chipset_t chipset;
1132 int ide_setup_pci_device(struct pci_dev *, const struct ide_port_info *);
1133 int ide_setup_pci_devices(struct pci_dev *, struct pci_dev *, const struct ide_port_info *);
1135 void ide_map_sg(ide_drive_t *, struct request *);
1136 void ide_init_sg_cmd(ide_drive_t *, struct request *);
1138 #define BAD_DMA_DRIVE 0
1139 #define GOOD_DMA_DRIVE 1
1141 struct drive_list_entry {
1142 const char *id_model;
1143 const char *id_firmware;
1146 int ide_in_drive_list(struct hd_driveid *, const struct drive_list_entry *);
1148 #ifdef CONFIG_BLK_DEV_IDEDMA
1149 int __ide_dma_bad_drive(ide_drive_t *);
1150 int ide_id_dma_bug(ide_drive_t *);
1152 u8 ide_find_dma_mode(ide_drive_t *, u8);
1154 static inline u8 ide_max_dma_mode(ide_drive_t *drive)
1156 return ide_find_dma_mode(drive, XFER_UDMA_6);
1159 void ide_dma_off_quietly(ide_drive_t *);
1160 void ide_dma_off(ide_drive_t *);
1161 void ide_dma_on(ide_drive_t *);
1162 int ide_set_dma(ide_drive_t *);
1163 void ide_check_dma_crc(ide_drive_t *);
1164 ide_startstop_t ide_dma_intr(ide_drive_t *);
1166 int ide_build_sglist(ide_drive_t *, struct request *);
1167 void ide_destroy_dmatable(ide_drive_t *);
1169 #ifdef CONFIG_BLK_DEV_IDEDMA_SFF
1170 extern int ide_build_dmatable(ide_drive_t *, struct request *);
1171 int ide_allocate_dma_engine(ide_hwif_t *);
1172 void ide_release_dma_engine(ide_hwif_t *);
1173 void ide_setup_dma(ide_hwif_t *, unsigned long);
1175 void ide_dma_host_set(ide_drive_t *, int);
1176 extern int ide_dma_setup(ide_drive_t *);
1177 void ide_dma_exec_cmd(ide_drive_t *, u8);
1178 extern void ide_dma_start(ide_drive_t *);
1179 extern int __ide_dma_end(ide_drive_t *);
1180 int ide_dma_test_irq(ide_drive_t *);
1181 extern void ide_dma_lost_irq(ide_drive_t *);
1182 extern void ide_dma_timeout(ide_drive_t *);
1183 #endif /* CONFIG_BLK_DEV_IDEDMA_SFF */
1186 static inline int ide_id_dma_bug(ide_drive_t *drive) { return 0; }
1187 static inline u8 ide_find_dma_mode(ide_drive_t *drive, u8 speed) { return 0; }
1188 static inline u8 ide_max_dma_mode(ide_drive_t *drive) { return 0; }
1189 static inline void ide_dma_off_quietly(ide_drive_t *drive) { ; }
1190 static inline void ide_dma_off(ide_drive_t *drive) { ; }
1191 static inline void ide_dma_on(ide_drive_t *drive) { ; }
1192 static inline void ide_dma_verbose(ide_drive_t *drive) { ; }
1193 static inline int ide_set_dma(ide_drive_t *drive) { return 1; }
1194 static inline void ide_check_dma_crc(ide_drive_t *drive) { ; }
1195 #endif /* CONFIG_BLK_DEV_IDEDMA */
1197 #ifndef CONFIG_BLK_DEV_IDEDMA_SFF
1198 static inline void ide_release_dma_engine(ide_hwif_t *hwif) { ; }
1201 #ifdef CONFIG_BLK_DEV_IDEACPI
1202 extern int ide_acpi_exec_tfs(ide_drive_t *drive);
1203 extern void ide_acpi_get_timing(ide_hwif_t *hwif);
1204 extern void ide_acpi_push_timing(ide_hwif_t *hwif);
1205 extern void ide_acpi_init(ide_hwif_t *hwif);
1206 void ide_acpi_port_init_devices(ide_hwif_t *);
1207 extern void ide_acpi_set_state(ide_hwif_t *hwif, int on);
1209 static inline int ide_acpi_exec_tfs(ide_drive_t *drive) { return 0; }
1210 static inline void ide_acpi_get_timing(ide_hwif_t *hwif) { ; }
1211 static inline void ide_acpi_push_timing(ide_hwif_t *hwif) { ; }
1212 static inline void ide_acpi_init(ide_hwif_t *hwif) { ; }
1213 static inline void ide_acpi_port_init_devices(ide_hwif_t *hwif) { ; }
1214 static inline void ide_acpi_set_state(ide_hwif_t *hwif, int on) {}
1217 void ide_remove_port_from_hwgroup(ide_hwif_t *);
1218 void ide_unregister(ide_hwif_t *);
1220 void ide_register_region(struct gendisk *);
1221 void ide_unregister_region(struct gendisk *);
1223 void ide_undecoded_slave(ide_drive_t *);
1225 void ide_port_apply_params(ide_hwif_t *);
1227 int ide_device_add_all(u8 *idx, const struct ide_port_info *);
1228 int ide_device_add(u8 idx[4], const struct ide_port_info *);
1229 int ide_legacy_device_add(const struct ide_port_info *, unsigned long);
1230 void ide_port_unregister_devices(ide_hwif_t *);
1231 void ide_port_scan(ide_hwif_t *);
1233 static inline void *ide_get_hwifdata (ide_hwif_t * hwif)
1235 return hwif->hwif_data;
1238 static inline void ide_set_hwifdata (ide_hwif_t * hwif, void *data)
1240 hwif->hwif_data = data;
1243 const char *ide_xfer_verbose(u8 mode);
1244 extern void ide_toggle_bounce(ide_drive_t *drive, int on);
1245 extern int ide_set_xfer_rate(ide_drive_t *drive, u8 rate);
1247 static inline int ide_dev_has_iordy(struct hd_driveid *id)
1249 return ((id->field_valid & 2) && (id->capability & 8)) ? 1 : 0;
1252 static inline int ide_dev_is_sata(struct hd_driveid *id)
1255 * See if word 93 is 0 AND drive is at least ATA-5 compatible
1256 * verifying that word 80 by casting it to a signed type --
1257 * this trick allows us to filter out the reserved values of
1258 * 0x0000 and 0xffff along with the earlier ATA revisions...
1260 if (id->hw_config == 0 && (short)id->major_rev_num >= 0x0020)
1265 u64 ide_get_lba_addr(struct ide_taskfile *, int);
1266 u8 ide_dump_status(ide_drive_t *, const char *, u8);
1268 typedef struct ide_pio_timings_s {
1269 int setup_time; /* Address setup (ns) minimum */
1270 int active_time; /* Active pulse (ns) minimum */
1271 int cycle_time; /* Cycle time (ns) minimum = */
1272 /* active + recovery (+ setup for some chips) */
1273 } ide_pio_timings_t;
1275 unsigned int ide_pio_cycle_time(ide_drive_t *, u8);
1276 u8 ide_get_best_pio_mode(ide_drive_t *, u8, u8);
1277 extern const ide_pio_timings_t ide_pio_timings[6];
1279 int ide_set_pio_mode(ide_drive_t *, u8);
1280 int ide_set_dma_mode(ide_drive_t *, u8);
1282 void ide_set_pio(ide_drive_t *, u8);
1284 static inline void ide_set_max_pio(ide_drive_t *drive)
1286 ide_set_pio(drive, 255);
1289 extern spinlock_t ide_lock;
1290 extern struct mutex ide_cfg_mtx;
1292 * Structure locking:
1294 * ide_cfg_mtx and ide_lock together protect changes to
1295 * ide_hwif_t->{next,hwgroup}
1298 * ide_hwgroup_t->busy: ide_lock
1299 * ide_hwgroup_t->hwif: ide_lock
1300 * ide_hwif_t->mate: constant, no locking
1301 * ide_drive_t->hwif: constant, no locking
1304 #define local_irq_set(flags) do { local_save_flags((flags)); local_irq_enable_in_hardirq(); } while (0)
1306 extern struct bus_type ide_bus_type;
1307 extern struct class *ide_port_class;
1309 /* check if CACHE FLUSH (EXT) command is supported (bits defined in ATA-6) */
1310 #define ide_id_has_flush_cache(id) ((id)->cfs_enable_2 & 0x3000)
1312 /* some Maxtor disks have bit 13 defined incorrectly so check bit 10 too */
1313 #define ide_id_has_flush_cache_ext(id) \
1314 (((id)->cfs_enable_2 & 0x2400) == 0x2400)
1316 static inline void ide_dump_identify(u8 *id)
1318 print_hex_dump(KERN_INFO, "", DUMP_PREFIX_NONE, 16, 2, id, 512, 0);
1321 static inline int hwif_to_node(ide_hwif_t *hwif)
1323 struct pci_dev *dev = to_pci_dev(hwif->dev);
1324 return hwif->dev ? pcibus_to_node(dev->bus) : -1;
1327 static inline ide_drive_t *ide_get_paired_drive(ide_drive_t *drive)
1329 ide_hwif_t *hwif = HWIF(drive);
1331 return &hwif->drives[(drive->dn ^ 1) & 1];
1334 static inline void ide_set_irq(ide_drive_t *drive, int on)
1336 ide_hwif_t *hwif = drive->hwif;
1338 hwif->OUTB(drive->ctl | (on ? 0 : 2), hwif->io_ports.ctl_addr);
1341 static inline u8 ide_read_status(ide_drive_t *drive)
1343 ide_hwif_t *hwif = drive->hwif;
1345 return hwif->INB(hwif->io_ports.status_addr);
1348 static inline u8 ide_read_altstatus(ide_drive_t *drive)
1350 ide_hwif_t *hwif = drive->hwif;
1352 return hwif->INB(hwif->io_ports.ctl_addr);
1355 static inline u8 ide_read_error(ide_drive_t *drive)
1357 ide_hwif_t *hwif = drive->hwif;
1359 return hwif->INB(hwif->io_ports.error_addr);