2 * linux/drivers/ide/pci/ns87415.c Version 2.00 Sep. 10, 2002
4 * Copyright (C) 1997-1998 Mark Lord <mlord@pobox.com>
5 * Copyright (C) 1998 Eddie C. Dost <ecd@skynet.be>
6 * Copyright (C) 1999-2000 Andre Hedrick <andre@linux-ide.org>
7 * Copyright (C) 2004 Grant Grundler <grundler at parisc-linux.org>
9 * Inspired by an earlier effort from David S. Miller <davem@redhat.com>
12 #include <linux/module.h>
13 #include <linux/types.h>
14 #include <linux/kernel.h>
15 #include <linux/timer.h>
17 #include <linux/ioport.h>
18 #include <linux/interrupt.h>
19 #include <linux/blkdev.h>
20 #include <linux/hdreg.h>
21 #include <linux/pci.h>
22 #include <linux/delay.h>
23 #include <linux/ide.h>
24 #include <linux/init.h>
29 /* SUPERIO 87560 is a PoS chip that NatSem denies exists.
30 * Unfortunately, it's built-in on all Astro-based PA-RISC workstations
31 * which use the integrated NS87514 cell for CD-ROM support.
32 * i.e we have to support for CD-ROM installs.
33 * See drivers/parisc/superio.c for more gory details.
35 #include <asm/superio.h>
37 static unsigned long superio_ide_status[2];
38 static unsigned long superio_ide_select[2];
39 static unsigned long superio_ide_dma_status[2];
41 #define SUPERIO_IDE_MAX_RETRIES 25
43 /* Because of a defect in Super I/O, all reads of the PCI DMA status
44 * registers, IDE status register and the IDE select register need to be
47 static u8 superio_ide_inb (unsigned long port)
49 if (port == superio_ide_status[0] ||
50 port == superio_ide_status[1] ||
51 port == superio_ide_select[0] ||
52 port == superio_ide_select[1] ||
53 port == superio_ide_dma_status[0] ||
54 port == superio_ide_dma_status[1]) {
56 int retries = SUPERIO_IDE_MAX_RETRIES;
58 /* printk(" [ reading port 0x%x with retry ] ", port); */
64 } while (tmp == 0 && retries-- > 0);
72 static void __devinit superio_ide_init_iops (struct hwif_s *hwif)
76 struct pci_dev *pdev = hwif->pci_dev;
77 u8 port = hwif->channel;
79 base = pci_resource_start(pdev, port * 2) & ~3;
80 dmabase = pci_resource_start(pdev, 4) & ~3;
82 superio_ide_status[port] = base + IDE_STATUS_OFFSET;
83 superio_ide_select[port] = base + IDE_SELECT_OFFSET;
84 superio_ide_dma_status[port] = dmabase + (!port ? 2 : 0xa);
86 /* Clear error/interrupt, enable dma */
87 tmp = superio_ide_inb(superio_ide_dma_status[port]);
88 outb(tmp | 0x66, superio_ide_dma_status[port]);
90 /* We need to override inb to workaround a SuperIO errata */
91 hwif->INB = superio_ide_inb;
94 static void __devinit init_iops_ns87415(ide_hwif_t *hwif)
96 if (PCI_SLOT(hwif->pci_dev->devfn) == 0xE) {
97 /* Built-in - assume it's under superio. */
98 superio_ide_init_iops(hwif);
103 static unsigned int ns87415_count = 0, ns87415_control[MAX_HWIFS] = { 0 };
106 * This routine either enables/disables (according to drive->present)
107 * the IRQ associated with the port (HWIF(drive)),
108 * and selects either PIO or DMA handshaking for the next I/O operation.
110 static void ns87415_prepare_drive (ide_drive_t *drive, unsigned int use_dma)
112 ide_hwif_t *hwif = HWIF(drive);
113 unsigned int bit, other, new, *old = (unsigned int *) hwif->select_data;
114 struct pci_dev *dev = hwif->pci_dev;
117 local_irq_save(flags);
120 /* Adjust IRQ enable bit */
121 bit = 1 << (8 + hwif->channel);
122 new = drive->present ? (new & ~bit) : (new | bit);
124 /* Select PIO or DMA, DMA may only be selected for one drive/channel. */
125 bit = 1 << (20 + drive->select.b.unit + (hwif->channel << 1));
126 other = 1 << (20 + (1 - drive->select.b.unit) + (hwif->channel << 1));
127 new = use_dma ? ((new & ~other) | bit) : (new & ~bit);
133 * Don't change DMA engine settings while Write Buffers
136 (void) pci_read_config_byte(dev, 0x43, &stat);
137 while (stat & 0x03) {
139 (void) pci_read_config_byte(dev, 0x43, &stat);
143 (void) pci_write_config_dword(dev, 0x40, new);
146 * And let things settle...
151 local_irq_restore(flags);
154 static void ns87415_selectproc (ide_drive_t *drive)
156 ns87415_prepare_drive (drive, drive->using_dma);
159 static int ns87415_ide_dma_end (ide_drive_t *drive)
161 ide_hwif_t *hwif = HWIF(drive);
162 u8 dma_stat = 0, dma_cmd = 0;
164 drive->waiting_for_dma = 0;
165 dma_stat = hwif->INB(hwif->dma_status);
166 /* get dma command mode */
167 dma_cmd = hwif->INB(hwif->dma_command);
169 outb(dma_cmd & ~1, hwif->dma_command);
170 /* from ERRATA: clear the INTR & ERROR bits */
171 dma_cmd = hwif->INB(hwif->dma_command);
172 outb(dma_cmd | 6, hwif->dma_command);
173 /* and free any DMA resources */
174 ide_destroy_dmatable(drive);
175 /* verify good DMA status */
176 return (dma_stat & 7) != 4;
179 static int ns87415_ide_dma_setup(ide_drive_t *drive)
181 /* select DMA xfer */
182 ns87415_prepare_drive(drive, 1);
183 if (!ide_dma_setup(drive))
185 /* DMA failed: select PIO xfer */
186 ns87415_prepare_drive(drive, 0);
190 static void __devinit init_hwif_ns87415 (ide_hwif_t *hwif)
192 struct pci_dev *dev = hwif->pci_dev;
193 unsigned int ctrl, using_inta;
200 hwif->selectproc = &ns87415_selectproc;
203 * We cannot probe for IRQ: both ports share common IRQ on INTA.
204 * Also, leave IRQ masked during drive probing, to prevent infinite
205 * interrupts from a potentially floating INTA..
207 * IRQs get unmasked in selectproc when drive is first used.
209 (void) pci_read_config_dword(dev, 0x40, &ctrl);
210 (void) pci_read_config_byte(dev, 0x09, &progif);
211 /* is irq in "native" mode? */
212 using_inta = progif & (1 << (hwif->channel << 1));
214 using_inta = ctrl & (1 << (4 + hwif->channel));
216 hwif->select_data = hwif->mate->select_data;
218 hwif->select_data = (unsigned long)
219 &ns87415_control[ns87415_count++];
220 ctrl |= (1 << 8) | (1 << 9); /* mask both IRQs */
222 ctrl &= ~(1 << 6); /* unmask INTA */
223 *((unsigned int *)hwif->select_data) = ctrl;
224 (void) pci_write_config_dword(dev, 0x40, ctrl);
227 * Set prefetch size to 512 bytes for both ports,
228 * but don't turn on/off prefetching here.
230 pci_write_config_byte(dev, 0x55, 0xee);
234 * XXX: Reset the device, if we don't it will not respond
235 * to SELECT_DRIVE() properly during first probe_hwif().
238 outb(12, hwif->io_ports[IDE_CONTROL_OFFSET]);
240 outb(8, hwif->io_ports[IDE_CONTROL_OFFSET]);
243 stat = hwif->INB(hwif->io_ports[IDE_STATUS_OFFSET]);
246 } while ((stat & BUSY_STAT) && --timeout);
251 hwif->irq = ide_default_irq(hwif->io_ports[IDE_DATA_OFFSET]);
252 else if (!hwif->irq && hwif->mate && hwif->mate->irq)
253 hwif->irq = hwif->mate->irq; /* share IRQ with mate */
258 outb(0x60, hwif->dma_status);
259 hwif->dma_setup = &ns87415_ide_dma_setup;
260 hwif->ide_dma_end = &ns87415_ide_dma_end;
263 static const struct ide_port_info ns87415_chipset __devinitdata = {
265 #ifdef CONFIG_SUPERIO
266 .init_iops = init_iops_ns87415,
268 .init_hwif = init_hwif_ns87415,
269 .host_flags = IDE_HFLAG_TRUST_BIOS_FOR_DMA |
270 IDE_HFLAG_NO_ATAPI_DMA |
274 static int __devinit ns87415_init_one(struct pci_dev *dev, const struct pci_device_id *id)
276 return ide_setup_pci_device(dev, &ns87415_chipset);
279 static const struct pci_device_id ns87415_pci_tbl[] = {
280 { PCI_VDEVICE(NS, PCI_DEVICE_ID_NS_87415), 0 },
283 MODULE_DEVICE_TABLE(pci, ns87415_pci_tbl);
285 static struct pci_driver driver = {
286 .name = "NS87415_IDE",
287 .id_table = ns87415_pci_tbl,
288 .probe = ns87415_init_one,
291 static int __init ns87415_ide_init(void)
293 return ide_pci_register_driver(&driver);
296 module_init(ns87415_ide_init);
298 MODULE_AUTHOR("Mark Lord, Eddie Dost, Andre Hedrick");
299 MODULE_DESCRIPTION("PCI driver module for NS87415 IDE");
300 MODULE_LICENSE("GPL");