2 * MPC8360E EMDS Device Tree Source
4 * Copyright 2006 Freescale Semiconductor Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
14 /memreserve/ 00000000 1000000;
19 compatible = "MPC8360EMDS", "MPC836xMDS", "MPC83xxMDS";
31 d-cache-line-size = <20>; // 32 bytes
32 i-cache-line-size = <20>; // 32 bytes
33 d-cache-size = <8000>; // L1, 32K
34 i-cache-size = <8000>; // L1, 32K
35 timebase-frequency = <3EF1480>;
36 bus-frequency = <FBC5200>;
37 clock-frequency = <1F78A400>;
43 device_type = "memory";
44 reg = <00000000 10000000>;
48 device_type = "board-control";
49 reg = <f8000000 8000>;
55 #interrupt-cells = <2>;
57 ranges = <0 e0000000 00100000>;
58 reg = <e0000000 00000200>;
59 bus-frequency = <FBC5200>;
62 device_type = "watchdog";
63 compatible = "mpc83xx_wdt";
69 compatible = "fsl-i2c";
72 interrupt-parent = < &ipic >;
78 compatible = "fsl-i2c";
81 interrupt-parent = < &ipic >;
86 device_type = "serial";
87 compatible = "ns16550";
89 clock-frequency = <FBC5200>;
91 interrupt-parent = < &ipic >;
95 device_type = "serial";
96 compatible = "ns16550";
98 clock-frequency = <FBC5200>;
100 interrupt-parent = < &ipic >;
104 device_type = "crypto";
106 compatible = "talitos";
109 interrupt-parent = < &ipic >;
111 channel-fifo-len = <18>;
112 exec-units-mask = <0000007e>;
113 /* desc mask is for rev1.x, we need runtime fixup for >=2.x */
114 descriptor-types-mask = <01010ebf>;
118 interrupt-map-mask = <f800 0 0 7>;
121 /* IDSEL 0x11 AD17 */
122 8800 0 0 1 &ipic 14 8
123 8800 0 0 2 &ipic 15 8
124 8800 0 0 3 &ipic 16 8
125 8800 0 0 4 &ipic 17 8
127 /* IDSEL 0x12 AD18 */
128 9000 0 0 1 &ipic 16 8
129 9000 0 0 2 &ipic 17 8
130 9000 0 0 3 &ipic 14 8
131 9000 0 0 4 &ipic 15 8
133 /* IDSEL 0x13 AD19 */
134 9800 0 0 1 &ipic 17 8
135 9800 0 0 2 &ipic 14 8
136 9800 0 0 3 &ipic 15 8
137 9800 0 0 4 &ipic 16 8
140 a800 0 0 1 &ipic 14 8
141 a800 0 0 2 &ipic 15 8
142 a800 0 0 3 &ipic 16 8
143 a800 0 0 4 &ipic 17 8
146 b000 0 0 1 &ipic 17 8
147 b000 0 0 2 &ipic 14 8
148 b000 0 0 3 &ipic 15 8
149 b000 0 0 4 &ipic 16 8
152 b800 0 0 1 &ipic 16 8
153 b800 0 0 2 &ipic 17 8
154 b800 0 0 3 &ipic 14 8
155 b800 0 0 4 &ipic 15 8
158 c000 0 0 1 &ipic 15 8
159 c000 0 0 2 &ipic 16 8
160 c000 0 0 3 &ipic 17 8
161 c000 0 0 4 &ipic 14 8>;
162 interrupt-parent = < &ipic >;
165 ranges = <02000000 0 a0000000 a0000000 0 10000000
166 42000000 0 80000000 80000000 0 10000000
167 01000000 0 00000000 e2000000 0 00100000>;
168 clock-frequency = <3f940aa>;
169 #interrupt-cells = <1>;
171 #address-cells = <3>;
178 interrupt-controller;
179 #address-cells = <0>;
180 #interrupt-cells = <2>;
183 device_type = "ipic";
188 device_type = "par_io";
193 /* port pin dir open_drain assignment has_irq */
194 0 3 1 0 1 0 /* TxD0 */
195 0 4 1 0 1 0 /* TxD1 */
196 0 5 1 0 1 0 /* TxD2 */
197 0 6 1 0 1 0 /* TxD3 */
198 1 6 1 0 3 0 /* TxD4 */
199 1 7 1 0 1 0 /* TxD5 */
200 1 9 1 0 2 0 /* TxD6 */
201 1 a 1 0 2 0 /* TxD7 */
202 0 9 2 0 1 0 /* RxD0 */
203 0 a 2 0 1 0 /* RxD1 */
204 0 b 2 0 1 0 /* RxD2 */
205 0 c 2 0 1 0 /* RxD3 */
206 0 d 2 0 1 0 /* RxD4 */
207 1 1 2 0 2 0 /* RxD5 */
208 1 0 2 0 2 0 /* RxD6 */
209 1 4 2 0 2 0 /* RxD7 */
210 0 7 1 0 1 0 /* TX_EN */
211 0 8 1 0 1 0 /* TX_ER */
212 0 f 2 0 1 0 /* RX_DV */
213 0 10 2 0 1 0 /* RX_ER */
214 0 0 2 0 1 0 /* RX_CLK */
215 2 9 1 0 3 0 /* GTX_CLK - CLK10 */
216 2 8 2 0 1 0>; /* GTX125 - CLK9 */
220 /* port pin dir open_drain assignment has_irq */
221 0 11 1 0 1 0 /* TxD0 */
222 0 12 1 0 1 0 /* TxD1 */
223 0 13 1 0 1 0 /* TxD2 */
224 0 14 1 0 1 0 /* TxD3 */
225 1 2 1 0 1 0 /* TxD4 */
226 1 3 1 0 2 0 /* TxD5 */
227 1 5 1 0 3 0 /* TxD6 */
228 1 8 1 0 3 0 /* TxD7 */
229 0 17 2 0 1 0 /* RxD0 */
230 0 18 2 0 1 0 /* RxD1 */
231 0 19 2 0 1 0 /* RxD2 */
232 0 1a 2 0 1 0 /* RxD3 */
233 0 1b 2 0 1 0 /* RxD4 */
234 1 c 2 0 2 0 /* RxD5 */
235 1 d 2 0 3 0 /* RxD6 */
236 1 b 2 0 2 0 /* RxD7 */
237 0 15 1 0 1 0 /* TX_EN */
238 0 16 1 0 1 0 /* TX_ER */
239 0 1d 2 0 1 0 /* RX_DV */
240 0 1e 2 0 1 0 /* RX_ER */
241 0 1f 2 0 1 0 /* RX_CLK */
242 2 2 1 0 2 0 /* GTX_CLK - CLK10 */
243 2 3 2 0 1 0 /* GTX125 - CLK4 */
244 0 1 3 0 2 0 /* MDIO */
245 0 2 1 0 1 0>; /* MDC */
252 #address-cells = <1>;
256 ranges = <0 e0100000 00100000>;
257 reg = <e0100000 480>;
259 bus-frequency = <179A7B00>;
262 device_type = "muram";
263 ranges = <0 00010000 0000c000>;
272 compatible = "fsl_spi";
275 interrupt-parent = < &qeic >;
281 compatible = "fsl_spi";
284 interrupt-parent = < &qeic >;
290 compatible = "qe_udc";
291 reg = <6c0 40 8B00 100>;
293 interrupt-parent = < &qeic >;
298 device_type = "network";
299 compatible = "ucc_geth";
304 interrupt-parent = < &qeic >;
305 mac-address = [ 00 04 9f 00 23 23 ];
308 phy-handle = < &phy0 >;
309 pio-handle = < &pio1 >;
313 device_type = "network";
314 compatible = "ucc_geth";
319 interrupt-parent = < &qeic >;
320 mac-address = [ 00 11 22 33 44 55 ];
323 phy-handle = < &phy1 >;
324 pio-handle = < &pio2 >;
328 #address-cells = <1>;
331 device_type = "mdio";
332 compatible = "ucc_geth_phy";
334 phy0: ethernet-phy@00 {
335 interrupt-parent = < &ipic >;
338 device_type = "ethernet-phy";
339 interface = <6>; //ENET_1000_GMII
341 phy1: ethernet-phy@01 {
342 interrupt-parent = < &ipic >;
345 device_type = "ethernet-phy";
351 interrupt-controller;
352 device_type = "qeic";
353 #address-cells = <0>;
354 #interrupt-cells = <1>;
358 interrupts = <20 8 21 8>; //high:32 low:33
359 interrupt-parent = < &ipic >;