2 * acenic.c: Linux driver for the Alteon AceNIC Gigabit Ethernet card
3 * and other Tigon based cards.
5 * Copyright 1998-2002 by Jes Sorensen, <jes@trained-monkey.org>.
7 * Thanks to Alteon and 3Com for providing hardware and documentation
8 * enabling me to write this driver.
10 * A mailing list for discussing the use of this driver has been
11 * setup, please subscribe to the lists if you have any questions
12 * about the driver. Send mail to linux-acenic-help@sunsite.auc.dk to
13 * see how to subscribe.
15 * This program is free software; you can redistribute it and/or modify
16 * it under the terms of the GNU General Public License as published by
17 * the Free Software Foundation; either version 2 of the License, or
18 * (at your option) any later version.
21 * Pete Wyckoff <wyckoff@ca.sandia.gov>: Initial Linux/Alpha and trace
22 * dump support. The trace dump support has not been
23 * integrated yet however.
24 * Troy Benjegerdes: Big Endian (PPC) patches.
25 * Nate Stahl: Better out of memory handling and stats support.
26 * Aman Singla: Nasty race between interrupt handler and tx code dealing
27 * with 'testing the tx_ret_csm and setting tx_full'
28 * David S. Miller <davem@redhat.com>: conversion to new PCI dma mapping
29 * infrastructure and Sparc support
30 * Pierrick Pinasseau (CERN): For lending me an Ultra 5 to test the
31 * driver under Linux/Sparc64
32 * Matt Domsch <Matt_Domsch@dell.com>: Detect Alteon 1000baseT cards
33 * ETHTOOL_GDRVINFO support
34 * Chip Salzenberg <chip@valinux.com>: Fix race condition between tx
35 * handler and close() cleanup.
36 * Ken Aaker <kdaaker@rchland.vnet.ibm.com>: Correct check for whether
37 * memory mapped IO is enabled to
38 * make the driver work on RS/6000.
39 * Takayoshi Kouchi <kouchi@hpc.bs1.fc.nec.co.jp>: Identifying problem
40 * where the driver would disable
41 * bus master mode if it had to disable
42 * write and invalidate.
43 * Stephen Hack <stephen_hack@hp.com>: Fixed ace_set_mac_addr for little
45 * Val Henson <vhenson@esscom.com>: Reset Jumbo skb producer and
46 * rx producer index when
47 * flushing the Jumbo ring.
48 * Hans Grobler <grobh@sun.ac.za>: Memory leak fixes in the
50 * Grant Grundler <grundler@cup.hp.com>: PCI write posting fixes.
53 #include <linux/config.h>
54 #include <linux/module.h>
55 #include <linux/moduleparam.h>
56 #include <linux/version.h>
57 #include <linux/types.h>
58 #include <linux/errno.h>
59 #include <linux/ioport.h>
60 #include <linux/pci.h>
61 #include <linux/dma-mapping.h>
62 #include <linux/kernel.h>
63 #include <linux/netdevice.h>
64 #include <linux/etherdevice.h>
65 #include <linux/skbuff.h>
66 #include <linux/init.h>
67 #include <linux/delay.h>
69 #include <linux/highmem.h>
70 #include <linux/sockios.h>
72 #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
73 #include <linux/if_vlan.h>
77 #include <linux/ethtool.h>
83 #include <asm/system.h>
86 #include <asm/byteorder.h>
87 #include <asm/uaccess.h>
90 #define DRV_NAME "acenic"
94 #ifdef CONFIG_ACENIC_OMIT_TIGON_I
95 #define ACE_IS_TIGON_I(ap) 0
96 #define ACE_TX_RING_ENTRIES(ap) MAX_TX_RING_ENTRIES
98 #define ACE_IS_TIGON_I(ap) (ap->version == 1)
99 #define ACE_TX_RING_ENTRIES(ap) ap->tx_ring_entries
102 #ifndef PCI_VENDOR_ID_ALTEON
103 #define PCI_VENDOR_ID_ALTEON 0x12ae
105 #ifndef PCI_DEVICE_ID_ALTEON_ACENIC_FIBRE
106 #define PCI_DEVICE_ID_ALTEON_ACENIC_FIBRE 0x0001
107 #define PCI_DEVICE_ID_ALTEON_ACENIC_COPPER 0x0002
109 #ifndef PCI_DEVICE_ID_3COM_3C985
110 #define PCI_DEVICE_ID_3COM_3C985 0x0001
112 #ifndef PCI_VENDOR_ID_NETGEAR
113 #define PCI_VENDOR_ID_NETGEAR 0x1385
114 #define PCI_DEVICE_ID_NETGEAR_GA620 0x620a
116 #ifndef PCI_DEVICE_ID_NETGEAR_GA620T
117 #define PCI_DEVICE_ID_NETGEAR_GA620T 0x630a
122 * Farallon used the DEC vendor ID by mistake and they seem not
125 #ifndef PCI_DEVICE_ID_FARALLON_PN9000SX
126 #define PCI_DEVICE_ID_FARALLON_PN9000SX 0x1a
128 #ifndef PCI_DEVICE_ID_FARALLON_PN9100T
129 #define PCI_DEVICE_ID_FARALLON_PN9100T 0xfa
131 #ifndef PCI_VENDOR_ID_SGI
132 #define PCI_VENDOR_ID_SGI 0x10a9
134 #ifndef PCI_DEVICE_ID_SGI_ACENIC
135 #define PCI_DEVICE_ID_SGI_ACENIC 0x0009
138 static struct pci_device_id acenic_pci_tbl[] = {
139 { PCI_VENDOR_ID_ALTEON, PCI_DEVICE_ID_ALTEON_ACENIC_FIBRE,
140 PCI_ANY_ID, PCI_ANY_ID, PCI_CLASS_NETWORK_ETHERNET << 8, 0xffff00, },
141 { PCI_VENDOR_ID_ALTEON, PCI_DEVICE_ID_ALTEON_ACENIC_COPPER,
142 PCI_ANY_ID, PCI_ANY_ID, PCI_CLASS_NETWORK_ETHERNET << 8, 0xffff00, },
143 { PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C985,
144 PCI_ANY_ID, PCI_ANY_ID, PCI_CLASS_NETWORK_ETHERNET << 8, 0xffff00, },
145 { PCI_VENDOR_ID_NETGEAR, PCI_DEVICE_ID_NETGEAR_GA620,
146 PCI_ANY_ID, PCI_ANY_ID, PCI_CLASS_NETWORK_ETHERNET << 8, 0xffff00, },
147 { PCI_VENDOR_ID_NETGEAR, PCI_DEVICE_ID_NETGEAR_GA620T,
148 PCI_ANY_ID, PCI_ANY_ID, PCI_CLASS_NETWORK_ETHERNET << 8, 0xffff00, },
150 * Farallon used the DEC vendor ID on their cards incorrectly,
151 * then later Alteon's ID.
153 { PCI_VENDOR_ID_DEC, PCI_DEVICE_ID_FARALLON_PN9000SX,
154 PCI_ANY_ID, PCI_ANY_ID, PCI_CLASS_NETWORK_ETHERNET << 8, 0xffff00, },
155 { PCI_VENDOR_ID_ALTEON, PCI_DEVICE_ID_FARALLON_PN9100T,
156 PCI_ANY_ID, PCI_ANY_ID, PCI_CLASS_NETWORK_ETHERNET << 8, 0xffff00, },
157 { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_ACENIC,
158 PCI_ANY_ID, PCI_ANY_ID, PCI_CLASS_NETWORK_ETHERNET << 8, 0xffff00, },
161 MODULE_DEVICE_TABLE(pci, acenic_pci_tbl);
163 #ifndef SET_NETDEV_DEV
164 #define SET_NETDEV_DEV(net, pdev) do{} while(0)
167 #if LINUX_VERSION_CODE >= 0x2051c
168 #define ace_sync_irq(irq) synchronize_irq(irq)
170 #define ace_sync_irq(irq) synchronize_irq()
173 #ifndef offset_in_page
174 #define offset_in_page(ptr) ((unsigned long)(ptr) & ~PAGE_MASK)
177 #define ACE_MAX_MOD_PARMS 8
178 #define BOARD_IDX_STATIC 0
179 #define BOARD_IDX_OVERFLOW -1
181 #if (defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)) && \
182 defined(NETIF_F_HW_VLAN_RX)
183 #define ACENIC_DO_VLAN 1
184 #define ACE_RCB_VLAN_FLAG RCB_FLG_VLAN_ASSIST
186 #define ACENIC_DO_VLAN 0
187 #define ACE_RCB_VLAN_FLAG 0
193 * These must be defined before the firmware is included.
195 #define MAX_TEXT_LEN 96*1024
196 #define MAX_RODATA_LEN 8*1024
197 #define MAX_DATA_LEN 2*1024
199 #include "acenic_firmware.h"
201 #ifndef tigon2FwReleaseLocal
202 #define tigon2FwReleaseLocal 0
206 * This driver currently supports Tigon I and Tigon II based cards
207 * including the Alteon AceNIC, the 3Com 3C985[B] and NetGear
208 * GA620. The driver should also work on the SGI, DEC and Farallon
209 * versions of the card, however I have not been able to test that
212 * This card is really neat, it supports receive hardware checksumming
213 * and jumbo frames (up to 9000 bytes) and does a lot of work in the
214 * firmware. Also the programming interface is quite neat, except for
215 * the parts dealing with the i2c eeprom on the card ;-)
217 * Using jumbo frames:
219 * To enable jumbo frames, simply specify an mtu between 1500 and 9000
220 * bytes to ifconfig. Jumbo frames can be enabled or disabled at any time
221 * by running `ifconfig eth<X> mtu <MTU>' with <X> being the Ethernet
222 * interface number and <MTU> being the MTU value.
226 * When compiled as a loadable module, the driver allows for a number
227 * of module parameters to be specified. The driver supports the
228 * following module parameters:
230 * trace=<val> - Firmware trace level. This requires special traced
231 * firmware to replace the firmware supplied with
232 * the driver - for debugging purposes only.
234 * link=<val> - Link state. Normally you want to use the default link
235 * parameters set by the driver. This can be used to
236 * override these in case your switch doesn't negotiate
237 * the link properly. Valid values are:
238 * 0x0001 - Force half duplex link.
239 * 0x0002 - Do not negotiate line speed with the other end.
240 * 0x0010 - 10Mbit/sec link.
241 * 0x0020 - 100Mbit/sec link.
242 * 0x0040 - 1000Mbit/sec link.
243 * 0x0100 - Do not negotiate flow control.
244 * 0x0200 - Enable RX flow control Y
245 * 0x0400 - Enable TX flow control Y (Tigon II NICs only).
246 * Default value is 0x0270, ie. enable link+flow
247 * control negotiation. Negotiating the highest
248 * possible link speed with RX flow control enabled.
250 * When disabling link speed negotiation, only one link
251 * speed is allowed to be specified!
253 * tx_coal_tick=<val> - number of coalescing clock ticks (us) allowed
254 * to wait for more packets to arive before
255 * interrupting the host, from the time the first
258 * rx_coal_tick=<val> - number of coalescing clock ticks (us) allowed
259 * to wait for more packets to arive in the transmit ring,
260 * before interrupting the host, after transmitting the
261 * first packet in the ring.
263 * max_tx_desc=<val> - maximum number of transmit descriptors
264 * (packets) transmitted before interrupting the host.
266 * max_rx_desc=<val> - maximum number of receive descriptors
267 * (packets) received before interrupting the host.
269 * tx_ratio=<val> - 7 bit value (0 - 63) specifying the split in 64th
270 * increments of the NIC's on board memory to be used for
271 * transmit and receive buffers. For the 1MB NIC app. 800KB
272 * is available, on the 1/2MB NIC app. 300KB is available.
273 * 68KB will always be available as a minimum for both
274 * directions. The default value is a 50/50 split.
275 * dis_pci_mem_inval=<val> - disable PCI memory write and invalidate
276 * operations, default (1) is to always disable this as
277 * that is what Alteon does on NT. I have not been able
278 * to measure any real performance differences with
279 * this on my systems. Set <val>=0 if you want to
280 * enable these operations.
282 * If you use more than one NIC, specify the parameters for the
283 * individual NICs with a comma, ie. trace=0,0x00001fff,0 you want to
284 * run tracing on NIC #2 but not on NIC #1 and #3.
288 * - Proper multicast support.
289 * - NIC dump support.
290 * - More tuning parameters.
292 * The mini ring is not used under Linux and I am not sure it makes sense
293 * to actually use it.
295 * New interrupt handler strategy:
297 * The old interrupt handler worked using the traditional method of
298 * replacing an skbuff with a new one when a packet arrives. However
299 * the rx rings do not need to contain a static number of buffer
300 * descriptors, thus it makes sense to move the memory allocation out
301 * of the main interrupt handler and do it in a bottom half handler
302 * and only allocate new buffers when the number of buffers in the
303 * ring is below a certain threshold. In order to avoid starving the
304 * NIC under heavy load it is however necessary to force allocation
305 * when hitting a minimum threshold. The strategy for alloction is as
308 * RX_LOW_BUF_THRES - allocate buffers in the bottom half
309 * RX_PANIC_LOW_THRES - we are very low on buffers, allocate
310 * the buffers in the interrupt handler
311 * RX_RING_THRES - maximum number of buffers in the rx ring
312 * RX_MINI_THRES - maximum number of buffers in the mini ring
313 * RX_JUMBO_THRES - maximum number of buffers in the jumbo ring
315 * One advantagous side effect of this allocation approach is that the
316 * entire rx processing can be done without holding any spin lock
317 * since the rx rings and registers are totally independent of the tx
318 * ring and its registers. This of course includes the kmalloc's of
319 * new skb's. Thus start_xmit can run in parallel with rx processing
320 * and the memory allocation on SMP systems.
322 * Note that running the skb reallocation in a bottom half opens up
323 * another can of races which needs to be handled properly. In
324 * particular it can happen that the interrupt handler tries to run
325 * the reallocation while the bottom half is either running on another
326 * CPU or was interrupted on the same CPU. To get around this the
327 * driver uses bitops to prevent the reallocation routines from being
330 * TX handling can also be done without holding any spin lock, wheee
331 * this is fun! since tx_ret_csm is only written to by the interrupt
332 * handler. The case to be aware of is when shutting down the device
333 * and cleaning up where it is necessary to make sure that
334 * start_xmit() is not running while this is happening. Well DaveM
335 * informs me that this case is already protected against ... bye bye
336 * Mr. Spin Lock, it was nice to know you.
338 * TX interrupts are now partly disabled so the NIC will only generate
339 * TX interrupts for the number of coal ticks, not for the number of
340 * TX packets in the queue. This should reduce the number of TX only,
341 * ie. when no RX processing is done, interrupts seen.
345 * Threshold values for RX buffer allocation - the low water marks for
346 * when to start refilling the rings are set to 75% of the ring
347 * sizes. It seems to make sense to refill the rings entirely from the
348 * intrrupt handler once it gets below the panic threshold, that way
349 * we don't risk that the refilling is moved to another CPU when the
350 * one running the interrupt handler just got the slab code hot in its
353 #define RX_RING_SIZE 72
354 #define RX_MINI_SIZE 64
355 #define RX_JUMBO_SIZE 48
357 #define RX_PANIC_STD_THRES 16
358 #define RX_PANIC_STD_REFILL (3*RX_PANIC_STD_THRES)/2
359 #define RX_LOW_STD_THRES (3*RX_RING_SIZE)/4
360 #define RX_PANIC_MINI_THRES 12
361 #define RX_PANIC_MINI_REFILL (3*RX_PANIC_MINI_THRES)/2
362 #define RX_LOW_MINI_THRES (3*RX_MINI_SIZE)/4
363 #define RX_PANIC_JUMBO_THRES 6
364 #define RX_PANIC_JUMBO_REFILL (3*RX_PANIC_JUMBO_THRES)/2
365 #define RX_LOW_JUMBO_THRES (3*RX_JUMBO_SIZE)/4
369 * Size of the mini ring entries, basically these just should be big
370 * enough to take TCP ACKs
372 #define ACE_MINI_SIZE 100
374 #define ACE_MINI_BUFSIZE ACE_MINI_SIZE
375 #define ACE_STD_BUFSIZE (ACE_STD_MTU + ETH_HLEN + 4)
376 #define ACE_JUMBO_BUFSIZE (ACE_JUMBO_MTU + ETH_HLEN + 4)
379 * There seems to be a magic difference in the effect between 995 and 996
380 * but little difference between 900 and 995 ... no idea why.
382 * There is now a default set of tuning parameters which is set, depending
383 * on whether or not the user enables Jumbo frames. It's assumed that if
384 * Jumbo frames are enabled, the user wants optimal tuning for that case.
386 #define DEF_TX_COAL 400 /* 996 */
387 #define DEF_TX_MAX_DESC 60 /* was 40 */
388 #define DEF_RX_COAL 120 /* 1000 */
389 #define DEF_RX_MAX_DESC 25
390 #define DEF_TX_RATIO 21 /* 24 */
392 #define DEF_JUMBO_TX_COAL 20
393 #define DEF_JUMBO_TX_MAX_DESC 60
394 #define DEF_JUMBO_RX_COAL 30
395 #define DEF_JUMBO_RX_MAX_DESC 6
396 #define DEF_JUMBO_TX_RATIO 21
398 #if tigon2FwReleaseLocal < 20001118
400 * Standard firmware and early modifications duplicate
401 * IRQ load without this flag (coal timer is never reset).
402 * Note that with this flag tx_coal should be less than
403 * time to xmit full tx ring.
404 * 400usec is not so bad for tx ring size of 128.
406 #define TX_COAL_INTS_ONLY 1 /* worth it */
409 * With modified firmware, this is not necessary, but still useful.
411 #define TX_COAL_INTS_ONLY 1
415 #define DEF_STAT (2 * TICKS_PER_SEC)
418 static int link[ACE_MAX_MOD_PARMS];
419 static int trace[ACE_MAX_MOD_PARMS];
420 static int tx_coal_tick[ACE_MAX_MOD_PARMS];
421 static int rx_coal_tick[ACE_MAX_MOD_PARMS];
422 static int max_tx_desc[ACE_MAX_MOD_PARMS];
423 static int max_rx_desc[ACE_MAX_MOD_PARMS];
424 static int tx_ratio[ACE_MAX_MOD_PARMS];
425 static int dis_pci_mem_inval[ACE_MAX_MOD_PARMS] = {1, 1, 1, 1, 1, 1, 1, 1};
427 MODULE_AUTHOR("Jes Sorensen <jes@trained-monkey.org>");
428 MODULE_LICENSE("GPL");
429 MODULE_DESCRIPTION("AceNIC/3C985/GA620 Gigabit Ethernet driver");
431 module_param_array(link, int, NULL, 0);
432 module_param_array(trace, int, NULL, 0);
433 module_param_array(tx_coal_tick, int, NULL, 0);
434 module_param_array(max_tx_desc, int, NULL, 0);
435 module_param_array(rx_coal_tick, int, NULL, 0);
436 module_param_array(max_rx_desc, int, NULL, 0);
437 module_param_array(tx_ratio, int, NULL, 0);
438 MODULE_PARM_DESC(link, "AceNIC/3C985/NetGear link state");
439 MODULE_PARM_DESC(trace, "AceNIC/3C985/NetGear firmware trace level");
440 MODULE_PARM_DESC(tx_coal_tick, "AceNIC/3C985/GA620 max clock ticks to wait from first tx descriptor arrives");
441 MODULE_PARM_DESC(max_tx_desc, "AceNIC/3C985/GA620 max number of transmit descriptors to wait");
442 MODULE_PARM_DESC(rx_coal_tick, "AceNIC/3C985/GA620 max clock ticks to wait from first rx descriptor arrives");
443 MODULE_PARM_DESC(max_rx_desc, "AceNIC/3C985/GA620 max number of receive descriptors to wait");
444 MODULE_PARM_DESC(tx_ratio, "AceNIC/3C985/GA620 ratio of NIC memory used for TX/RX descriptors (range 0-63)");
447 static char version[] __devinitdata =
448 "acenic.c: v0.92 08/05/2002 Jes Sorensen, linux-acenic@SunSITE.dk\n"
449 " http://home.cern.ch/~jes/gige/acenic.html\n";
451 static int ace_get_settings(struct net_device *, struct ethtool_cmd *);
452 static int ace_set_settings(struct net_device *, struct ethtool_cmd *);
453 static void ace_get_drvinfo(struct net_device *, struct ethtool_drvinfo *);
455 static struct ethtool_ops ace_ethtool_ops = {
456 .get_settings = ace_get_settings,
457 .set_settings = ace_set_settings,
458 .get_drvinfo = ace_get_drvinfo,
461 static void ace_watchdog(struct net_device *dev);
463 static int __devinit acenic_probe_one(struct pci_dev *pdev,
464 const struct pci_device_id *id)
466 struct net_device *dev;
467 struct ace_private *ap;
468 static int boards_found;
470 dev = alloc_etherdev(sizeof(struct ace_private));
472 printk(KERN_ERR "acenic: Unable to allocate "
473 "net_device structure!\n");
477 SET_MODULE_OWNER(dev);
478 SET_NETDEV_DEV(dev, &pdev->dev);
482 ap->name = pci_name(pdev);
484 dev->features |= NETIF_F_SG | NETIF_F_IP_CSUM;
486 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
487 dev->vlan_rx_register = ace_vlan_rx_register;
488 dev->vlan_rx_kill_vid = ace_vlan_rx_kill_vid;
491 dev->tx_timeout = &ace_watchdog;
492 dev->watchdog_timeo = 5*HZ;
495 dev->open = &ace_open;
496 dev->stop = &ace_close;
497 dev->hard_start_xmit = &ace_start_xmit;
498 dev->get_stats = &ace_get_stats;
499 dev->set_multicast_list = &ace_set_multicast_list;
500 SET_ETHTOOL_OPS(dev, &ace_ethtool_ops);
501 dev->set_mac_address = &ace_set_mac_addr;
502 dev->change_mtu = &ace_change_mtu;
504 /* we only display this string ONCE */
508 if (pci_enable_device(pdev))
509 goto fail_free_netdev;
512 * Enable master mode before we start playing with the
513 * pci_command word since pci_set_master() will modify
516 pci_set_master(pdev);
518 pci_read_config_word(pdev, PCI_COMMAND, &ap->pci_command);
520 /* OpenFirmware on Mac's does not set this - DOH.. */
521 if (!(ap->pci_command & PCI_COMMAND_MEMORY)) {
522 printk(KERN_INFO "%s: Enabling PCI Memory Mapped "
523 "access - was not enabled by BIOS/Firmware\n",
525 ap->pci_command = ap->pci_command | PCI_COMMAND_MEMORY;
526 pci_write_config_word(ap->pdev, PCI_COMMAND,
531 pci_read_config_byte(pdev, PCI_LATENCY_TIMER, &ap->pci_latency);
532 if (ap->pci_latency <= 0x40) {
533 ap->pci_latency = 0x40;
534 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, ap->pci_latency);
538 * Remap the regs into kernel space - this is abuse of
539 * dev->base_addr since it was means for I/O port
540 * addresses but who gives a damn.
542 dev->base_addr = pci_resource_start(pdev, 0);
543 ap->regs = ioremap(dev->base_addr, 0x4000);
545 printk(KERN_ERR "%s: Unable to map I/O register, "
546 "AceNIC %i will be disabled.\n",
547 ap->name, boards_found);
548 goto fail_free_netdev;
551 switch(pdev->vendor) {
552 case PCI_VENDOR_ID_ALTEON:
553 if (pdev->device == PCI_DEVICE_ID_FARALLON_PN9100T) {
554 printk(KERN_INFO "%s: Farallon PN9100-T ",
557 printk(KERN_INFO "%s: Alteon AceNIC ",
561 case PCI_VENDOR_ID_3COM:
562 printk(KERN_INFO "%s: 3Com 3C985 ", ap->name);
564 case PCI_VENDOR_ID_NETGEAR:
565 printk(KERN_INFO "%s: NetGear GA620 ", ap->name);
567 case PCI_VENDOR_ID_DEC:
568 if (pdev->device == PCI_DEVICE_ID_FARALLON_PN9000SX) {
569 printk(KERN_INFO "%s: Farallon PN9000-SX ",
573 case PCI_VENDOR_ID_SGI:
574 printk(KERN_INFO "%s: SGI AceNIC ", ap->name);
577 printk(KERN_INFO "%s: Unknown AceNIC ", ap->name);
581 printk("Gigabit Ethernet at 0x%08lx, ", dev->base_addr);
583 printk("irq %s\n", __irq_itoa(pdev->irq));
585 printk("irq %i\n", pdev->irq);
588 #ifdef CONFIG_ACENIC_OMIT_TIGON_I
589 if ((readl(&ap->regs->HostCtrl) >> 28) == 4) {
590 printk(KERN_ERR "%s: Driver compiled without Tigon I"
591 " support - NIC disabled\n", dev->name);
596 if (ace_allocate_descriptors(dev))
597 goto fail_free_netdev;
600 if (boards_found >= ACE_MAX_MOD_PARMS)
601 ap->board_idx = BOARD_IDX_OVERFLOW;
603 ap->board_idx = boards_found;
605 ap->board_idx = BOARD_IDX_STATIC;
609 goto fail_free_netdev;
611 if (register_netdev(dev)) {
612 printk(KERN_ERR "acenic: device registration failed\n");
615 ap->name = dev->name;
617 if (ap->pci_using_dac)
618 dev->features |= NETIF_F_HIGHDMA;
620 pci_set_drvdata(pdev, dev);
626 ace_init_cleanup(dev);
632 static void __devexit acenic_remove_one(struct pci_dev *pdev)
634 struct net_device *dev = pci_get_drvdata(pdev);
635 struct ace_private *ap = netdev_priv(dev);
636 struct ace_regs __iomem *regs = ap->regs;
639 unregister_netdev(dev);
641 writel(readl(®s->CpuCtrl) | CPU_HALT, ®s->CpuCtrl);
642 if (ap->version >= 2)
643 writel(readl(®s->CpuBCtrl) | CPU_HALT, ®s->CpuBCtrl);
646 * This clears any pending interrupts
648 writel(1, ®s->Mb0Lo);
649 readl(®s->CpuCtrl); /* flush */
652 * Make sure no other CPUs are processing interrupts
653 * on the card before the buffers are being released.
654 * Otherwise one might experience some `interesting'
657 * Then release the RX buffers - jumbo buffers were
658 * already released in ace_close().
660 ace_sync_irq(dev->irq);
662 for (i = 0; i < RX_STD_RING_ENTRIES; i++) {
663 struct sk_buff *skb = ap->skb->rx_std_skbuff[i].skb;
666 struct ring_info *ringp;
669 ringp = &ap->skb->rx_std_skbuff[i];
670 mapping = pci_unmap_addr(ringp, mapping);
671 pci_unmap_page(ap->pdev, mapping,
675 ap->rx_std_ring[i].size = 0;
676 ap->skb->rx_std_skbuff[i].skb = NULL;
681 if (ap->version >= 2) {
682 for (i = 0; i < RX_MINI_RING_ENTRIES; i++) {
683 struct sk_buff *skb = ap->skb->rx_mini_skbuff[i].skb;
686 struct ring_info *ringp;
689 ringp = &ap->skb->rx_mini_skbuff[i];
690 mapping = pci_unmap_addr(ringp,mapping);
691 pci_unmap_page(ap->pdev, mapping,
695 ap->rx_mini_ring[i].size = 0;
696 ap->skb->rx_mini_skbuff[i].skb = NULL;
702 for (i = 0; i < RX_JUMBO_RING_ENTRIES; i++) {
703 struct sk_buff *skb = ap->skb->rx_jumbo_skbuff[i].skb;
705 struct ring_info *ringp;
708 ringp = &ap->skb->rx_jumbo_skbuff[i];
709 mapping = pci_unmap_addr(ringp, mapping);
710 pci_unmap_page(ap->pdev, mapping,
714 ap->rx_jumbo_ring[i].size = 0;
715 ap->skb->rx_jumbo_skbuff[i].skb = NULL;
720 ace_init_cleanup(dev);
724 static struct pci_driver acenic_pci_driver = {
726 .id_table = acenic_pci_tbl,
727 .probe = acenic_probe_one,
728 .remove = __devexit_p(acenic_remove_one),
731 static int __init acenic_init(void)
733 return pci_module_init(&acenic_pci_driver);
736 static void __exit acenic_exit(void)
738 pci_unregister_driver(&acenic_pci_driver);
741 module_init(acenic_init);
742 module_exit(acenic_exit);
744 static void ace_free_descriptors(struct net_device *dev)
746 struct ace_private *ap = netdev_priv(dev);
749 if (ap->rx_std_ring != NULL) {
750 size = (sizeof(struct rx_desc) *
751 (RX_STD_RING_ENTRIES +
752 RX_JUMBO_RING_ENTRIES +
753 RX_MINI_RING_ENTRIES +
754 RX_RETURN_RING_ENTRIES));
755 pci_free_consistent(ap->pdev, size, ap->rx_std_ring,
756 ap->rx_ring_base_dma);
757 ap->rx_std_ring = NULL;
758 ap->rx_jumbo_ring = NULL;
759 ap->rx_mini_ring = NULL;
760 ap->rx_return_ring = NULL;
762 if (ap->evt_ring != NULL) {
763 size = (sizeof(struct event) * EVT_RING_ENTRIES);
764 pci_free_consistent(ap->pdev, size, ap->evt_ring,
768 if (ap->tx_ring != NULL && !ACE_IS_TIGON_I(ap)) {
769 size = (sizeof(struct tx_desc) * MAX_TX_RING_ENTRIES);
770 pci_free_consistent(ap->pdev, size, ap->tx_ring,
775 if (ap->evt_prd != NULL) {
776 pci_free_consistent(ap->pdev, sizeof(u32),
777 (void *)ap->evt_prd, ap->evt_prd_dma);
780 if (ap->rx_ret_prd != NULL) {
781 pci_free_consistent(ap->pdev, sizeof(u32),
782 (void *)ap->rx_ret_prd,
784 ap->rx_ret_prd = NULL;
786 if (ap->tx_csm != NULL) {
787 pci_free_consistent(ap->pdev, sizeof(u32),
788 (void *)ap->tx_csm, ap->tx_csm_dma);
794 static int ace_allocate_descriptors(struct net_device *dev)
796 struct ace_private *ap = netdev_priv(dev);
799 size = (sizeof(struct rx_desc) *
800 (RX_STD_RING_ENTRIES +
801 RX_JUMBO_RING_ENTRIES +
802 RX_MINI_RING_ENTRIES +
803 RX_RETURN_RING_ENTRIES));
805 ap->rx_std_ring = pci_alloc_consistent(ap->pdev, size,
806 &ap->rx_ring_base_dma);
807 if (ap->rx_std_ring == NULL)
810 ap->rx_jumbo_ring = ap->rx_std_ring + RX_STD_RING_ENTRIES;
811 ap->rx_mini_ring = ap->rx_jumbo_ring + RX_JUMBO_RING_ENTRIES;
812 ap->rx_return_ring = ap->rx_mini_ring + RX_MINI_RING_ENTRIES;
814 size = (sizeof(struct event) * EVT_RING_ENTRIES);
816 ap->evt_ring = pci_alloc_consistent(ap->pdev, size, &ap->evt_ring_dma);
818 if (ap->evt_ring == NULL)
822 * Only allocate a host TX ring for the Tigon II, the Tigon I
823 * has to use PCI registers for this ;-(
825 if (!ACE_IS_TIGON_I(ap)) {
826 size = (sizeof(struct tx_desc) * MAX_TX_RING_ENTRIES);
828 ap->tx_ring = pci_alloc_consistent(ap->pdev, size,
831 if (ap->tx_ring == NULL)
835 ap->evt_prd = pci_alloc_consistent(ap->pdev, sizeof(u32),
837 if (ap->evt_prd == NULL)
840 ap->rx_ret_prd = pci_alloc_consistent(ap->pdev, sizeof(u32),
841 &ap->rx_ret_prd_dma);
842 if (ap->rx_ret_prd == NULL)
845 ap->tx_csm = pci_alloc_consistent(ap->pdev, sizeof(u32),
847 if (ap->tx_csm == NULL)
854 ace_init_cleanup(dev);
860 * Generic cleanup handling data allocated during init. Used when the
861 * module is unloaded or if an error occurs during initialization
863 static void ace_init_cleanup(struct net_device *dev)
865 struct ace_private *ap;
867 ap = netdev_priv(dev);
869 ace_free_descriptors(dev);
872 pci_free_consistent(ap->pdev, sizeof(struct ace_info),
873 ap->info, ap->info_dma);
875 kfree(ap->trace_buf);
878 free_irq(dev->irq, dev);
885 * Commands are considered to be slow.
887 static inline void ace_issue_cmd(struct ace_regs __iomem *regs, struct cmd *cmd)
891 idx = readl(®s->CmdPrd);
893 writel(*(u32 *)(cmd), ®s->CmdRng[idx]);
894 idx = (idx + 1) % CMD_RING_ENTRIES;
896 writel(idx, ®s->CmdPrd);
900 static int __devinit ace_init(struct net_device *dev)
902 struct ace_private *ap;
903 struct ace_regs __iomem *regs;
904 struct ace_info *info = NULL;
905 struct pci_dev *pdev;
908 u32 tig_ver, mac1, mac2, tmp, pci_state;
909 int board_idx, ecode = 0;
911 unsigned char cache_size;
913 ap = netdev_priv(dev);
916 board_idx = ap->board_idx;
919 * aman@sgi.com - its useful to do a NIC reset here to
920 * address the `Firmware not running' problem subsequent
921 * to any crashes involving the NIC
923 writel(HW_RESET | (HW_RESET << 24), ®s->HostCtrl);
924 readl(®s->HostCtrl); /* PCI write posting */
928 * Don't access any other registers before this point!
932 * This will most likely need BYTE_SWAP once we switch
933 * to using __raw_writel()
935 writel((WORD_SWAP | CLR_INT | ((WORD_SWAP | CLR_INT) << 24)),
938 writel((CLR_INT | WORD_SWAP | ((CLR_INT | WORD_SWAP) << 24)),
941 readl(®s->HostCtrl); /* PCI write posting */
944 * Stop the NIC CPU and clear pending interrupts
946 writel(readl(®s->CpuCtrl) | CPU_HALT, ®s->CpuCtrl);
947 readl(®s->CpuCtrl); /* PCI write posting */
948 writel(0, ®s->Mb0Lo);
950 tig_ver = readl(®s->HostCtrl) >> 28;
953 #ifndef CONFIG_ACENIC_OMIT_TIGON_I
956 printk(KERN_INFO " Tigon I (Rev. %i), Firmware: %i.%i.%i, ",
957 tig_ver, tigonFwReleaseMajor, tigonFwReleaseMinor,
959 writel(0, ®s->LocalCtrl);
961 ap->tx_ring_entries = TIGON_I_TX_RING_ENTRIES;
965 printk(KERN_INFO " Tigon II (Rev. %i), Firmware: %i.%i.%i, ",
966 tig_ver, tigon2FwReleaseMajor, tigon2FwReleaseMinor,
968 writel(readl(®s->CpuBCtrl) | CPU_HALT, ®s->CpuBCtrl);
969 readl(®s->CpuBCtrl); /* PCI write posting */
971 * The SRAM bank size does _not_ indicate the amount
972 * of memory on the card, it controls the _bank_ size!
973 * Ie. a 1MB AceNIC will have two banks of 512KB.
975 writel(SRAM_BANK_512K, ®s->LocalCtrl);
976 writel(SYNC_SRAM_TIMING, ®s->MiscCfg);
978 ap->tx_ring_entries = MAX_TX_RING_ENTRIES;
981 printk(KERN_WARNING " Unsupported Tigon version detected "
988 * ModeStat _must_ be set after the SRAM settings as this change
989 * seems to corrupt the ModeStat and possible other registers.
990 * The SRAM settings survive resets and setting it to the same
991 * value a second time works as well. This is what caused the
992 * `Firmware not running' problem on the Tigon II.
995 writel(ACE_BYTE_SWAP_DMA | ACE_WARN | ACE_FATAL | ACE_BYTE_SWAP_BD |
996 ACE_WORD_SWAP_BD | ACE_NO_JUMBO_FRAG, ®s->ModeStat);
998 writel(ACE_BYTE_SWAP_DMA | ACE_WARN | ACE_FATAL |
999 ACE_WORD_SWAP_BD | ACE_NO_JUMBO_FRAG, ®s->ModeStat);
1001 readl(®s->ModeStat); /* PCI write posting */
1004 for(i = 0; i < 4; i++) {
1006 tmp = read_eeprom_byte(dev, 0x8c+i);
1011 mac1 |= (tmp & 0xff);
1014 for(i = 4; i < 8; i++) {
1016 tmp = read_eeprom_byte(dev, 0x8c+i);
1021 mac2 |= (tmp & 0xff);
1024 writel(mac1, ®s->MacAddrHi);
1025 writel(mac2, ®s->MacAddrLo);
1027 printk("MAC: %02x:%02x:%02x:%02x:%02x:%02x\n",
1028 (mac1 >> 8) & 0xff, mac1 & 0xff, (mac2 >> 24) &0xff,
1029 (mac2 >> 16) & 0xff, (mac2 >> 8) & 0xff, mac2 & 0xff);
1031 dev->dev_addr[0] = (mac1 >> 8) & 0xff;
1032 dev->dev_addr[1] = mac1 & 0xff;
1033 dev->dev_addr[2] = (mac2 >> 24) & 0xff;
1034 dev->dev_addr[3] = (mac2 >> 16) & 0xff;
1035 dev->dev_addr[4] = (mac2 >> 8) & 0xff;
1036 dev->dev_addr[5] = mac2 & 0xff;
1039 * Looks like this is necessary to deal with on all architectures,
1040 * even this %$#%$# N440BX Intel based thing doesn't get it right.
1041 * Ie. having two NICs in the machine, one will have the cache
1042 * line set at boot time, the other will not.
1045 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &cache_size);
1047 if (cache_size != SMP_CACHE_BYTES) {
1048 printk(KERN_INFO " PCI cache line size set incorrectly "
1049 "(%i bytes) by BIOS/FW, ", cache_size);
1050 if (cache_size > SMP_CACHE_BYTES)
1051 printk("expecting %i\n", SMP_CACHE_BYTES);
1053 printk("correcting to %i\n", SMP_CACHE_BYTES);
1054 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE,
1055 SMP_CACHE_BYTES >> 2);
1059 pci_state = readl(®s->PciState);
1060 printk(KERN_INFO " PCI bus width: %i bits, speed: %iMHz, "
1061 "latency: %i clks\n",
1062 (pci_state & PCI_32BIT) ? 32 : 64,
1063 (pci_state & PCI_66MHZ) ? 66 : 33,
1067 * Set the max DMA transfer size. Seems that for most systems
1068 * the performance is better when no MAX parameter is
1069 * set. However for systems enabling PCI write and invalidate,
1070 * DMA writes must be set to the L1 cache line size to get
1071 * optimal performance.
1073 * The default is now to turn the PCI write and invalidate off
1074 * - that is what Alteon does for NT.
1076 tmp = READ_CMD_MEM | WRITE_CMD_MEM;
1077 if (ap->version >= 2) {
1078 tmp |= (MEM_READ_MULTIPLE | (pci_state & PCI_66MHZ));
1080 * Tuning parameters only supported for 8 cards
1082 if (board_idx == BOARD_IDX_OVERFLOW ||
1083 dis_pci_mem_inval[board_idx]) {
1084 if (ap->pci_command & PCI_COMMAND_INVALIDATE) {
1085 ap->pci_command &= ~PCI_COMMAND_INVALIDATE;
1086 pci_write_config_word(pdev, PCI_COMMAND,
1088 printk(KERN_INFO " Disabling PCI memory "
1089 "write and invalidate\n");
1091 } else if (ap->pci_command & PCI_COMMAND_INVALIDATE) {
1092 printk(KERN_INFO " PCI memory write & invalidate "
1093 "enabled by BIOS, enabling counter measures\n");
1095 switch(SMP_CACHE_BYTES) {
1097 tmp |= DMA_WRITE_MAX_16;
1100 tmp |= DMA_WRITE_MAX_32;
1103 tmp |= DMA_WRITE_MAX_64;
1106 tmp |= DMA_WRITE_MAX_128;
1109 printk(KERN_INFO " Cache line size %i not "
1110 "supported, PCI write and invalidate "
1111 "disabled\n", SMP_CACHE_BYTES);
1112 ap->pci_command &= ~PCI_COMMAND_INVALIDATE;
1113 pci_write_config_word(pdev, PCI_COMMAND,
1121 * On this platform, we know what the best dma settings
1122 * are. We use 64-byte maximum bursts, because if we
1123 * burst larger than the cache line size (or even cross
1124 * a 64byte boundary in a single burst) the UltraSparc
1125 * PCI controller will disconnect at 64-byte multiples.
1127 * Read-multiple will be properly enabled above, and when
1128 * set will give the PCI controller proper hints about
1131 tmp &= ~DMA_READ_WRITE_MASK;
1132 tmp |= DMA_READ_MAX_64;
1133 tmp |= DMA_WRITE_MAX_64;
1136 tmp &= ~DMA_READ_WRITE_MASK;
1137 tmp |= DMA_READ_MAX_128;
1139 * All the docs say MUST NOT. Well, I did.
1140 * Nothing terrible happens, if we load wrong size.
1141 * Bit w&i still works better!
1143 tmp |= DMA_WRITE_MAX_128;
1145 writel(tmp, ®s->PciState);
1149 * The Host PCI bus controller driver has to set FBB.
1150 * If all devices on that PCI bus support FBB, then the controller
1151 * can enable FBB support in the Host PCI Bus controller (or on
1152 * the PCI-PCI bridge if that applies).
1156 * I have received reports from people having problems when this
1159 if (!(ap->pci_command & PCI_COMMAND_FAST_BACK)) {
1160 printk(KERN_INFO " Enabling PCI Fast Back to Back\n");
1161 ap->pci_command |= PCI_COMMAND_FAST_BACK;
1162 pci_write_config_word(pdev, PCI_COMMAND, ap->pci_command);
1167 * Configure DMA attributes.
1169 if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
1170 ap->pci_using_dac = 1;
1171 } else if (!pci_set_dma_mask(pdev, DMA_32BIT_MASK)) {
1172 ap->pci_using_dac = 0;
1179 * Initialize the generic info block and the command+event rings
1180 * and the control blocks for the transmit and receive rings
1181 * as they need to be setup once and for all.
1183 if (!(info = pci_alloc_consistent(ap->pdev, sizeof(struct ace_info),
1191 * Get the memory for the skb rings.
1193 if (!(ap->skb = kmalloc(sizeof(struct ace_skb), GFP_KERNEL))) {
1198 ecode = request_irq(pdev->irq, ace_interrupt, SA_SHIRQ,
1201 printk(KERN_WARNING "%s: Requested IRQ %d is busy\n",
1202 DRV_NAME, pdev->irq);
1205 dev->irq = pdev->irq;
1208 spin_lock_init(&ap->debug_lock);
1209 ap->last_tx = ACE_TX_RING_ENTRIES(ap) - 1;
1210 ap->last_std_rx = 0;
1211 ap->last_mini_rx = 0;
1214 memset(ap->info, 0, sizeof(struct ace_info));
1215 memset(ap->skb, 0, sizeof(struct ace_skb));
1217 ace_load_firmware(dev);
1220 tmp_ptr = ap->info_dma;
1221 writel(tmp_ptr >> 32, ®s->InfoPtrHi);
1222 writel(tmp_ptr & 0xffffffff, ®s->InfoPtrLo);
1224 memset(ap->evt_ring, 0, EVT_RING_ENTRIES * sizeof(struct event));
1226 set_aceaddr(&info->evt_ctrl.rngptr, ap->evt_ring_dma);
1227 info->evt_ctrl.flags = 0;
1231 set_aceaddr(&info->evt_prd_ptr, ap->evt_prd_dma);
1232 writel(0, ®s->EvtCsm);
1234 set_aceaddr(&info->cmd_ctrl.rngptr, 0x100);
1235 info->cmd_ctrl.flags = 0;
1236 info->cmd_ctrl.max_len = 0;
1238 for (i = 0; i < CMD_RING_ENTRIES; i++)
1239 writel(0, ®s->CmdRng[i]);
1241 writel(0, ®s->CmdPrd);
1242 writel(0, ®s->CmdCsm);
1244 tmp_ptr = ap->info_dma;
1245 tmp_ptr += (unsigned long) &(((struct ace_info *)0)->s.stats);
1246 set_aceaddr(&info->stats2_ptr, (dma_addr_t) tmp_ptr);
1248 set_aceaddr(&info->rx_std_ctrl.rngptr, ap->rx_ring_base_dma);
1249 info->rx_std_ctrl.max_len = ACE_STD_BUFSIZE;
1250 info->rx_std_ctrl.flags =
1251 RCB_FLG_TCP_UDP_SUM | RCB_FLG_NO_PSEUDO_HDR | ACE_RCB_VLAN_FLAG;
1253 memset(ap->rx_std_ring, 0,
1254 RX_STD_RING_ENTRIES * sizeof(struct rx_desc));
1256 for (i = 0; i < RX_STD_RING_ENTRIES; i++)
1257 ap->rx_std_ring[i].flags = BD_FLG_TCP_UDP_SUM;
1259 ap->rx_std_skbprd = 0;
1260 atomic_set(&ap->cur_rx_bufs, 0);
1262 set_aceaddr(&info->rx_jumbo_ctrl.rngptr,
1263 (ap->rx_ring_base_dma +
1264 (sizeof(struct rx_desc) * RX_STD_RING_ENTRIES)));
1265 info->rx_jumbo_ctrl.max_len = 0;
1266 info->rx_jumbo_ctrl.flags =
1267 RCB_FLG_TCP_UDP_SUM | RCB_FLG_NO_PSEUDO_HDR | ACE_RCB_VLAN_FLAG;
1269 memset(ap->rx_jumbo_ring, 0,
1270 RX_JUMBO_RING_ENTRIES * sizeof(struct rx_desc));
1272 for (i = 0; i < RX_JUMBO_RING_ENTRIES; i++)
1273 ap->rx_jumbo_ring[i].flags = BD_FLG_TCP_UDP_SUM | BD_FLG_JUMBO;
1275 ap->rx_jumbo_skbprd = 0;
1276 atomic_set(&ap->cur_jumbo_bufs, 0);
1278 memset(ap->rx_mini_ring, 0,
1279 RX_MINI_RING_ENTRIES * sizeof(struct rx_desc));
1281 if (ap->version >= 2) {
1282 set_aceaddr(&info->rx_mini_ctrl.rngptr,
1283 (ap->rx_ring_base_dma +
1284 (sizeof(struct rx_desc) *
1285 (RX_STD_RING_ENTRIES +
1286 RX_JUMBO_RING_ENTRIES))));
1287 info->rx_mini_ctrl.max_len = ACE_MINI_SIZE;
1288 info->rx_mini_ctrl.flags =
1289 RCB_FLG_TCP_UDP_SUM|RCB_FLG_NO_PSEUDO_HDR|ACE_RCB_VLAN_FLAG;
1291 for (i = 0; i < RX_MINI_RING_ENTRIES; i++)
1292 ap->rx_mini_ring[i].flags =
1293 BD_FLG_TCP_UDP_SUM | BD_FLG_MINI;
1295 set_aceaddr(&info->rx_mini_ctrl.rngptr, 0);
1296 info->rx_mini_ctrl.flags = RCB_FLG_RNG_DISABLE;
1297 info->rx_mini_ctrl.max_len = 0;
1300 ap->rx_mini_skbprd = 0;
1301 atomic_set(&ap->cur_mini_bufs, 0);
1303 set_aceaddr(&info->rx_return_ctrl.rngptr,
1304 (ap->rx_ring_base_dma +
1305 (sizeof(struct rx_desc) *
1306 (RX_STD_RING_ENTRIES +
1307 RX_JUMBO_RING_ENTRIES +
1308 RX_MINI_RING_ENTRIES))));
1309 info->rx_return_ctrl.flags = 0;
1310 info->rx_return_ctrl.max_len = RX_RETURN_RING_ENTRIES;
1312 memset(ap->rx_return_ring, 0,
1313 RX_RETURN_RING_ENTRIES * sizeof(struct rx_desc));
1315 set_aceaddr(&info->rx_ret_prd_ptr, ap->rx_ret_prd_dma);
1316 *(ap->rx_ret_prd) = 0;
1318 writel(TX_RING_BASE, ®s->WinBase);
1320 if (ACE_IS_TIGON_I(ap)) {
1321 ap->tx_ring = (struct tx_desc *) regs->Window;
1322 for (i = 0; i < (TIGON_I_TX_RING_ENTRIES
1323 * sizeof(struct tx_desc)) / sizeof(u32); i++)
1324 writel(0, (void __iomem *)ap->tx_ring + i * 4);
1326 set_aceaddr(&info->tx_ctrl.rngptr, TX_RING_BASE);
1328 memset(ap->tx_ring, 0,
1329 MAX_TX_RING_ENTRIES * sizeof(struct tx_desc));
1331 set_aceaddr(&info->tx_ctrl.rngptr, ap->tx_ring_dma);
1334 info->tx_ctrl.max_len = ACE_TX_RING_ENTRIES(ap);
1335 tmp = RCB_FLG_TCP_UDP_SUM | RCB_FLG_NO_PSEUDO_HDR | ACE_RCB_VLAN_FLAG;
1338 * The Tigon I does not like having the TX ring in host memory ;-(
1340 if (!ACE_IS_TIGON_I(ap))
1341 tmp |= RCB_FLG_TX_HOST_RING;
1342 #if TX_COAL_INTS_ONLY
1343 tmp |= RCB_FLG_COAL_INT_ONLY;
1345 info->tx_ctrl.flags = tmp;
1347 set_aceaddr(&info->tx_csm_ptr, ap->tx_csm_dma);
1350 * Potential item for tuning parameter
1353 writel(DMA_THRESH_16W, ®s->DmaReadCfg);
1354 writel(DMA_THRESH_16W, ®s->DmaWriteCfg);
1356 writel(DMA_THRESH_8W, ®s->DmaReadCfg);
1357 writel(DMA_THRESH_8W, ®s->DmaWriteCfg);
1360 writel(0, ®s->MaskInt);
1361 writel(1, ®s->IfIdx);
1364 * McKinley boxes do not like us fiddling with AssistState
1367 writel(1, ®s->AssistState);
1370 writel(DEF_STAT, ®s->TuneStatTicks);
1371 writel(DEF_TRACE, ®s->TuneTrace);
1373 ace_set_rxtx_parms(dev, 0);
1375 if (board_idx == BOARD_IDX_OVERFLOW) {
1376 printk(KERN_WARNING "%s: more than %i NICs detected, "
1377 "ignoring module parameters!\n",
1378 ap->name, ACE_MAX_MOD_PARMS);
1379 } else if (board_idx >= 0) {
1380 if (tx_coal_tick[board_idx])
1381 writel(tx_coal_tick[board_idx],
1382 ®s->TuneTxCoalTicks);
1383 if (max_tx_desc[board_idx])
1384 writel(max_tx_desc[board_idx], ®s->TuneMaxTxDesc);
1386 if (rx_coal_tick[board_idx])
1387 writel(rx_coal_tick[board_idx],
1388 ®s->TuneRxCoalTicks);
1389 if (max_rx_desc[board_idx])
1390 writel(max_rx_desc[board_idx], ®s->TuneMaxRxDesc);
1392 if (trace[board_idx])
1393 writel(trace[board_idx], ®s->TuneTrace);
1395 if ((tx_ratio[board_idx] > 0) && (tx_ratio[board_idx] < 64))
1396 writel(tx_ratio[board_idx], ®s->TxBufRat);
1400 * Default link parameters
1402 tmp = LNK_ENABLE | LNK_FULL_DUPLEX | LNK_1000MB | LNK_100MB |
1403 LNK_10MB | LNK_RX_FLOW_CTL_Y | LNK_NEG_FCTL | LNK_NEGOTIATE;
1404 if(ap->version >= 2)
1405 tmp |= LNK_TX_FLOW_CTL_Y;
1408 * Override link default parameters
1410 if ((board_idx >= 0) && link[board_idx]) {
1411 int option = link[board_idx];
1415 if (option & 0x01) {
1416 printk(KERN_INFO "%s: Setting half duplex link\n",
1418 tmp &= ~LNK_FULL_DUPLEX;
1421 tmp &= ~LNK_NEGOTIATE;
1428 if ((option & 0x70) == 0) {
1429 printk(KERN_WARNING "%s: No media speed specified, "
1430 "forcing auto negotiation\n", ap->name);
1431 tmp |= LNK_NEGOTIATE | LNK_1000MB |
1432 LNK_100MB | LNK_10MB;
1434 if ((option & 0x100) == 0)
1435 tmp |= LNK_NEG_FCTL;
1437 printk(KERN_INFO "%s: Disabling flow control "
1438 "negotiation\n", ap->name);
1440 tmp |= LNK_RX_FLOW_CTL_Y;
1441 if ((option & 0x400) && (ap->version >= 2)) {
1442 printk(KERN_INFO "%s: Enabling TX flow control\n",
1444 tmp |= LNK_TX_FLOW_CTL_Y;
1449 writel(tmp, ®s->TuneLink);
1450 if (ap->version >= 2)
1451 writel(tmp, ®s->TuneFastLink);
1453 if (ACE_IS_TIGON_I(ap))
1454 writel(tigonFwStartAddr, ®s->Pc);
1455 if (ap->version == 2)
1456 writel(tigon2FwStartAddr, ®s->Pc);
1458 writel(0, ®s->Mb0Lo);
1461 * Set tx_csm before we start receiving interrupts, otherwise
1462 * the interrupt handler might think it is supposed to process
1463 * tx ints before we are up and running, which may cause a null
1464 * pointer access in the int handler.
1467 ap->tx_prd = *(ap->tx_csm) = ap->tx_ret_csm = 0;
1470 ace_set_txprd(regs, ap, 0);
1471 writel(0, ®s->RxRetCsm);
1474 * Zero the stats before starting the interface
1476 memset(&ap->stats, 0, sizeof(ap->stats));
1479 * Enable DMA engine now.
1480 * If we do this sooner, Mckinley box pukes.
1481 * I assume it's because Tigon II DMA engine wants to check
1482 * *something* even before the CPU is started.
1484 writel(1, ®s->AssistState); /* enable DMA */
1489 writel(readl(®s->CpuCtrl) & ~(CPU_HALT|CPU_TRACE), ®s->CpuCtrl);
1490 readl(®s->CpuCtrl);
1493 * Wait for the firmware to spin up - max 3 seconds.
1495 myjif = jiffies + 3 * HZ;
1496 while (time_before(jiffies, myjif) && !ap->fw_running)
1499 if (!ap->fw_running) {
1500 printk(KERN_ERR "%s: Firmware NOT running!\n", ap->name);
1503 writel(readl(®s->CpuCtrl) | CPU_HALT, ®s->CpuCtrl);
1504 readl(®s->CpuCtrl);
1506 /* aman@sgi.com - account for badly behaving firmware/NIC:
1507 * - have observed that the NIC may continue to generate
1508 * interrupts for some reason; attempt to stop it - halt
1509 * second CPU for Tigon II cards, and also clear Mb0
1510 * - if we're a module, we'll fail to load if this was
1511 * the only GbE card in the system => if the kernel does
1512 * see an interrupt from the NIC, code to handle it is
1513 * gone and OOps! - so free_irq also
1515 if (ap->version >= 2)
1516 writel(readl(®s->CpuBCtrl) | CPU_HALT,
1518 writel(0, ®s->Mb0Lo);
1519 readl(®s->Mb0Lo);
1526 * We load the ring here as there seem to be no way to tell the
1527 * firmware to wipe the ring without re-initializing it.
1529 if (!test_and_set_bit(0, &ap->std_refill_busy))
1530 ace_load_std_rx_ring(ap, RX_RING_SIZE);
1532 printk(KERN_ERR "%s: Someone is busy refilling the RX ring\n",
1534 if (ap->version >= 2) {
1535 if (!test_and_set_bit(0, &ap->mini_refill_busy))
1536 ace_load_mini_rx_ring(ap, RX_MINI_SIZE);
1538 printk(KERN_ERR "%s: Someone is busy refilling "
1539 "the RX mini ring\n", ap->name);
1544 ace_init_cleanup(dev);
1549 static void ace_set_rxtx_parms(struct net_device *dev, int jumbo)
1551 struct ace_private *ap = netdev_priv(dev);
1552 struct ace_regs __iomem *regs = ap->regs;
1553 int board_idx = ap->board_idx;
1555 if (board_idx >= 0) {
1557 if (!tx_coal_tick[board_idx])
1558 writel(DEF_TX_COAL, ®s->TuneTxCoalTicks);
1559 if (!max_tx_desc[board_idx])
1560 writel(DEF_TX_MAX_DESC, ®s->TuneMaxTxDesc);
1561 if (!rx_coal_tick[board_idx])
1562 writel(DEF_RX_COAL, ®s->TuneRxCoalTicks);
1563 if (!max_rx_desc[board_idx])
1564 writel(DEF_RX_MAX_DESC, ®s->TuneMaxRxDesc);
1565 if (!tx_ratio[board_idx])
1566 writel(DEF_TX_RATIO, ®s->TxBufRat);
1568 if (!tx_coal_tick[board_idx])
1569 writel(DEF_JUMBO_TX_COAL,
1570 ®s->TuneTxCoalTicks);
1571 if (!max_tx_desc[board_idx])
1572 writel(DEF_JUMBO_TX_MAX_DESC,
1573 ®s->TuneMaxTxDesc);
1574 if (!rx_coal_tick[board_idx])
1575 writel(DEF_JUMBO_RX_COAL,
1576 ®s->TuneRxCoalTicks);
1577 if (!max_rx_desc[board_idx])
1578 writel(DEF_JUMBO_RX_MAX_DESC,
1579 ®s->TuneMaxRxDesc);
1580 if (!tx_ratio[board_idx])
1581 writel(DEF_JUMBO_TX_RATIO, ®s->TxBufRat);
1587 static void ace_watchdog(struct net_device *data)
1589 struct net_device *dev = data;
1590 struct ace_private *ap = netdev_priv(dev);
1591 struct ace_regs __iomem *regs = ap->regs;
1594 * We haven't received a stats update event for more than 2.5
1595 * seconds and there is data in the transmit queue, thus we
1596 * asume the card is stuck.
1598 if (*ap->tx_csm != ap->tx_ret_csm) {
1599 printk(KERN_WARNING "%s: Transmitter is stuck, %08x\n",
1600 dev->name, (unsigned int)readl(®s->HostCtrl));
1601 /* This can happen due to ieee flow control. */
1603 printk(KERN_DEBUG "%s: BUG... transmitter died. Kicking it.\n",
1606 netif_wake_queue(dev);
1612 static void ace_tasklet(unsigned long dev)
1614 struct ace_private *ap = netdev_priv((struct net_device *)dev);
1617 cur_size = atomic_read(&ap->cur_rx_bufs);
1618 if ((cur_size < RX_LOW_STD_THRES) &&
1619 !test_and_set_bit(0, &ap->std_refill_busy)) {
1621 printk("refilling buffers (current %i)\n", cur_size);
1623 ace_load_std_rx_ring(ap, RX_RING_SIZE - cur_size);
1626 if (ap->version >= 2) {
1627 cur_size = atomic_read(&ap->cur_mini_bufs);
1628 if ((cur_size < RX_LOW_MINI_THRES) &&
1629 !test_and_set_bit(0, &ap->mini_refill_busy)) {
1631 printk("refilling mini buffers (current %i)\n",
1634 ace_load_mini_rx_ring(ap, RX_MINI_SIZE - cur_size);
1638 cur_size = atomic_read(&ap->cur_jumbo_bufs);
1639 if (ap->jumbo && (cur_size < RX_LOW_JUMBO_THRES) &&
1640 !test_and_set_bit(0, &ap->jumbo_refill_busy)) {
1642 printk("refilling jumbo buffers (current %i)\n", cur_size);
1644 ace_load_jumbo_rx_ring(ap, RX_JUMBO_SIZE - cur_size);
1646 ap->tasklet_pending = 0;
1651 * Copy the contents of the NIC's trace buffer to kernel memory.
1653 static void ace_dump_trace(struct ace_private *ap)
1657 if (!(ap->trace_buf = kmalloc(ACE_TRACE_SIZE, GFP_KERNEL)))
1664 * Load the standard rx ring.
1666 * Loading rings is safe without holding the spin lock since this is
1667 * done only before the device is enabled, thus no interrupts are
1668 * generated and by the interrupt handler/tasklet handler.
1670 static void ace_load_std_rx_ring(struct ace_private *ap, int nr_bufs)
1672 struct ace_regs __iomem *regs = ap->regs;
1676 prefetchw(&ap->cur_rx_bufs);
1678 idx = ap->rx_std_skbprd;
1680 for (i = 0; i < nr_bufs; i++) {
1681 struct sk_buff *skb;
1685 skb = alloc_skb(ACE_STD_BUFSIZE + NET_IP_ALIGN, GFP_ATOMIC);
1689 skb_reserve(skb, NET_IP_ALIGN);
1690 mapping = pci_map_page(ap->pdev, virt_to_page(skb->data),
1691 offset_in_page(skb->data),
1693 PCI_DMA_FROMDEVICE);
1694 ap->skb->rx_std_skbuff[idx].skb = skb;
1695 pci_unmap_addr_set(&ap->skb->rx_std_skbuff[idx],
1698 rd = &ap->rx_std_ring[idx];
1699 set_aceaddr(&rd->addr, mapping);
1700 rd->size = ACE_STD_BUFSIZE;
1702 idx = (idx + 1) % RX_STD_RING_ENTRIES;
1708 atomic_add(i, &ap->cur_rx_bufs);
1709 ap->rx_std_skbprd = idx;
1711 if (ACE_IS_TIGON_I(ap)) {
1713 cmd.evt = C_SET_RX_PRD_IDX;
1715 cmd.idx = ap->rx_std_skbprd;
1716 ace_issue_cmd(regs, &cmd);
1718 writel(idx, ®s->RxStdPrd);
1723 clear_bit(0, &ap->std_refill_busy);
1727 printk(KERN_INFO "Out of memory when allocating "
1728 "standard receive buffers\n");
1733 static void ace_load_mini_rx_ring(struct ace_private *ap, int nr_bufs)
1735 struct ace_regs __iomem *regs = ap->regs;
1738 prefetchw(&ap->cur_mini_bufs);
1740 idx = ap->rx_mini_skbprd;
1741 for (i = 0; i < nr_bufs; i++) {
1742 struct sk_buff *skb;
1746 skb = alloc_skb(ACE_MINI_BUFSIZE + NET_IP_ALIGN, GFP_ATOMIC);
1750 skb_reserve(skb, NET_IP_ALIGN);
1751 mapping = pci_map_page(ap->pdev, virt_to_page(skb->data),
1752 offset_in_page(skb->data),
1754 PCI_DMA_FROMDEVICE);
1755 ap->skb->rx_mini_skbuff[idx].skb = skb;
1756 pci_unmap_addr_set(&ap->skb->rx_mini_skbuff[idx],
1759 rd = &ap->rx_mini_ring[idx];
1760 set_aceaddr(&rd->addr, mapping);
1761 rd->size = ACE_MINI_BUFSIZE;
1763 idx = (idx + 1) % RX_MINI_RING_ENTRIES;
1769 atomic_add(i, &ap->cur_mini_bufs);
1771 ap->rx_mini_skbprd = idx;
1773 writel(idx, ®s->RxMiniPrd);
1777 clear_bit(0, &ap->mini_refill_busy);
1780 printk(KERN_INFO "Out of memory when allocating "
1781 "mini receive buffers\n");
1787 * Load the jumbo rx ring, this may happen at any time if the MTU
1788 * is changed to a value > 1500.
1790 static void ace_load_jumbo_rx_ring(struct ace_private *ap, int nr_bufs)
1792 struct ace_regs __iomem *regs = ap->regs;
1795 idx = ap->rx_jumbo_skbprd;
1797 for (i = 0; i < nr_bufs; i++) {
1798 struct sk_buff *skb;
1802 skb = alloc_skb(ACE_JUMBO_BUFSIZE + NET_IP_ALIGN, GFP_ATOMIC);
1806 skb_reserve(skb, NET_IP_ALIGN);
1807 mapping = pci_map_page(ap->pdev, virt_to_page(skb->data),
1808 offset_in_page(skb->data),
1810 PCI_DMA_FROMDEVICE);
1811 ap->skb->rx_jumbo_skbuff[idx].skb = skb;
1812 pci_unmap_addr_set(&ap->skb->rx_jumbo_skbuff[idx],
1815 rd = &ap->rx_jumbo_ring[idx];
1816 set_aceaddr(&rd->addr, mapping);
1817 rd->size = ACE_JUMBO_BUFSIZE;
1819 idx = (idx + 1) % RX_JUMBO_RING_ENTRIES;
1825 atomic_add(i, &ap->cur_jumbo_bufs);
1826 ap->rx_jumbo_skbprd = idx;
1828 if (ACE_IS_TIGON_I(ap)) {
1830 cmd.evt = C_SET_RX_JUMBO_PRD_IDX;
1832 cmd.idx = ap->rx_jumbo_skbprd;
1833 ace_issue_cmd(regs, &cmd);
1835 writel(idx, ®s->RxJumboPrd);
1840 clear_bit(0, &ap->jumbo_refill_busy);
1843 if (net_ratelimit())
1844 printk(KERN_INFO "Out of memory when allocating "
1845 "jumbo receive buffers\n");
1851 * All events are considered to be slow (RX/TX ints do not generate
1852 * events) and are handled here, outside the main interrupt handler,
1853 * to reduce the size of the handler.
1855 static u32 ace_handle_event(struct net_device *dev, u32 evtcsm, u32 evtprd)
1857 struct ace_private *ap;
1859 ap = netdev_priv(dev);
1861 while (evtcsm != evtprd) {
1862 switch (ap->evt_ring[evtcsm].evt) {
1864 printk(KERN_INFO "%s: Firmware up and running\n",
1869 case E_STATS_UPDATED:
1873 u16 code = ap->evt_ring[evtcsm].code;
1877 u32 state = readl(&ap->regs->GigLnkState);
1878 printk(KERN_WARNING "%s: Optical link UP "
1879 "(%s Duplex, Flow Control: %s%s)\n",
1881 state & LNK_FULL_DUPLEX ? "Full":"Half",
1882 state & LNK_TX_FLOW_CTL_Y ? "TX " : "",
1883 state & LNK_RX_FLOW_CTL_Y ? "RX" : "");
1887 printk(KERN_WARNING "%s: Optical link DOWN\n",
1890 case E_C_LINK_10_100:
1891 printk(KERN_WARNING "%s: 10/100BaseT link "
1895 printk(KERN_ERR "%s: Unknown optical link "
1896 "state %02x\n", ap->name, code);
1901 switch(ap->evt_ring[evtcsm].code) {
1902 case E_C_ERR_INVAL_CMD:
1903 printk(KERN_ERR "%s: invalid command error\n",
1906 case E_C_ERR_UNIMP_CMD:
1907 printk(KERN_ERR "%s: unimplemented command "
1908 "error\n", ap->name);
1910 case E_C_ERR_BAD_CFG:
1911 printk(KERN_ERR "%s: bad config error\n",
1915 printk(KERN_ERR "%s: unknown error %02x\n",
1916 ap->name, ap->evt_ring[evtcsm].code);
1919 case E_RESET_JUMBO_RNG:
1922 for (i = 0; i < RX_JUMBO_RING_ENTRIES; i++) {
1923 if (ap->skb->rx_jumbo_skbuff[i].skb) {
1924 ap->rx_jumbo_ring[i].size = 0;
1925 set_aceaddr(&ap->rx_jumbo_ring[i].addr, 0);
1926 dev_kfree_skb(ap->skb->rx_jumbo_skbuff[i].skb);
1927 ap->skb->rx_jumbo_skbuff[i].skb = NULL;
1931 if (ACE_IS_TIGON_I(ap)) {
1933 cmd.evt = C_SET_RX_JUMBO_PRD_IDX;
1936 ace_issue_cmd(ap->regs, &cmd);
1938 writel(0, &((ap->regs)->RxJumboPrd));
1943 ap->rx_jumbo_skbprd = 0;
1944 printk(KERN_INFO "%s: Jumbo ring flushed\n",
1946 clear_bit(0, &ap->jumbo_refill_busy);
1950 printk(KERN_ERR "%s: Unhandled event 0x%02x\n",
1951 ap->name, ap->evt_ring[evtcsm].evt);
1953 evtcsm = (evtcsm + 1) % EVT_RING_ENTRIES;
1960 static void ace_rx_int(struct net_device *dev, u32 rxretprd, u32 rxretcsm)
1962 struct ace_private *ap = netdev_priv(dev);
1964 int mini_count = 0, std_count = 0;
1968 prefetchw(&ap->cur_rx_bufs);
1969 prefetchw(&ap->cur_mini_bufs);
1971 while (idx != rxretprd) {
1972 struct ring_info *rip;
1973 struct sk_buff *skb;
1974 struct rx_desc *rxdesc, *retdesc;
1976 int bd_flags, desc_type, mapsize;
1980 /* make sure the rx descriptor isn't read before rxretprd */
1981 if (idx == rxretcsm)
1984 retdesc = &ap->rx_return_ring[idx];
1985 skbidx = retdesc->idx;
1986 bd_flags = retdesc->flags;
1987 desc_type = bd_flags & (BD_FLG_JUMBO | BD_FLG_MINI);
1991 * Normal frames do not have any flags set
1993 * Mini and normal frames arrive frequently,
1994 * so use a local counter to avoid doing
1995 * atomic operations for each packet arriving.
1998 rip = &ap->skb->rx_std_skbuff[skbidx];
1999 mapsize = ACE_STD_BUFSIZE;
2000 rxdesc = &ap->rx_std_ring[skbidx];
2004 rip = &ap->skb->rx_jumbo_skbuff[skbidx];
2005 mapsize = ACE_JUMBO_BUFSIZE;
2006 rxdesc = &ap->rx_jumbo_ring[skbidx];
2007 atomic_dec(&ap->cur_jumbo_bufs);
2010 rip = &ap->skb->rx_mini_skbuff[skbidx];
2011 mapsize = ACE_MINI_BUFSIZE;
2012 rxdesc = &ap->rx_mini_ring[skbidx];
2016 printk(KERN_INFO "%s: unknown frame type (0x%02x) "
2017 "returned by NIC\n", dev->name,
2024 pci_unmap_page(ap->pdev,
2025 pci_unmap_addr(rip, mapping),
2027 PCI_DMA_FROMDEVICE);
2028 skb_put(skb, retdesc->size);
2033 csum = retdesc->tcp_udp_csum;
2036 skb->protocol = eth_type_trans(skb, dev);
2039 * Instead of forcing the poor tigon mips cpu to calculate
2040 * pseudo hdr checksum, we do this ourselves.
2042 if (bd_flags & BD_FLG_TCP_UDP_SUM) {
2043 skb->csum = htons(csum);
2044 skb->ip_summed = CHECKSUM_HW;
2046 skb->ip_summed = CHECKSUM_NONE;
2051 if (ap->vlgrp && (bd_flags & BD_FLG_VLAN_TAG)) {
2052 vlan_hwaccel_rx(skb, ap->vlgrp, retdesc->vlan);
2057 dev->last_rx = jiffies;
2058 ap->stats.rx_packets++;
2059 ap->stats.rx_bytes += retdesc->size;
2061 idx = (idx + 1) % RX_RETURN_RING_ENTRIES;
2064 atomic_sub(std_count, &ap->cur_rx_bufs);
2065 if (!ACE_IS_TIGON_I(ap))
2066 atomic_sub(mini_count, &ap->cur_mini_bufs);
2070 * According to the documentation RxRetCsm is obsolete with
2071 * the 12.3.x Firmware - my Tigon I NICs seem to disagree!
2073 if (ACE_IS_TIGON_I(ap)) {
2074 writel(idx, &ap->regs->RxRetCsm);
2085 static inline void ace_tx_int(struct net_device *dev,
2088 struct ace_private *ap = netdev_priv(dev);
2091 struct sk_buff *skb;
2093 struct tx_ring_info *info;
2095 info = ap->skb->tx_skbuff + idx;
2097 mapping = pci_unmap_addr(info, mapping);
2100 pci_unmap_page(ap->pdev, mapping,
2101 pci_unmap_len(info, maplen),
2103 pci_unmap_addr_set(info, mapping, 0);
2107 ap->stats.tx_packets++;
2108 ap->stats.tx_bytes += skb->len;
2109 dev_kfree_skb_irq(skb);
2113 idx = (idx + 1) % ACE_TX_RING_ENTRIES(ap);
2114 } while (idx != txcsm);
2116 if (netif_queue_stopped(dev))
2117 netif_wake_queue(dev);
2120 ap->tx_ret_csm = txcsm;
2122 /* So... tx_ret_csm is advanced _after_ check for device wakeup.
2124 * We could try to make it before. In this case we would get
2125 * the following race condition: hard_start_xmit on other cpu
2126 * enters after we advanced tx_ret_csm and fills space,
2127 * which we have just freed, so that we make illegal device wakeup.
2128 * There is no good way to workaround this (at entry
2129 * to ace_start_xmit detects this condition and prevents
2130 * ring corruption, but it is not a good workaround.)
2132 * When tx_ret_csm is advanced after, we wake up device _only_
2133 * if we really have some space in ring (though the core doing
2134 * hard_start_xmit can see full ring for some period and has to
2135 * synchronize.) Superb.
2136 * BUT! We get another subtle race condition. hard_start_xmit
2137 * may think that ring is full between wakeup and advancing
2138 * tx_ret_csm and will stop device instantly! It is not so bad.
2139 * We are guaranteed that there is something in ring, so that
2140 * the next irq will resume transmission. To speedup this we could
2141 * mark descriptor, which closes ring with BD_FLG_COAL_NOW
2142 * (see ace_start_xmit).
2144 * Well, this dilemma exists in all lock-free devices.
2145 * We, following scheme used in drivers by Donald Becker,
2146 * select the least dangerous.
2152 static irqreturn_t ace_interrupt(int irq, void *dev_id, struct pt_regs *ptregs)
2154 struct net_device *dev = (struct net_device *)dev_id;
2155 struct ace_private *ap = netdev_priv(dev);
2156 struct ace_regs __iomem *regs = ap->regs;
2158 u32 txcsm, rxretcsm, rxretprd;
2162 * In case of PCI shared interrupts or spurious interrupts,
2163 * we want to make sure it is actually our interrupt before
2164 * spending any time in here.
2166 if (!(readl(®s->HostCtrl) & IN_INT))
2170 * ACK intr now. Otherwise we will lose updates to rx_ret_prd,
2171 * which happened _after_ rxretprd = *ap->rx_ret_prd; but before
2172 * writel(0, ®s->Mb0Lo).
2174 * "IRQ avoidance" recommended in docs applies to IRQs served
2175 * threads and it is wrong even for that case.
2177 writel(0, ®s->Mb0Lo);
2178 readl(®s->Mb0Lo);
2181 * There is no conflict between transmit handling in
2182 * start_xmit and receive processing, thus there is no reason
2183 * to take a spin lock for RX handling. Wait until we start
2184 * working on the other stuff - hey we don't need a spin lock
2187 rxretprd = *ap->rx_ret_prd;
2188 rxretcsm = ap->cur_rx;
2190 if (rxretprd != rxretcsm)
2191 ace_rx_int(dev, rxretprd, rxretcsm);
2193 txcsm = *ap->tx_csm;
2194 idx = ap->tx_ret_csm;
2198 * If each skb takes only one descriptor this check degenerates
2199 * to identity, because new space has just been opened.
2200 * But if skbs are fragmented we must check that this index
2201 * update releases enough of space, otherwise we just
2202 * wait for device to make more work.
2204 if (!tx_ring_full(ap, txcsm, ap->tx_prd))
2205 ace_tx_int(dev, txcsm, idx);
2208 evtcsm = readl(®s->EvtCsm);
2209 evtprd = *ap->evt_prd;
2211 if (evtcsm != evtprd) {
2212 evtcsm = ace_handle_event(dev, evtcsm, evtprd);
2213 writel(evtcsm, ®s->EvtCsm);
2217 * This has to go last in the interrupt handler and run with
2218 * the spin lock released ... what lock?
2220 if (netif_running(dev)) {
2222 int run_tasklet = 0;
2224 cur_size = atomic_read(&ap->cur_rx_bufs);
2225 if (cur_size < RX_LOW_STD_THRES) {
2226 if ((cur_size < RX_PANIC_STD_THRES) &&
2227 !test_and_set_bit(0, &ap->std_refill_busy)) {
2229 printk("low on std buffers %i\n", cur_size);
2231 ace_load_std_rx_ring(ap,
2232 RX_RING_SIZE - cur_size);
2237 if (!ACE_IS_TIGON_I(ap)) {
2238 cur_size = atomic_read(&ap->cur_mini_bufs);
2239 if (cur_size < RX_LOW_MINI_THRES) {
2240 if ((cur_size < RX_PANIC_MINI_THRES) &&
2241 !test_and_set_bit(0,
2242 &ap->mini_refill_busy)) {
2244 printk("low on mini buffers %i\n",
2247 ace_load_mini_rx_ring(ap, RX_MINI_SIZE - cur_size);
2254 cur_size = atomic_read(&ap->cur_jumbo_bufs);
2255 if (cur_size < RX_LOW_JUMBO_THRES) {
2256 if ((cur_size < RX_PANIC_JUMBO_THRES) &&
2257 !test_and_set_bit(0,
2258 &ap->jumbo_refill_busy)){
2260 printk("low on jumbo buffers %i\n",
2263 ace_load_jumbo_rx_ring(ap, RX_JUMBO_SIZE - cur_size);
2268 if (run_tasklet && !ap->tasklet_pending) {
2269 ap->tasklet_pending = 1;
2270 tasklet_schedule(&ap->ace_tasklet);
2279 static void ace_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
2281 struct ace_private *ap = netdev_priv(dev);
2282 unsigned long flags;
2284 local_irq_save(flags);
2289 ace_unmask_irq(dev);
2290 local_irq_restore(flags);
2294 static void ace_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
2296 struct ace_private *ap = netdev_priv(dev);
2297 unsigned long flags;
2299 local_irq_save(flags);
2303 ap->vlgrp->vlan_devices[vid] = NULL;
2305 ace_unmask_irq(dev);
2306 local_irq_restore(flags);
2308 #endif /* ACENIC_DO_VLAN */
2311 static int ace_open(struct net_device *dev)
2313 struct ace_private *ap = netdev_priv(dev);
2314 struct ace_regs __iomem *regs = ap->regs;
2317 if (!(ap->fw_running)) {
2318 printk(KERN_WARNING "%s: Firmware not running!\n", dev->name);
2322 writel(dev->mtu + ETH_HLEN + 4, ®s->IfMtu);
2324 cmd.evt = C_CLEAR_STATS;
2327 ace_issue_cmd(regs, &cmd);
2329 cmd.evt = C_HOST_STATE;
2330 cmd.code = C_C_STACK_UP;
2332 ace_issue_cmd(regs, &cmd);
2335 !test_and_set_bit(0, &ap->jumbo_refill_busy))
2336 ace_load_jumbo_rx_ring(ap, RX_JUMBO_SIZE);
2338 if (dev->flags & IFF_PROMISC) {
2339 cmd.evt = C_SET_PROMISC_MODE;
2340 cmd.code = C_C_PROMISC_ENABLE;
2342 ace_issue_cmd(regs, &cmd);
2350 cmd.evt = C_LNK_NEGOTIATION;
2353 ace_issue_cmd(regs, &cmd);
2356 netif_start_queue(dev);
2359 * Setup the bottom half rx ring refill handler
2361 tasklet_init(&ap->ace_tasklet, ace_tasklet, (unsigned long)dev);
2366 static int ace_close(struct net_device *dev)
2368 struct ace_private *ap = netdev_priv(dev);
2369 struct ace_regs __iomem *regs = ap->regs;
2371 unsigned long flags;
2375 * Without (or before) releasing irq and stopping hardware, this
2376 * is an absolute non-sense, by the way. It will be reset instantly
2379 netif_stop_queue(dev);
2383 cmd.evt = C_SET_PROMISC_MODE;
2384 cmd.code = C_C_PROMISC_DISABLE;
2386 ace_issue_cmd(regs, &cmd);
2390 cmd.evt = C_HOST_STATE;
2391 cmd.code = C_C_STACK_DOWN;
2393 ace_issue_cmd(regs, &cmd);
2395 tasklet_kill(&ap->ace_tasklet);
2398 * Make sure one CPU is not processing packets while
2399 * buffers are being released by another.
2402 local_irq_save(flags);
2405 for (i = 0; i < ACE_TX_RING_ENTRIES(ap); i++) {
2406 struct sk_buff *skb;
2408 struct tx_ring_info *info;
2410 info = ap->skb->tx_skbuff + i;
2412 mapping = pci_unmap_addr(info, mapping);
2415 if (ACE_IS_TIGON_I(ap)) {
2416 struct tx_desc __iomem *tx
2417 = (struct tx_desc __iomem *) &ap->tx_ring[i];
2418 writel(0, &tx->addr.addrhi);
2419 writel(0, &tx->addr.addrlo);
2420 writel(0, &tx->flagsize);
2422 memset(ap->tx_ring + i, 0,
2423 sizeof(struct tx_desc));
2424 pci_unmap_page(ap->pdev, mapping,
2425 pci_unmap_len(info, maplen),
2427 pci_unmap_addr_set(info, mapping, 0);
2436 cmd.evt = C_RESET_JUMBO_RNG;
2439 ace_issue_cmd(regs, &cmd);
2442 ace_unmask_irq(dev);
2443 local_irq_restore(flags);
2449 static inline dma_addr_t
2450 ace_map_tx_skb(struct ace_private *ap, struct sk_buff *skb,
2451 struct sk_buff *tail, u32 idx)
2454 struct tx_ring_info *info;
2456 mapping = pci_map_page(ap->pdev, virt_to_page(skb->data),
2457 offset_in_page(skb->data),
2458 skb->len, PCI_DMA_TODEVICE);
2460 info = ap->skb->tx_skbuff + idx;
2462 pci_unmap_addr_set(info, mapping, mapping);
2463 pci_unmap_len_set(info, maplen, skb->len);
2469 ace_load_tx_bd(struct ace_private *ap, struct tx_desc *desc, u64 addr,
2470 u32 flagsize, u32 vlan_tag)
2472 #if !USE_TX_COAL_NOW
2473 flagsize &= ~BD_FLG_COAL_NOW;
2476 if (ACE_IS_TIGON_I(ap)) {
2477 struct tx_desc __iomem *io = (struct tx_desc __iomem *) desc;
2478 writel(addr >> 32, &io->addr.addrhi);
2479 writel(addr & 0xffffffff, &io->addr.addrlo);
2480 writel(flagsize, &io->flagsize);
2482 writel(vlan_tag, &io->vlanres);
2485 desc->addr.addrhi = addr >> 32;
2486 desc->addr.addrlo = addr;
2487 desc->flagsize = flagsize;
2489 desc->vlanres = vlan_tag;
2495 static int ace_start_xmit(struct sk_buff *skb, struct net_device *dev)
2497 struct ace_private *ap = netdev_priv(dev);
2498 struct ace_regs __iomem *regs = ap->regs;
2499 struct tx_desc *desc;
2501 unsigned long maxjiff = jiffies + 3*HZ;
2506 if (tx_ring_full(ap, ap->tx_ret_csm, idx))
2509 if (!skb_shinfo(skb)->nr_frags) {
2513 mapping = ace_map_tx_skb(ap, skb, skb, idx);
2514 flagsize = (skb->len << 16) | (BD_FLG_END);
2515 if (skb->ip_summed == CHECKSUM_HW)
2516 flagsize |= BD_FLG_TCP_UDP_SUM;
2518 if (vlan_tx_tag_present(skb)) {
2519 flagsize |= BD_FLG_VLAN_TAG;
2520 vlan_tag = vlan_tx_tag_get(skb);
2523 desc = ap->tx_ring + idx;
2524 idx = (idx + 1) % ACE_TX_RING_ENTRIES(ap);
2526 /* Look at ace_tx_int for explanations. */
2527 if (tx_ring_full(ap, ap->tx_ret_csm, idx))
2528 flagsize |= BD_FLG_COAL_NOW;
2530 ace_load_tx_bd(ap, desc, mapping, flagsize, vlan_tag);
2536 mapping = ace_map_tx_skb(ap, skb, NULL, idx);
2537 flagsize = (skb_headlen(skb) << 16);
2538 if (skb->ip_summed == CHECKSUM_HW)
2539 flagsize |= BD_FLG_TCP_UDP_SUM;
2541 if (vlan_tx_tag_present(skb)) {
2542 flagsize |= BD_FLG_VLAN_TAG;
2543 vlan_tag = vlan_tx_tag_get(skb);
2547 ace_load_tx_bd(ap, ap->tx_ring + idx, mapping, flagsize, vlan_tag);
2549 idx = (idx + 1) % ACE_TX_RING_ENTRIES(ap);
2551 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
2552 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2553 struct tx_ring_info *info;
2556 info = ap->skb->tx_skbuff + idx;
2557 desc = ap->tx_ring + idx;
2559 mapping = pci_map_page(ap->pdev, frag->page,
2560 frag->page_offset, frag->size,
2563 flagsize = (frag->size << 16);
2564 if (skb->ip_summed == CHECKSUM_HW)
2565 flagsize |= BD_FLG_TCP_UDP_SUM;
2566 idx = (idx + 1) % ACE_TX_RING_ENTRIES(ap);
2568 if (i == skb_shinfo(skb)->nr_frags - 1) {
2569 flagsize |= BD_FLG_END;
2570 if (tx_ring_full(ap, ap->tx_ret_csm, idx))
2571 flagsize |= BD_FLG_COAL_NOW;
2574 * Only the last fragment frees
2581 pci_unmap_addr_set(info, mapping, mapping);
2582 pci_unmap_len_set(info, maplen, frag->size);
2583 ace_load_tx_bd(ap, desc, mapping, flagsize, vlan_tag);
2589 ace_set_txprd(regs, ap, idx);
2591 if (flagsize & BD_FLG_COAL_NOW) {
2592 netif_stop_queue(dev);
2595 * A TX-descriptor producer (an IRQ) might have gotten
2596 * inbetween, making the ring free again. Since xmit is
2597 * serialized, this is the only situation we have to
2600 if (!tx_ring_full(ap, ap->tx_ret_csm, idx))
2601 netif_wake_queue(dev);
2604 dev->trans_start = jiffies;
2605 return NETDEV_TX_OK;
2609 * This race condition is unavoidable with lock-free drivers.
2610 * We wake up the queue _before_ tx_prd is advanced, so that we can
2611 * enter hard_start_xmit too early, while tx ring still looks closed.
2612 * This happens ~1-4 times per 100000 packets, so that we can allow
2613 * to loop syncing to other CPU. Probably, we need an additional
2614 * wmb() in ace_tx_intr as well.
2616 * Note that this race is relieved by reserving one more entry
2617 * in tx ring than it is necessary (see original non-SG driver).
2618 * However, with SG we need to reserve 2*MAX_SKB_FRAGS+1, which
2619 * is already overkill.
2621 * Alternative is to return with 1 not throttling queue. In this
2622 * case loop becomes longer, no more useful effects.
2624 if (time_before(jiffies, maxjiff)) {
2630 /* The ring is stuck full. */
2631 printk(KERN_WARNING "%s: Transmit ring stuck full\n", dev->name);
2632 return NETDEV_TX_BUSY;
2636 static int ace_change_mtu(struct net_device *dev, int new_mtu)
2638 struct ace_private *ap = netdev_priv(dev);
2639 struct ace_regs __iomem *regs = ap->regs;
2641 if (new_mtu > ACE_JUMBO_MTU)
2644 writel(new_mtu + ETH_HLEN + 4, ®s->IfMtu);
2647 if (new_mtu > ACE_STD_MTU) {
2649 printk(KERN_INFO "%s: Enabling Jumbo frame "
2650 "support\n", dev->name);
2652 if (!test_and_set_bit(0, &ap->jumbo_refill_busy))
2653 ace_load_jumbo_rx_ring(ap, RX_JUMBO_SIZE);
2654 ace_set_rxtx_parms(dev, 1);
2657 while (test_and_set_bit(0, &ap->jumbo_refill_busy));
2658 ace_sync_irq(dev->irq);
2659 ace_set_rxtx_parms(dev, 0);
2663 cmd.evt = C_RESET_JUMBO_RNG;
2666 ace_issue_cmd(regs, &cmd);
2673 static int ace_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
2675 struct ace_private *ap = netdev_priv(dev);
2676 struct ace_regs __iomem *regs = ap->regs;
2679 memset(ecmd, 0, sizeof(struct ethtool_cmd));
2681 (SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
2682 SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
2683 SUPPORTED_1000baseT_Half | SUPPORTED_1000baseT_Full |
2684 SUPPORTED_Autoneg | SUPPORTED_FIBRE);
2686 ecmd->port = PORT_FIBRE;
2687 ecmd->transceiver = XCVR_INTERNAL;
2689 link = readl(®s->GigLnkState);
2690 if (link & LNK_1000MB)
2691 ecmd->speed = SPEED_1000;
2693 link = readl(®s->FastLnkState);
2694 if (link & LNK_100MB)
2695 ecmd->speed = SPEED_100;
2696 else if (link & LNK_10MB)
2697 ecmd->speed = SPEED_10;
2701 if (link & LNK_FULL_DUPLEX)
2702 ecmd->duplex = DUPLEX_FULL;
2704 ecmd->duplex = DUPLEX_HALF;
2706 if (link & LNK_NEGOTIATE)
2707 ecmd->autoneg = AUTONEG_ENABLE;
2709 ecmd->autoneg = AUTONEG_DISABLE;
2713 * Current struct ethtool_cmd is insufficient
2715 ecmd->trace = readl(®s->TuneTrace);
2717 ecmd->txcoal = readl(®s->TuneTxCoalTicks);
2718 ecmd->rxcoal = readl(®s->TuneRxCoalTicks);
2720 ecmd->maxtxpkt = readl(®s->TuneMaxTxDesc);
2721 ecmd->maxrxpkt = readl(®s->TuneMaxRxDesc);
2726 static int ace_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
2728 struct ace_private *ap = netdev_priv(dev);
2729 struct ace_regs __iomem *regs = ap->regs;
2732 link = readl(®s->GigLnkState);
2733 if (link & LNK_1000MB)
2736 link = readl(®s->FastLnkState);
2737 if (link & LNK_100MB)
2739 else if (link & LNK_10MB)
2745 link = LNK_ENABLE | LNK_1000MB | LNK_100MB | LNK_10MB |
2746 LNK_RX_FLOW_CTL_Y | LNK_NEG_FCTL;
2747 if (!ACE_IS_TIGON_I(ap))
2748 link |= LNK_TX_FLOW_CTL_Y;
2749 if (ecmd->autoneg == AUTONEG_ENABLE)
2750 link |= LNK_NEGOTIATE;
2751 if (ecmd->speed != speed) {
2752 link &= ~(LNK_1000MB | LNK_100MB | LNK_10MB);
2766 if (ecmd->duplex == DUPLEX_FULL)
2767 link |= LNK_FULL_DUPLEX;
2769 if (link != ap->link) {
2771 printk(KERN_INFO "%s: Renegotiating link state\n",
2775 writel(link, ®s->TuneLink);
2776 if (!ACE_IS_TIGON_I(ap))
2777 writel(link, ®s->TuneFastLink);
2780 cmd.evt = C_LNK_NEGOTIATION;
2783 ace_issue_cmd(regs, &cmd);
2788 static void ace_get_drvinfo(struct net_device *dev,
2789 struct ethtool_drvinfo *info)
2791 struct ace_private *ap = netdev_priv(dev);
2793 strlcpy(info->driver, "acenic", sizeof(info->driver));
2794 snprintf(info->version, sizeof(info->version), "%i.%i.%i",
2795 tigonFwReleaseMajor, tigonFwReleaseMinor,
2799 strlcpy(info->bus_info, pci_name(ap->pdev),
2800 sizeof(info->bus_info));
2805 * Set the hardware MAC address.
2807 static int ace_set_mac_addr(struct net_device *dev, void *p)
2809 struct ace_private *ap = netdev_priv(dev);
2810 struct ace_regs __iomem *regs = ap->regs;
2811 struct sockaddr *addr=p;
2815 if(netif_running(dev))
2818 memcpy(dev->dev_addr, addr->sa_data,dev->addr_len);
2820 da = (u8 *)dev->dev_addr;
2822 writel(da[0] << 8 | da[1], ®s->MacAddrHi);
2823 writel((da[2] << 24) | (da[3] << 16) | (da[4] << 8) | da[5],
2826 cmd.evt = C_SET_MAC_ADDR;
2829 ace_issue_cmd(regs, &cmd);
2835 static void ace_set_multicast_list(struct net_device *dev)
2837 struct ace_private *ap = netdev_priv(dev);
2838 struct ace_regs __iomem *regs = ap->regs;
2841 if ((dev->flags & IFF_ALLMULTI) && !(ap->mcast_all)) {
2842 cmd.evt = C_SET_MULTICAST_MODE;
2843 cmd.code = C_C_MCAST_ENABLE;
2845 ace_issue_cmd(regs, &cmd);
2847 } else if (ap->mcast_all) {
2848 cmd.evt = C_SET_MULTICAST_MODE;
2849 cmd.code = C_C_MCAST_DISABLE;
2851 ace_issue_cmd(regs, &cmd);
2855 if ((dev->flags & IFF_PROMISC) && !(ap->promisc)) {
2856 cmd.evt = C_SET_PROMISC_MODE;
2857 cmd.code = C_C_PROMISC_ENABLE;
2859 ace_issue_cmd(regs, &cmd);
2861 }else if (!(dev->flags & IFF_PROMISC) && (ap->promisc)) {
2862 cmd.evt = C_SET_PROMISC_MODE;
2863 cmd.code = C_C_PROMISC_DISABLE;
2865 ace_issue_cmd(regs, &cmd);
2870 * For the time being multicast relies on the upper layers
2871 * filtering it properly. The Firmware does not allow one to
2872 * set the entire multicast list at a time and keeping track of
2873 * it here is going to be messy.
2875 if ((dev->mc_count) && !(ap->mcast_all)) {
2876 cmd.evt = C_SET_MULTICAST_MODE;
2877 cmd.code = C_C_MCAST_ENABLE;
2879 ace_issue_cmd(regs, &cmd);
2880 }else if (!ap->mcast_all) {
2881 cmd.evt = C_SET_MULTICAST_MODE;
2882 cmd.code = C_C_MCAST_DISABLE;
2884 ace_issue_cmd(regs, &cmd);
2889 static struct net_device_stats *ace_get_stats(struct net_device *dev)
2891 struct ace_private *ap = netdev_priv(dev);
2892 struct ace_mac_stats __iomem *mac_stats =
2893 (struct ace_mac_stats __iomem *)ap->regs->Stats;
2895 ap->stats.rx_missed_errors = readl(&mac_stats->drop_space);
2896 ap->stats.multicast = readl(&mac_stats->kept_mc);
2897 ap->stats.collisions = readl(&mac_stats->coll);
2903 static void __devinit ace_copy(struct ace_regs __iomem *regs, void *src,
2906 void __iomem *tdest;
2914 tsize = min_t(u32, ((~dest & (ACE_WINDOW_SIZE - 1)) + 1),
2915 min_t(u32, size, ACE_WINDOW_SIZE));
2916 tdest = (void __iomem *) ®s->Window +
2917 (dest & (ACE_WINDOW_SIZE - 1));
2918 writel(dest & ~(ACE_WINDOW_SIZE - 1), ®s->WinBase);
2920 * This requires byte swapping on big endian, however
2921 * writel does that for us
2924 for (i = 0; i < (tsize / 4); i++) {
2925 writel(wsrc[i], tdest + i*4);
2936 static void __devinit ace_clear(struct ace_regs __iomem *regs, u32 dest, int size)
2938 void __iomem *tdest;
2945 tsize = min_t(u32, ((~dest & (ACE_WINDOW_SIZE - 1)) + 1),
2946 min_t(u32, size, ACE_WINDOW_SIZE));
2947 tdest = (void __iomem *) ®s->Window +
2948 (dest & (ACE_WINDOW_SIZE - 1));
2949 writel(dest & ~(ACE_WINDOW_SIZE - 1), ®s->WinBase);
2951 for (i = 0; i < (tsize / 4); i++) {
2952 writel(0, tdest + i*4);
2964 * Download the firmware into the SRAM on the NIC
2966 * This operation requires the NIC to be halted and is performed with
2967 * interrupts disabled and with the spinlock hold.
2969 int __devinit ace_load_firmware(struct net_device *dev)
2971 struct ace_private *ap = netdev_priv(dev);
2972 struct ace_regs __iomem *regs = ap->regs;
2974 if (!(readl(®s->CpuCtrl) & CPU_HALTED)) {
2975 printk(KERN_ERR "%s: trying to download firmware while the "
2976 "CPU is running!\n", ap->name);
2981 * Do not try to clear more than 512KB or we end up seeing
2982 * funny things on NICs with only 512KB SRAM
2984 ace_clear(regs, 0x2000, 0x80000-0x2000);
2985 if (ACE_IS_TIGON_I(ap)) {
2986 ace_copy(regs, tigonFwText, tigonFwTextAddr, tigonFwTextLen);
2987 ace_copy(regs, tigonFwData, tigonFwDataAddr, tigonFwDataLen);
2988 ace_copy(regs, tigonFwRodata, tigonFwRodataAddr,
2990 ace_clear(regs, tigonFwBssAddr, tigonFwBssLen);
2991 ace_clear(regs, tigonFwSbssAddr, tigonFwSbssLen);
2992 }else if (ap->version == 2) {
2993 ace_clear(regs, tigon2FwBssAddr, tigon2FwBssLen);
2994 ace_clear(regs, tigon2FwSbssAddr, tigon2FwSbssLen);
2995 ace_copy(regs, tigon2FwText, tigon2FwTextAddr,tigon2FwTextLen);
2996 ace_copy(regs, tigon2FwRodata, tigon2FwRodataAddr,
2998 ace_copy(regs, tigon2FwData, tigon2FwDataAddr,tigon2FwDataLen);
3006 * The eeprom on the AceNIC is an Atmel i2c EEPROM.
3008 * Accessing the EEPROM is `interesting' to say the least - don't read
3009 * this code right after dinner.
3011 * This is all about black magic and bit-banging the device .... I
3012 * wonder in what hospital they have put the guy who designed the i2c
3015 * Oh yes, this is only the beginning!
3017 * Thanks to Stevarino Webinski for helping tracking down the bugs in the
3018 * code i2c readout code by beta testing all my hacks.
3020 static void __devinit eeprom_start(struct ace_regs __iomem *regs)
3024 readl(®s->LocalCtrl);
3025 udelay(ACE_SHORT_DELAY);
3026 local = readl(®s->LocalCtrl);
3027 local |= EEPROM_DATA_OUT | EEPROM_WRITE_ENABLE;
3028 writel(local, ®s->LocalCtrl);
3029 readl(®s->LocalCtrl);
3031 udelay(ACE_SHORT_DELAY);
3032 local |= EEPROM_CLK_OUT;
3033 writel(local, ®s->LocalCtrl);
3034 readl(®s->LocalCtrl);
3036 udelay(ACE_SHORT_DELAY);
3037 local &= ~EEPROM_DATA_OUT;
3038 writel(local, ®s->LocalCtrl);
3039 readl(®s->LocalCtrl);
3041 udelay(ACE_SHORT_DELAY);
3042 local &= ~EEPROM_CLK_OUT;
3043 writel(local, ®s->LocalCtrl);
3044 readl(®s->LocalCtrl);
3049 static void __devinit eeprom_prep(struct ace_regs __iomem *regs, u8 magic)
3054 udelay(ACE_SHORT_DELAY);
3055 local = readl(®s->LocalCtrl);
3056 local &= ~EEPROM_DATA_OUT;
3057 local |= EEPROM_WRITE_ENABLE;
3058 writel(local, ®s->LocalCtrl);
3059 readl(®s->LocalCtrl);
3062 for (i = 0; i < 8; i++, magic <<= 1) {
3063 udelay(ACE_SHORT_DELAY);
3065 local |= EEPROM_DATA_OUT;
3067 local &= ~EEPROM_DATA_OUT;
3068 writel(local, ®s->LocalCtrl);
3069 readl(®s->LocalCtrl);
3072 udelay(ACE_SHORT_DELAY);
3073 local |= EEPROM_CLK_OUT;
3074 writel(local, ®s->LocalCtrl);
3075 readl(®s->LocalCtrl);
3077 udelay(ACE_SHORT_DELAY);
3078 local &= ~(EEPROM_CLK_OUT | EEPROM_DATA_OUT);
3079 writel(local, ®s->LocalCtrl);
3080 readl(®s->LocalCtrl);
3086 static int __devinit eeprom_check_ack(struct ace_regs __iomem *regs)
3091 local = readl(®s->LocalCtrl);
3092 local &= ~EEPROM_WRITE_ENABLE;
3093 writel(local, ®s->LocalCtrl);
3094 readl(®s->LocalCtrl);
3096 udelay(ACE_LONG_DELAY);
3097 local |= EEPROM_CLK_OUT;
3098 writel(local, ®s->LocalCtrl);
3099 readl(®s->LocalCtrl);
3101 udelay(ACE_SHORT_DELAY);
3102 /* sample data in middle of high clk */
3103 state = (readl(®s->LocalCtrl) & EEPROM_DATA_IN) != 0;
3104 udelay(ACE_SHORT_DELAY);
3106 writel(readl(®s->LocalCtrl) & ~EEPROM_CLK_OUT, ®s->LocalCtrl);
3107 readl(®s->LocalCtrl);
3114 static void __devinit eeprom_stop(struct ace_regs __iomem *regs)
3118 udelay(ACE_SHORT_DELAY);
3119 local = readl(®s->LocalCtrl);
3120 local |= EEPROM_WRITE_ENABLE;
3121 writel(local, ®s->LocalCtrl);
3122 readl(®s->LocalCtrl);
3124 udelay(ACE_SHORT_DELAY);
3125 local &= ~EEPROM_DATA_OUT;
3126 writel(local, ®s->LocalCtrl);
3127 readl(®s->LocalCtrl);
3129 udelay(ACE_SHORT_DELAY);
3130 local |= EEPROM_CLK_OUT;
3131 writel(local, ®s->LocalCtrl);
3132 readl(®s->LocalCtrl);
3134 udelay(ACE_SHORT_DELAY);
3135 local |= EEPROM_DATA_OUT;
3136 writel(local, ®s->LocalCtrl);
3137 readl(®s->LocalCtrl);
3139 udelay(ACE_LONG_DELAY);
3140 local &= ~EEPROM_CLK_OUT;
3141 writel(local, ®s->LocalCtrl);
3147 * Read a whole byte from the EEPROM.
3149 static int __devinit read_eeprom_byte(struct net_device *dev,
3150 unsigned long offset)
3152 struct ace_private *ap = netdev_priv(dev);
3153 struct ace_regs __iomem *regs = ap->regs;
3154 unsigned long flags;
3160 printk(KERN_ERR "No device!\n");
3166 * Don't take interrupts on this CPU will bit banging
3167 * the %#%#@$ I2C device
3169 local_irq_save(flags);
3173 eeprom_prep(regs, EEPROM_WRITE_SELECT);
3174 if (eeprom_check_ack(regs)) {
3175 local_irq_restore(flags);
3176 printk(KERN_ERR "%s: Unable to sync eeprom\n", ap->name);
3178 goto eeprom_read_error;
3181 eeprom_prep(regs, (offset >> 8) & 0xff);
3182 if (eeprom_check_ack(regs)) {
3183 local_irq_restore(flags);
3184 printk(KERN_ERR "%s: Unable to set address byte 0\n",
3187 goto eeprom_read_error;
3190 eeprom_prep(regs, offset & 0xff);
3191 if (eeprom_check_ack(regs)) {
3192 local_irq_restore(flags);
3193 printk(KERN_ERR "%s: Unable to set address byte 1\n",
3196 goto eeprom_read_error;
3200 eeprom_prep(regs, EEPROM_READ_SELECT);
3201 if (eeprom_check_ack(regs)) {
3202 local_irq_restore(flags);
3203 printk(KERN_ERR "%s: Unable to set READ_SELECT\n",
3206 goto eeprom_read_error;
3209 for (i = 0; i < 8; i++) {
3210 local = readl(®s->LocalCtrl);
3211 local &= ~EEPROM_WRITE_ENABLE;
3212 writel(local, ®s->LocalCtrl);
3213 readl(®s->LocalCtrl);
3214 udelay(ACE_LONG_DELAY);
3216 local |= EEPROM_CLK_OUT;
3217 writel(local, ®s->LocalCtrl);
3218 readl(®s->LocalCtrl);
3220 udelay(ACE_SHORT_DELAY);
3221 /* sample data mid high clk */
3222 result = (result << 1) |
3223 ((readl(®s->LocalCtrl) & EEPROM_DATA_IN) != 0);
3224 udelay(ACE_SHORT_DELAY);
3226 local = readl(®s->LocalCtrl);
3227 local &= ~EEPROM_CLK_OUT;
3228 writel(local, ®s->LocalCtrl);
3229 readl(®s->LocalCtrl);
3230 udelay(ACE_SHORT_DELAY);
3233 local |= EEPROM_WRITE_ENABLE;
3234 writel(local, ®s->LocalCtrl);
3235 readl(®s->LocalCtrl);
3237 udelay(ACE_SHORT_DELAY);
3241 local |= EEPROM_DATA_OUT;
3242 writel(local, ®s->LocalCtrl);
3243 readl(®s->LocalCtrl);
3245 udelay(ACE_SHORT_DELAY);
3246 writel(readl(®s->LocalCtrl) | EEPROM_CLK_OUT, ®s->LocalCtrl);
3247 readl(®s->LocalCtrl);
3248 udelay(ACE_LONG_DELAY);
3249 writel(readl(®s->LocalCtrl) & ~EEPROM_CLK_OUT, ®s->LocalCtrl);
3250 readl(®s->LocalCtrl);
3252 udelay(ACE_SHORT_DELAY);
3255 local_irq_restore(flags);
3260 printk(KERN_ERR "%s: Unable to read eeprom byte 0x%02lx\n",
3268 * compile-command: "gcc -D__SMP__ -D__KERNEL__ -DMODULE -I../../include -Wall -Wstrict-prototypes -O2 -fomit-frame-pointer -pipe -fno-strength-reduce -DMODVERSIONS -include ../../include/linux/modversions.h -c -o acenic.o acenic.c"