1 /* linux/arch/arm/mach-s3c2410/s3c2442-clock.c
3 * Copyright (c) 2004-2005 Simtec Electronics
4 * http://armlinux.simtec.co.uk/
5 * Ben Dooks <ben@simtec.co.uk>
7 * S3C2442 Clock support
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
24 #include <linux/init.h>
25 #include <linux/module.h>
26 #include <linux/kernel.h>
27 #include <linux/list.h>
28 #include <linux/errno.h>
29 #include <linux/err.h>
30 #include <linux/device.h>
31 #include <linux/sysdev.h>
32 #include <linux/interrupt.h>
33 #include <linux/ioport.h>
34 #include <linux/mutex.h>
35 #include <linux/clk.h>
37 #include <asm/hardware.h>
38 #include <asm/atomic.h>
42 #include <asm/arch/regs-clock.h>
47 /* S3C2442 extended clock support */
49 static unsigned long s3c2442_camif_upll_round(struct clk *clk,
52 unsigned long parent_rate = clk_get_rate(clk->parent);
55 if (rate > parent_rate)
58 div = parent_rate / rate;
61 return parent_rate / 3;
63 /* note, we remove the +/- 1 calculations for the divisor */
72 return parent_rate / (div * 2);
75 static int s3c2442_camif_upll_setrate(struct clk *clk, unsigned long rate)
77 unsigned long parent_rate = clk_get_rate(clk->parent);
78 unsigned long camdivn = __raw_readl(S3C2440_CAMDIVN);
80 rate = s3c2442_camif_upll_round(clk, rate);
82 camdivn &= ~S3C2442_CAMDIVN_CAMCLK_DIV3;
84 if (rate == parent_rate) {
85 camdivn &= ~S3C2440_CAMDIVN_CAMCLK_SEL;
86 } else if ((parent_rate / rate) == 3) {
87 camdivn |= S3C2440_CAMDIVN_CAMCLK_SEL;
88 camdivn |= S3C2442_CAMDIVN_CAMCLK_DIV3;
90 camdivn &= ~S3C2440_CAMDIVN_CAMCLK_MASK;
91 camdivn |= S3C2440_CAMDIVN_CAMCLK_SEL;
92 camdivn |= (((parent_rate / rate) / 2) - 1);
95 __raw_writel(camdivn, S3C2440_CAMDIVN);
100 /* Extra S3C2442 clocks */
102 static struct clk s3c2442_clk_cam = {
105 .enable = s3c2410_clkcon_enable,
106 .ctrlbit = S3C2440_CLKCON_CAMERA,
109 static struct clk s3c2442_clk_cam_upll = {
110 .name = "camif-upll",
112 .set_rate = s3c2442_camif_upll_setrate,
113 .round_rate = s3c2442_camif_upll_round,
116 static int s3c2442_clk_add(struct sys_device *sysdev)
118 unsigned long camdivn = __raw_readl(S3C2440_CAMDIVN);
119 unsigned long clkdivn;
122 struct clk *clk_upll;
124 printk("S3C2442: Clock Support, DVS %s\n",
125 (camdivn & S3C2440_CAMDIVN_DVSEN) ? "on" : "off");
127 clk_p = clk_get(NULL, "pclk");
128 clk_h = clk_get(NULL, "hclk");
129 clk_upll = clk_get(NULL, "upll");
131 if (IS_ERR(clk_p) || IS_ERR(clk_h) || IS_ERR(clk_upll)) {
132 printk(KERN_ERR "S3C2442: Failed to get parent clocks\n");
136 /* check rate of UPLL, and if it is near 96MHz, then change
137 * to using half the UPLL rate for the system */
139 if (clk_get_rate(clk_upll) > (94 * MHZ)) {
140 clk_usb_bus.rate = clk_get_rate(clk_upll) / 2;
142 mutex_lock(&clocks_mutex);
144 clkdivn = __raw_readl(S3C2410_CLKDIVN);
145 clkdivn |= S3C2440_CLKDIVN_UCLK;
146 __raw_writel(clkdivn, S3C2410_CLKDIVN);
148 mutex_unlock(&clocks_mutex);
151 s3c2442_clk_cam.parent = clk_h;
152 s3c2442_clk_cam_upll.parent = clk_upll;
154 s3c24xx_register_clock(&s3c2442_clk_cam);
155 s3c24xx_register_clock(&s3c2442_clk_cam_upll);
157 clk_disable(&s3c2442_clk_cam);
162 static struct sysdev_driver s3c2442_clk_driver = {
163 .add = s3c2442_clk_add,
166 static __init int s3c2442_clk_init(void)
168 return sysdev_driver_register(&s3c2442_sysclass, &s3c2442_clk_driver);
171 arch_initcall(s3c2442_clk_init);