2 * arch/sh/drivers/dma/dma-sh.c
4 * SuperH On-chip DMAC Support
6 * Copyright (C) 2000 Takashi YOSHII
7 * Copyright (C) 2003, 2004 Paul Mundt
8 * Copyright (C) 2005 Andriy Skulysh
10 * This file is subject to the terms and conditions of the GNU General Public
11 * License. See the file "COPYING" in the main directory of this archive
14 #include <linux/init.h>
15 #include <linux/interrupt.h>
16 #include <linux/module.h>
17 #include <asm/dreamcast/dma.h>
25 static struct ipr_data dmae_ipr_map[] = {
26 { DMAE_IRQ, DMA_IPR_ADDR, DMA_IPR_POS, DMA_PRIORITY },
29 static struct ipr_data dmte_ipr_map[] = {
31 * Normally we could just do DMTE0_IRQ + chan outright, though in the
32 * case of the 7751R, the DMTE IRQs for channels > 4 start right above
35 { DMTE0_IRQ + 0, DMA_IPR_ADDR, DMA_IPR_POS, DMA_PRIORITY },
36 { DMTE0_IRQ + 1, DMA_IPR_ADDR, DMA_IPR_POS, DMA_PRIORITY },
37 { DMTE0_IRQ + 2, DMA_IPR_ADDR, DMA_IPR_POS, DMA_PRIORITY },
38 { DMTE0_IRQ + 3, DMA_IPR_ADDR, DMA_IPR_POS, DMA_PRIORITY },
39 { DMTE4_IRQ + 0, DMA_IPR_ADDR, DMA_IPR_POS, DMA_PRIORITY },
40 { DMTE4_IRQ + 1, DMA_IPR_ADDR, DMA_IPR_POS, DMA_PRIORITY },
41 { DMTE4_IRQ + 2, DMA_IPR_ADDR, DMA_IPR_POS, DMA_PRIORITY },
42 { DMTE4_IRQ + 3, DMA_IPR_ADDR, DMA_IPR_POS, DMA_PRIORITY },
45 static inline unsigned int get_dmte_irq(unsigned int chan)
48 if (chan < ARRAY_SIZE(dmte_ipr_map))
49 irq = dmte_ipr_map[chan].irq;
54 * We determine the correct shift size based off of the CHCR transmit size
55 * for the given channel. Since we know that it will take:
57 * info->count >> ts_shift[transmit_size]
59 * iterations to complete the transfer.
61 static inline unsigned int calc_xmit_shift(struct dma_channel *chan)
63 u32 chcr = ctrl_inl(CHCR[chan->chan]);
65 return ts_shift[(chcr & CHCR_TS_MASK)>>CHCR_TS_SHIFT];
69 * The transfer end interrupt must read the chcr register to end the
70 * hardware interrupt active condition.
71 * Besides that it needs to waken any waiting process, which should handle
72 * setting up the next transfer.
74 static irqreturn_t dma_tei(int irq, void *dev_id)
76 struct dma_channel *chan = dev_id;
79 chcr = ctrl_inl(CHCR[chan->chan]);
81 if (!(chcr & CHCR_TE))
84 chcr &= ~(CHCR_IE | CHCR_DE);
85 ctrl_outl(chcr, CHCR[chan->chan]);
87 wake_up(&chan->wait_queue);
92 static int sh_dmac_request_dma(struct dma_channel *chan)
94 if (unlikely(!chan->flags & DMA_TEI_CAPABLE))
97 return request_irq(get_dmte_irq(chan->chan), dma_tei,
98 IRQF_DISABLED, chan->dev_id, chan);
101 static void sh_dmac_free_dma(struct dma_channel *chan)
103 free_irq(get_dmte_irq(chan->chan), chan);
107 sh_dmac_configure_channel(struct dma_channel *chan, unsigned long chcr)
110 chcr = RS_DUAL | CHCR_IE;
112 if (chcr & CHCR_IE) {
114 chan->flags |= DMA_TEI_CAPABLE;
116 chan->flags &= ~DMA_TEI_CAPABLE;
119 ctrl_outl(chcr, CHCR[chan->chan]);
121 chan->flags |= DMA_CONFIGURED;
124 static void sh_dmac_enable_dma(struct dma_channel *chan)
129 chcr = ctrl_inl(CHCR[chan->chan]);
132 if (chan->flags & DMA_TEI_CAPABLE)
135 ctrl_outl(chcr, CHCR[chan->chan]);
137 if (chan->flags & DMA_TEI_CAPABLE) {
138 irq = get_dmte_irq(chan->chan);
143 static void sh_dmac_disable_dma(struct dma_channel *chan)
148 if (chan->flags & DMA_TEI_CAPABLE) {
149 irq = get_dmte_irq(chan->chan);
153 chcr = ctrl_inl(CHCR[chan->chan]);
154 chcr &= ~(CHCR_DE | CHCR_TE | CHCR_IE);
155 ctrl_outl(chcr, CHCR[chan->chan]);
158 static int sh_dmac_xfer_dma(struct dma_channel *chan)
161 * If we haven't pre-configured the channel with special flags, use
164 if (unlikely(!(chan->flags & DMA_CONFIGURED)))
165 sh_dmac_configure_channel(chan, 0);
167 sh_dmac_disable_dma(chan);
170 * Single-address mode usage note!
172 * It's important that we don't accidentally write any value to SAR/DAR
173 * (this includes 0) that hasn't been directly specified by the user if
174 * we're in single-address mode.
176 * In this case, only one address can be defined, anything else will
177 * result in a DMA address error interrupt (at least on the SH-4),
178 * which will subsequently halt the transfer.
180 * Channel 2 on the Dreamcast is a special case, as this is used for
181 * cascading to the PVR2 DMAC. In this case, we still need to write
182 * SAR and DAR, regardless of value, in order for cascading to work.
184 if (chan->sar || (mach_is_dreamcast() &&
185 chan->chan == PVR2_CASCADE_CHAN))
186 ctrl_outl(chan->sar, SAR[chan->chan]);
187 if (chan->dar || (mach_is_dreamcast() &&
188 chan->chan == PVR2_CASCADE_CHAN))
189 ctrl_outl(chan->dar, DAR[chan->chan]);
191 ctrl_outl(chan->count >> calc_xmit_shift(chan), DMATCR[chan->chan]);
193 sh_dmac_enable_dma(chan);
198 static int sh_dmac_get_dma_residue(struct dma_channel *chan)
200 if (!(ctrl_inl(CHCR[chan->chan]) & CHCR_DE))
203 return ctrl_inl(DMATCR[chan->chan]) << calc_xmit_shift(chan);
206 #ifdef CONFIG_CPU_SUBTYPE_SH7780
207 #define dmaor_read_reg() ctrl_inw(DMAOR)
208 #define dmaor_write_reg(data) ctrl_outw(data, DMAOR)
210 #define dmaor_read_reg() ctrl_inl(DMAOR)
211 #define dmaor_write_reg(data) ctrl_outl(data, DMAOR)
214 static inline int dmaor_reset(void)
216 unsigned long dmaor = dmaor_read_reg();
218 /* Try to clear the error flags first, incase they are set */
219 dmaor &= ~(DMAOR_NMIF | DMAOR_AE);
220 dmaor_write_reg(dmaor);
223 dmaor_write_reg(dmaor);
225 /* See if we got an error again */
226 if ((dmaor_read_reg() & (DMAOR_AE | DMAOR_NMIF))) {
227 printk(KERN_ERR "dma-sh: Can't initialize DMAOR.\n");
234 #if defined(CONFIG_CPU_SH4)
235 static irqreturn_t dma_err(int irq, void *dummy)
244 static struct dma_ops sh_dmac_ops = {
245 .request = sh_dmac_request_dma,
246 .free = sh_dmac_free_dma,
247 .get_residue = sh_dmac_get_dma_residue,
248 .xfer = sh_dmac_xfer_dma,
249 .configure = sh_dmac_configure_channel,
252 static struct dma_info sh_dmac_info = {
254 .nr_channels = CONFIG_NR_ONCHIP_DMA_CHANNELS,
256 .flags = DMAC_CHANNELS_TEI_CAPABLE,
259 static int __init sh_dmac_init(void)
261 struct dma_info *info = &sh_dmac_info;
264 #ifdef CONFIG_CPU_SH4
265 make_ipr_irq(dmae_ipr_map, ARRAY_SIZE(dmae_ipr_map));
266 i = request_irq(DMAE_IRQ, dma_err, IRQF_DISABLED, "DMAC Address Error", 0);
271 i = info->nr_channels;
272 if (i > ARRAY_SIZE(dmte_ipr_map))
273 i = ARRAY_SIZE(dmte_ipr_map);
274 make_ipr_irq(dmte_ipr_map, i);
277 * Initialize DMAOR, and clean up any error flags that may have
281 if (unlikely(i != 0))
284 return register_dmac(info);
287 static void __exit sh_dmac_exit(void)
289 #ifdef CONFIG_CPU_SH4
290 free_irq(DMAE_IRQ, 0);
292 unregister_dmac(&sh_dmac_info);
295 subsys_initcall(sh_dmac_init);
296 module_exit(sh_dmac_exit);
298 MODULE_AUTHOR("Takashi YOSHII, Paul Mundt, Andriy Skulysh");
299 MODULE_DESCRIPTION("SuperH On-Chip DMAC Support");
300 MODULE_LICENSE("GPL");