1 /* linux/drivers/mtd/nand/s3c2410.c
3 * Copyright (c) 2004,2005 Simtec Electronics
4 * http://www.simtec.co.uk/products/SWLINUX/
5 * Ben Dooks <ben@simtec.co.uk>
7 * Samsung S3C2410/S3C240 NAND driver
10 * 21-Sep-2004 BJD Initial version
11 * 23-Sep-2004 BJD Multiple device support
12 * 28-Sep-2004 BJD Fixed ECC placement for Hardware mode
13 * 12-Oct-2004 BJD Fixed errors in use of platform data
14 * 18-Feb-2005 BJD Fix sparse errors
15 * 14-Mar-2005 BJD Applied tglx's code reduction patch
16 * 02-May-2005 BJD Fixed s3c2440 support
17 * 02-May-2005 BJD Reduced hwcontrol decode
18 * 20-Jun-2005 BJD Updated s3c2440 support, fixed timing bug
19 * 08-Jul-2005 BJD Fix OOPS when no platform data supplied
20 * 20-Oct-2005 BJD Fix timing calculation bug
21 * 14-Jan-2006 BJD Allow clock to be stopped when idle
23 * $Id: s3c2410.c,v 1.23 2006/04/01 18:06:29 bjd Exp $
25 * This program is free software; you can redistribute it and/or modify
26 * it under the terms of the GNU General Public License as published by
27 * the Free Software Foundation; either version 2 of the License, or
28 * (at your option) any later version.
30 * This program is distributed in the hope that it will be useful,
31 * but WITHOUT ANY WARRANTY; without even the implied warranty of
32 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
33 * GNU General Public License for more details.
35 * You should have received a copy of the GNU General Public License
36 * along with this program; if not, write to the Free Software
37 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
40 #ifdef CONFIG_MTD_NAND_S3C2410_DEBUG
44 #include <linux/module.h>
45 #include <linux/types.h>
46 #include <linux/init.h>
47 #include <linux/kernel.h>
48 #include <linux/string.h>
49 #include <linux/ioport.h>
50 #include <linux/platform_device.h>
51 #include <linux/delay.h>
52 #include <linux/err.h>
53 #include <linux/slab.h>
54 #include <linux/clk.h>
56 #include <linux/mtd/mtd.h>
57 #include <linux/mtd/nand.h>
58 #include <linux/mtd/nand_ecc.h>
59 #include <linux/mtd/partitions.h>
63 #include <asm/plat-s3c/regs-nand.h>
64 #include <asm/plat-s3c/nand.h>
66 #ifdef CONFIG_MTD_NAND_S3C2410_HWECC
67 static int hardware_ecc = 1;
69 static int hardware_ecc = 0;
72 #ifdef CONFIG_MTD_NAND_S3C2410_CLKSTOP
73 static int clock_stop = 1;
75 static const int clock_stop = 0;
79 /* new oob placement block for use with hardware ecc generation
82 static struct nand_ecclayout nand_hw_eccoob = {
88 /* controller and mtd information */
90 struct s3c2410_nand_info;
92 struct s3c2410_nand_mtd {
94 struct nand_chip chip;
95 struct s3c2410_nand_set *set;
96 struct s3c2410_nand_info *info;
106 /* overview of the s3c2410 nand state */
108 struct s3c2410_nand_info {
110 struct nand_hw_control controller;
111 struct s3c2410_nand_mtd *mtds;
112 struct s3c2410_platform_nand *platform;
115 struct device *device;
116 struct resource *area;
119 void __iomem *sel_reg;
122 unsigned long save_sel;
124 enum s3c_cpu_type cpu_type;
127 /* conversion functions */
129 static struct s3c2410_nand_mtd *s3c2410_nand_mtd_toours(struct mtd_info *mtd)
131 return container_of(mtd, struct s3c2410_nand_mtd, mtd);
134 static struct s3c2410_nand_info *s3c2410_nand_mtd_toinfo(struct mtd_info *mtd)
136 return s3c2410_nand_mtd_toours(mtd)->info;
139 static struct s3c2410_nand_info *to_nand_info(struct platform_device *dev)
141 return platform_get_drvdata(dev);
144 static struct s3c2410_platform_nand *to_nand_plat(struct platform_device *dev)
146 return dev->dev.platform_data;
149 static inline int allow_clk_stop(struct s3c2410_nand_info *info)
154 /* timing calculations */
156 #define NS_IN_KHZ 1000000
158 static int s3c_nand_calc_rate(int wanted, unsigned long clk, int max)
162 result = (wanted * clk) / NS_IN_KHZ;
165 pr_debug("result %d from %ld, %d\n", result, clk, wanted);
168 printk("%d ns is too big for current clock rate %ld\n", wanted, clk);
178 #define to_ns(ticks,clk) (((ticks) * NS_IN_KHZ) / (unsigned int)(clk))
180 /* controller setup */
182 static int s3c2410_nand_inithw(struct s3c2410_nand_info *info,
183 struct platform_device *pdev)
185 struct s3c2410_platform_nand *plat = to_nand_plat(pdev);
186 unsigned long clkrate = clk_get_rate(info->clk);
187 int tacls_max = (info->cpu_type == TYPE_S3C2412) ? 8 : 4;
188 int tacls, twrph0, twrph1;
189 unsigned long cfg = 0;
191 /* calculate the timing information for the controller */
193 clkrate /= 1000; /* turn clock into kHz for ease of use */
196 tacls = s3c_nand_calc_rate(plat->tacls, clkrate, tacls_max);
197 twrph0 = s3c_nand_calc_rate(plat->twrph0, clkrate, 8);
198 twrph1 = s3c_nand_calc_rate(plat->twrph1, clkrate, 8);
200 /* default timings */
206 if (tacls < 0 || twrph0 < 0 || twrph1 < 0) {
207 dev_err(info->device, "cannot get suitable timings\n");
211 dev_info(info->device, "Tacls=%d, %dns Twrph0=%d %dns, Twrph1=%d %dns\n",
212 tacls, to_ns(tacls, clkrate), twrph0, to_ns(twrph0, clkrate), twrph1, to_ns(twrph1, clkrate));
214 switch (info->cpu_type) {
216 cfg = S3C2410_NFCONF_EN;
217 cfg |= S3C2410_NFCONF_TACLS(tacls - 1);
218 cfg |= S3C2410_NFCONF_TWRPH0(twrph0 - 1);
219 cfg |= S3C2410_NFCONF_TWRPH1(twrph1 - 1);
224 cfg = S3C2440_NFCONF_TACLS(tacls - 1);
225 cfg |= S3C2440_NFCONF_TWRPH0(twrph0 - 1);
226 cfg |= S3C2440_NFCONF_TWRPH1(twrph1 - 1);
228 /* enable the controller and de-assert nFCE */
230 writel(S3C2440_NFCONT_ENABLE, info->regs + S3C2440_NFCONT);
233 dev_dbg(info->device, "NF_CONF is 0x%lx\n", cfg);
235 writel(cfg, info->regs + S3C2410_NFCONF);
241 static void s3c2410_nand_select_chip(struct mtd_info *mtd, int chip)
243 struct s3c2410_nand_info *info;
244 struct s3c2410_nand_mtd *nmtd;
245 struct nand_chip *this = mtd->priv;
251 if (chip != -1 && allow_clk_stop(info))
252 clk_enable(info->clk);
254 cur = readl(info->sel_reg);
257 cur |= info->sel_bit;
259 if (nmtd->set != NULL && chip > nmtd->set->nr_chips) {
260 dev_err(info->device, "invalid chip %d\n", chip);
264 if (info->platform != NULL) {
265 if (info->platform->select_chip != NULL)
266 (info->platform->select_chip) (nmtd->set, chip);
269 cur &= ~info->sel_bit;
272 writel(cur, info->sel_reg);
274 if (chip == -1 && allow_clk_stop(info))
275 clk_disable(info->clk);
278 /* s3c2410_nand_hwcontrol
280 * Issue command and address cycles to the chip
283 static void s3c2410_nand_hwcontrol(struct mtd_info *mtd, int cmd,
286 struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
288 if (cmd == NAND_CMD_NONE)
292 writeb(cmd, info->regs + S3C2410_NFCMD);
294 writeb(cmd, info->regs + S3C2410_NFADDR);
297 /* command and control functions */
299 static void s3c2440_nand_hwcontrol(struct mtd_info *mtd, int cmd,
302 struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
304 if (cmd == NAND_CMD_NONE)
308 writeb(cmd, info->regs + S3C2440_NFCMD);
310 writeb(cmd, info->regs + S3C2440_NFADDR);
313 /* s3c2410_nand_devready()
315 * returns 0 if the nand is busy, 1 if it is ready
318 static int s3c2410_nand_devready(struct mtd_info *mtd)
320 struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
321 return readb(info->regs + S3C2410_NFSTAT) & S3C2410_NFSTAT_BUSY;
324 static int s3c2440_nand_devready(struct mtd_info *mtd)
326 struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
327 return readb(info->regs + S3C2440_NFSTAT) & S3C2440_NFSTAT_READY;
330 static int s3c2412_nand_devready(struct mtd_info *mtd)
332 struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
333 return readb(info->regs + S3C2412_NFSTAT) & S3C2412_NFSTAT_READY;
336 /* ECC handling functions */
338 static int s3c2410_nand_correct_data(struct mtd_info *mtd, u_char *dat,
339 u_char *read_ecc, u_char *calc_ecc)
341 struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
342 unsigned int diff0, diff1, diff2;
343 unsigned int bit, byte;
345 pr_debug("%s(%p,%p,%p,%p)\n", __func__, mtd, dat, read_ecc, calc_ecc);
347 diff0 = read_ecc[0] ^ calc_ecc[0];
348 diff1 = read_ecc[1] ^ calc_ecc[1];
349 diff2 = read_ecc[2] ^ calc_ecc[2];
351 pr_debug("%s: rd %02x%02x%02x calc %02x%02x%02x diff %02x%02x%02x\n",
353 read_ecc[0], read_ecc[1], read_ecc[2],
354 calc_ecc[0], calc_ecc[1], calc_ecc[2],
355 diff0, diff1, diff2);
357 if (diff0 == 0 && diff1 == 0 && diff2 == 0)
358 return 0; /* ECC is ok */
360 /* sometimes people do not think about using the ECC, so check
361 * to see if we have an 0xff,0xff,0xff read ECC and then ignore
362 * the error, on the assumption that this is an un-eccd page.
364 if (read_ecc[0] == 0xff && read_ecc[1] == 0xff && read_ecc[2] == 0xff
365 && info->platform->ignore_unset_ecc)
368 /* Can we correct this ECC (ie, one row and column change).
369 * Note, this is similar to the 256 error code on smartmedia */
371 if (((diff0 ^ (diff0 >> 1)) & 0x55) == 0x55 &&
372 ((diff1 ^ (diff1 >> 1)) & 0x55) == 0x55 &&
373 ((diff2 ^ (diff2 >> 1)) & 0x55) == 0x55) {
374 /* calculate the bit position of the error */
376 bit = ((diff2 >> 3) & 1) |
380 /* calculate the byte position of the error */
382 byte = ((diff2 << 7) & 0x100) |
383 ((diff1 << 0) & 0x80) |
384 ((diff1 << 1) & 0x40) |
385 ((diff1 << 2) & 0x20) |
386 ((diff1 << 3) & 0x10) |
387 ((diff0 >> 4) & 0x08) |
388 ((diff0 >> 3) & 0x04) |
389 ((diff0 >> 2) & 0x02) |
390 ((diff0 >> 1) & 0x01);
392 dev_dbg(info->device, "correcting error bit %d, byte %d\n",
395 dat[byte] ^= (1 << bit);
399 /* if there is only one bit difference in the ECC, then
400 * one of only a row or column parity has changed, which
401 * means the error is most probably in the ECC itself */
403 diff0 |= (diff1 << 8);
404 diff0 |= (diff2 << 16);
406 if ((diff0 & ~(1<<fls(diff0))) == 0)
414 * These allow the s3c2410 and s3c2440 to use the controller's ECC
415 * generator block to ECC the data as it passes through]
418 static void s3c2410_nand_enable_hwecc(struct mtd_info *mtd, int mode)
420 struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
423 ctrl = readl(info->regs + S3C2410_NFCONF);
424 ctrl |= S3C2410_NFCONF_INITECC;
425 writel(ctrl, info->regs + S3C2410_NFCONF);
428 static void s3c2412_nand_enable_hwecc(struct mtd_info *mtd, int mode)
430 struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
433 ctrl = readl(info->regs + S3C2440_NFCONT);
434 writel(ctrl | S3C2412_NFCONT_INIT_MAIN_ECC, info->regs + S3C2440_NFCONT);
437 static void s3c2440_nand_enable_hwecc(struct mtd_info *mtd, int mode)
439 struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
442 ctrl = readl(info->regs + S3C2440_NFCONT);
443 writel(ctrl | S3C2440_NFCONT_INITECC, info->regs + S3C2440_NFCONT);
446 static int s3c2410_nand_calculate_ecc(struct mtd_info *mtd, const u_char *dat, u_char *ecc_code)
448 struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
450 ecc_code[0] = readb(info->regs + S3C2410_NFECC + 0);
451 ecc_code[1] = readb(info->regs + S3C2410_NFECC + 1);
452 ecc_code[2] = readb(info->regs + S3C2410_NFECC + 2);
454 pr_debug("%s: returning ecc %02x%02x%02x\n", __func__,
455 ecc_code[0], ecc_code[1], ecc_code[2]);
460 static int s3c2412_nand_calculate_ecc(struct mtd_info *mtd, const u_char *dat, u_char *ecc_code)
462 struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
463 unsigned long ecc = readl(info->regs + S3C2412_NFMECC0);
466 ecc_code[1] = ecc >> 8;
467 ecc_code[2] = ecc >> 16;
469 pr_debug("calculate_ecc: returning ecc %02x,%02x,%02x\n", ecc_code[0], ecc_code[1], ecc_code[2]);
474 static int s3c2440_nand_calculate_ecc(struct mtd_info *mtd, const u_char *dat, u_char *ecc_code)
476 struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
477 unsigned long ecc = readl(info->regs + S3C2440_NFMECC0);
480 ecc_code[1] = ecc >> 8;
481 ecc_code[2] = ecc >> 16;
483 pr_debug("%s: returning ecc %06lx\n", __func__, ecc & 0xffffff);
488 /* over-ride the standard functions for a little more speed. We can
489 * use read/write block to move the data buffers to/from the controller
492 static void s3c2410_nand_read_buf(struct mtd_info *mtd, u_char *buf, int len)
494 struct nand_chip *this = mtd->priv;
495 readsb(this->IO_ADDR_R, buf, len);
498 static void s3c2440_nand_read_buf(struct mtd_info *mtd, u_char *buf, int len)
500 struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
501 readsl(info->regs + S3C2440_NFDATA, buf, len / 4);
504 static void s3c2410_nand_write_buf(struct mtd_info *mtd, const u_char *buf, int len)
506 struct nand_chip *this = mtd->priv;
507 writesb(this->IO_ADDR_W, buf, len);
510 static void s3c2440_nand_write_buf(struct mtd_info *mtd, const u_char *buf, int len)
512 struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
513 writesl(info->regs + S3C2440_NFDATA, buf, len / 4);
516 /* device management functions */
518 static int s3c2410_nand_remove(struct platform_device *pdev)
520 struct s3c2410_nand_info *info = to_nand_info(pdev);
522 platform_set_drvdata(pdev, NULL);
527 /* first thing we need to do is release all our mtds
528 * and their partitions, then go through freeing the
532 if (info->mtds != NULL) {
533 struct s3c2410_nand_mtd *ptr = info->mtds;
536 for (mtdno = 0; mtdno < info->mtd_count; mtdno++, ptr++) {
537 pr_debug("releasing mtd %d (%p)\n", mtdno, ptr);
538 nand_release(&ptr->mtd);
544 /* free the common resources */
546 if (info->clk != NULL && !IS_ERR(info->clk)) {
547 if (!allow_clk_stop(info))
548 clk_disable(info->clk);
552 if (info->regs != NULL) {
557 if (info->area != NULL) {
558 release_resource(info->area);
568 #ifdef CONFIG_MTD_PARTITIONS
569 static int s3c2410_nand_add_partition(struct s3c2410_nand_info *info,
570 struct s3c2410_nand_mtd *mtd,
571 struct s3c2410_nand_set *set)
574 return add_mtd_device(&mtd->mtd);
576 if (set->nr_partitions > 0 && set->partitions != NULL) {
577 return add_mtd_partitions(&mtd->mtd, set->partitions, set->nr_partitions);
580 return add_mtd_device(&mtd->mtd);
583 static int s3c2410_nand_add_partition(struct s3c2410_nand_info *info,
584 struct s3c2410_nand_mtd *mtd,
585 struct s3c2410_nand_set *set)
587 return add_mtd_device(&mtd->mtd);
591 /* s3c2410_nand_init_chip
593 * init a single instance of an chip
596 static void s3c2410_nand_init_chip(struct s3c2410_nand_info *info,
597 struct s3c2410_nand_mtd *nmtd,
598 struct s3c2410_nand_set *set)
600 struct nand_chip *chip = &nmtd->chip;
601 void __iomem *regs = info->regs;
603 chip->write_buf = s3c2410_nand_write_buf;
604 chip->read_buf = s3c2410_nand_read_buf;
605 chip->select_chip = s3c2410_nand_select_chip;
606 chip->chip_delay = 50;
609 chip->controller = &info->controller;
611 switch (info->cpu_type) {
613 chip->IO_ADDR_W = regs + S3C2410_NFDATA;
614 info->sel_reg = regs + S3C2410_NFCONF;
615 info->sel_bit = S3C2410_NFCONF_nFCE;
616 chip->cmd_ctrl = s3c2410_nand_hwcontrol;
617 chip->dev_ready = s3c2410_nand_devready;
621 chip->IO_ADDR_W = regs + S3C2440_NFDATA;
622 info->sel_reg = regs + S3C2440_NFCONT;
623 info->sel_bit = S3C2440_NFCONT_nFCE;
624 chip->cmd_ctrl = s3c2440_nand_hwcontrol;
625 chip->dev_ready = s3c2440_nand_devready;
626 chip->read_buf = s3c2440_nand_read_buf;
627 chip->write_buf = s3c2440_nand_write_buf;
631 chip->IO_ADDR_W = regs + S3C2440_NFDATA;
632 info->sel_reg = regs + S3C2440_NFCONT;
633 info->sel_bit = S3C2412_NFCONT_nFCE0;
634 chip->cmd_ctrl = s3c2440_nand_hwcontrol;
635 chip->dev_ready = s3c2412_nand_devready;
637 if (readl(regs + S3C2410_NFCONF) & S3C2412_NFCONF_NANDBOOT)
638 dev_info(info->device, "System booted from NAND\n");
643 chip->IO_ADDR_R = chip->IO_ADDR_W;
646 nmtd->mtd.priv = chip;
647 nmtd->mtd.owner = THIS_MODULE;
651 chip->ecc.calculate = s3c2410_nand_calculate_ecc;
652 chip->ecc.correct = s3c2410_nand_correct_data;
653 chip->ecc.mode = NAND_ECC_HW;
655 switch (info->cpu_type) {
657 chip->ecc.hwctl = s3c2410_nand_enable_hwecc;
658 chip->ecc.calculate = s3c2410_nand_calculate_ecc;
662 chip->ecc.hwctl = s3c2412_nand_enable_hwecc;
663 chip->ecc.calculate = s3c2412_nand_calculate_ecc;
667 chip->ecc.hwctl = s3c2440_nand_enable_hwecc;
668 chip->ecc.calculate = s3c2440_nand_calculate_ecc;
673 chip->ecc.mode = NAND_ECC_SOFT;
676 if (set->ecc_layout != NULL)
677 chip->ecc.layout = set->ecc_layout;
679 if (set->disable_ecc)
680 chip->ecc.mode = NAND_ECC_NONE;
683 /* s3c2410_nand_update_chip
685 * post-probe chip update, to change any items, such as the
686 * layout for large page nand
689 static void s3c2410_nand_update_chip(struct s3c2410_nand_info *info,
690 struct s3c2410_nand_mtd *nmtd)
692 struct nand_chip *chip = &nmtd->chip;
694 printk("%s: chip %p: %d\n", __func__, chip, chip->page_shift);
697 /* change the behaviour depending on wether we are using
698 * the large or small page nand device */
700 if (chip->page_shift > 10) {
701 chip->ecc.size = 256;
704 chip->ecc.size = 512;
706 chip->ecc.layout = &nand_hw_eccoob;
711 /* s3c2410_nand_probe
713 * called by device layer when it finds a device matching
714 * one our driver can handled. This code checks to see if
715 * it can allocate all necessary resources then calls the
716 * nand layer to look for devices
719 static int s3c24xx_nand_probe(struct platform_device *pdev,
720 enum s3c_cpu_type cpu_type)
722 struct s3c2410_platform_nand *plat = to_nand_plat(pdev);
723 struct s3c2410_nand_info *info;
724 struct s3c2410_nand_mtd *nmtd;
725 struct s3c2410_nand_set *sets;
726 struct resource *res;
732 pr_debug("s3c2410_nand_probe(%p)\n", pdev);
734 info = kmalloc(sizeof(*info), GFP_KERNEL);
736 dev_err(&pdev->dev, "no memory for flash info\n");
741 memzero(info, sizeof(*info));
742 platform_set_drvdata(pdev, info);
744 spin_lock_init(&info->controller.lock);
745 init_waitqueue_head(&info->controller.wq);
747 /* get the clock source and enable it */
749 info->clk = clk_get(&pdev->dev, "nand");
750 if (IS_ERR(info->clk)) {
751 dev_err(&pdev->dev, "failed to get clock\n");
756 clk_enable(info->clk);
758 /* allocate and map the resource */
760 /* currently we assume we have the one resource */
761 res = pdev->resource;
762 size = res->end - res->start + 1;
764 info->area = request_mem_region(res->start, size, pdev->name);
766 if (info->area == NULL) {
767 dev_err(&pdev->dev, "cannot reserve register region\n");
772 info->device = &pdev->dev;
773 info->platform = plat;
774 info->regs = ioremap(res->start, size);
775 info->cpu_type = cpu_type;
777 if (info->regs == NULL) {
778 dev_err(&pdev->dev, "cannot reserve register region\n");
783 dev_dbg(&pdev->dev, "mapped registers at %p\n", info->regs);
785 /* initialise the hardware */
787 err = s3c2410_nand_inithw(info, pdev);
791 sets = (plat != NULL) ? plat->sets : NULL;
792 nr_sets = (plat != NULL) ? plat->nr_sets : 1;
794 info->mtd_count = nr_sets;
796 /* allocate our information */
798 size = nr_sets * sizeof(*info->mtds);
799 info->mtds = kmalloc(size, GFP_KERNEL);
800 if (info->mtds == NULL) {
801 dev_err(&pdev->dev, "failed to allocate mtd storage\n");
806 memzero(info->mtds, size);
808 /* initialise all possible chips */
812 for (setno = 0; setno < nr_sets; setno++, nmtd++) {
813 pr_debug("initialising set %d (%p, info %p)\n", setno, nmtd, info);
815 s3c2410_nand_init_chip(info, nmtd, sets);
817 nmtd->scan_res = nand_scan_ident(&nmtd->mtd,
818 (sets) ? sets->nr_chips : 1);
820 if (nmtd->scan_res == 0) {
821 s3c2410_nand_update_chip(info, nmtd);
822 nand_scan_tail(&nmtd->mtd);
823 s3c2410_nand_add_partition(info, nmtd, sets);
830 if (allow_clk_stop(info)) {
831 dev_info(&pdev->dev, "clock idle support enabled\n");
832 clk_disable(info->clk);
835 pr_debug("initialised ok\n");
839 s3c2410_nand_remove(pdev);
849 static int s3c24xx_nand_suspend(struct platform_device *dev, pm_message_t pm)
851 struct s3c2410_nand_info *info = platform_get_drvdata(dev);
854 info->save_sel = readl(info->sel_reg);
856 /* For the moment, we must ensure nFCE is high during
857 * the time we are suspended. This really should be
858 * handled by suspending the MTDs we are using, but
859 * that is currently not the case. */
861 writel(info->save_sel | info->sel_bit, info->sel_reg);
863 if (!allow_clk_stop(info))
864 clk_disable(info->clk);
870 static int s3c24xx_nand_resume(struct platform_device *dev)
872 struct s3c2410_nand_info *info = platform_get_drvdata(dev);
876 clk_enable(info->clk);
877 s3c2410_nand_inithw(info, dev);
879 /* Restore the state of the nFCE line. */
881 sel = readl(info->sel_reg);
882 sel &= ~info->sel_bit;
883 sel |= info->save_sel & info->sel_bit;
884 writel(sel, info->sel_reg);
886 if (allow_clk_stop(info))
887 clk_disable(info->clk);
894 #define s3c24xx_nand_suspend NULL
895 #define s3c24xx_nand_resume NULL
898 /* driver device registration */
900 static int s3c2410_nand_probe(struct platform_device *dev)
902 return s3c24xx_nand_probe(dev, TYPE_S3C2410);
905 static int s3c2440_nand_probe(struct platform_device *dev)
907 return s3c24xx_nand_probe(dev, TYPE_S3C2440);
910 static int s3c2412_nand_probe(struct platform_device *dev)
912 return s3c24xx_nand_probe(dev, TYPE_S3C2412);
915 static struct platform_driver s3c2410_nand_driver = {
916 .probe = s3c2410_nand_probe,
917 .remove = s3c2410_nand_remove,
918 .suspend = s3c24xx_nand_suspend,
919 .resume = s3c24xx_nand_resume,
921 .name = "s3c2410-nand",
922 .owner = THIS_MODULE,
926 static struct platform_driver s3c2440_nand_driver = {
927 .probe = s3c2440_nand_probe,
928 .remove = s3c2410_nand_remove,
929 .suspend = s3c24xx_nand_suspend,
930 .resume = s3c24xx_nand_resume,
932 .name = "s3c2440-nand",
933 .owner = THIS_MODULE,
937 static struct platform_driver s3c2412_nand_driver = {
938 .probe = s3c2412_nand_probe,
939 .remove = s3c2410_nand_remove,
940 .suspend = s3c24xx_nand_suspend,
941 .resume = s3c24xx_nand_resume,
943 .name = "s3c2412-nand",
944 .owner = THIS_MODULE,
948 static int __init s3c2410_nand_init(void)
950 printk("S3C24XX NAND Driver, (c) 2004 Simtec Electronics\n");
952 platform_driver_register(&s3c2412_nand_driver);
953 platform_driver_register(&s3c2440_nand_driver);
954 return platform_driver_register(&s3c2410_nand_driver);
957 static void __exit s3c2410_nand_exit(void)
959 platform_driver_unregister(&s3c2412_nand_driver);
960 platform_driver_unregister(&s3c2440_nand_driver);
961 platform_driver_unregister(&s3c2410_nand_driver);
964 module_init(s3c2410_nand_init);
965 module_exit(s3c2410_nand_exit);
967 MODULE_LICENSE("GPL");
968 MODULE_AUTHOR("Ben Dooks <ben@simtec.co.uk>");
969 MODULE_DESCRIPTION("S3C24XX MTD NAND driver");
970 MODULE_ALIAS("platform:s3c2410-nand");
971 MODULE_ALIAS("platform:s3c2412-nand");
972 MODULE_ALIAS("platform:s3c2440-nand");