2 * Kernel execution entry point code.
4 * Copyright (c) 1995-1996 Gary Thomas <gdt@linuxppc.org>
5 * Initial PowerPC version.
6 * Copyright (c) 1996 Cort Dougan <cort@cs.nmt.edu>
8 * Copyright (c) 1996 Paul Mackerras <paulus@cs.anu.edu.au>
9 * Low-level exception handers, MMU support, and rewrite.
10 * Copyright (c) 1997 Dan Malek <dmalek@jlc.net>
11 * PowerPC 8xx modifications.
12 * Copyright (c) 1998-1999 TiVo, Inc.
13 * PowerPC 403GCX modifications.
14 * Copyright (c) 1999 Grant Erickson <grant@lcse.umn.edu>
15 * PowerPC 403GCX/405GP modifications.
16 * Copyright 2000 MontaVista Software Inc.
17 * PPC405 modifications
18 * PowerPC 403GCX/405GP modifications.
19 * Author: MontaVista Software, Inc.
20 * frank_rowand@mvista.com or source@mvista.com
21 * debbie_chu@mvista.com
22 * Copyright 2002-2004 MontaVista Software, Inc.
23 * PowerPC 44x support, Matt Porter <mporter@kernel.crashing.org>
24 * Copyright 2004 Freescale Semiconductor, Inc
25 * PowerPC e500 modifications, Kumar Gala <galak@kernel.crashing.org>
27 * This program is free software; you can redistribute it and/or modify it
28 * under the terms of the GNU General Public License as published by the
29 * Free Software Foundation; either version 2 of the License, or (at your
30 * option) any later version.
33 #include <linux/threads.h>
34 #include <asm/processor.h>
37 #include <asm/pgtable.h>
38 #include <asm/cputable.h>
39 #include <asm/thread_info.h>
40 #include <asm/ppc_asm.h>
41 #include <asm/asm-offsets.h>
42 #include <asm/cache.h>
43 #include "head_booke.h"
45 /* As with the other PowerPC ports, it is expected that when code
46 * execution begins here, the following registers contain valid, yet
47 * optional, information:
49 * r3 - Board info structure pointer (DRAM, frequency, MAC address, etc.)
50 * r4 - Starting address of the init RAM disk
51 * r5 - Ending address of the init RAM disk
52 * r6 - Start of kernel command line string (e.g. "mem=128")
53 * r7 - End of kernel command line string
56 .section .text.head, "ax"
60 * Reserve a word at a fixed location to store the address
65 * Save parameters we are passed
72 li r25,0 /* phys kernel start (low) */
73 li r24,0 /* CPU number */
74 li r23,0 /* phys kernel start (high) */
76 /* We try to not make any assumptions about how the boot loader
77 * setup or used the TLBs. We invalidate all mappings from the
78 * boot loader and load a single entry in TLB1[0] to map the
79 * first 64M of kernel memory. Any boot info passed from the
80 * bootloader needs to live in this first 64M.
82 * Requirement on bootloader:
83 * - The page we're executing in needs to reside in TLB1 and
84 * have IPROT=1. If not an invalidate broadcast could
85 * evict the entry we're currently executing in.
87 * r3 = Index of TLB1 were executing in
88 * r4 = Current MSR[IS]
89 * r5 = Index of TLB1 temp mapping
91 * Later in mapin_ram we will correctly map lowmem, and resize TLB1[0]
96 /* 1. Find the index of the entry we're executing in */
97 bl invstr /* Find our address */
98 invstr: mflr r6 /* Make it accessible */
100 rlwinm r4,r7,27,31,31 /* extract MSR[IS] */
105 tlbsx 0,r6 /* search MSR[IS], SPID=PID0 */
107 andis. r7,r7,MAS1_VALID@h
111 rlwinm r7,r7,21,28,31 /* extract MMUCFG[NPIDS] */
113 bne match_TLB /* skip if NPIDS != 3 */
119 tlbsx 0,r6 /* search MSR[IS], SPID=PID1 */
121 andis. r7,r7,MAS1_VALID@h
127 tlbsx 0,r6 /* Fall through, we had to match */
131 rlwinm r3,r7,16,20,31 /* Extract MAS0(Entry) */
133 mfspr r7,SPRN_MAS1 /* Insure IPROT set */
134 oris r7,r7,MAS1_IPROT@h
138 /* 2. Invalidate all entries except the entry we're executing in */
139 mfspr r9,SPRN_TLB1CFG
141 li r6,0 /* Set Entry counter to 0 */
142 1: lis r7,0x1000 /* Set MAS0(TLBSEL) = 1 */
143 rlwimi r7,r6,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r6) */
147 rlwinm r7,r7,0,2,31 /* Clear MAS1 Valid and IPROT */
149 beq skpinv /* Dont update the current execution TLB */
153 skpinv: addi r6,r6,1 /* Increment */
154 cmpw r6,r9 /* Are we done? */
155 bne 1b /* If not, repeat */
157 /* Invalidate TLB0 */
161 /* Invalidate TLB1 */
166 /* 3. Setup a temp mapping and jump to it */
167 andi. r5, r3, 0x1 /* Find an entry not used and is non-zero */
169 lis r7,0x1000 /* Set MAS0(TLBSEL) = 1 */
170 rlwimi r7,r3,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r3) */
174 /* grab and fixup the RPN */
175 mfspr r6,SPRN_MAS1 /* extract MAS1[SIZE] */
176 rlwinm r6,r6,25,27,31
179 slw r6,r8,r6 /* convert to mask */
181 bl 1f /* Find our address */
185 #ifdef CONFIG_PHYS_64BIT
193 ori r8,r25,(MAS3_SX|MAS3_SW|MAS3_SR)
195 /* Just modify the entry ID and EPN for the temp mapping */
196 lis r7,0x1000 /* Set MAS0(TLBSEL) = 1 */
197 rlwimi r7,r5,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r5) */
199 xori r6,r4,1 /* Setup TMP mapping in the other Address space */
201 oris r6,r6,(MAS1_VALID|MAS1_IPROT)@h
202 ori r6,r6,(MAS1_TSIZE(BOOK3E_PAGESZ_4K))@l
205 li r7,0 /* temp EPN = 0 */
212 slwi r6,r6,5 /* setup new context with other address space */
213 bl 1f /* Find our address */
221 /* 4. Clear out PIDs & Search info */
227 rlwinm r7,r7,21,28,31 /* extract MMUCFG[NPIDS] */
229 bne 2f /* skip if NPIDS != 3 */
234 /* 5. Invalidate mapping we started in */
236 lis r7,0x1000 /* Set MAS0(TLBSEL) = 1 */
237 rlwimi r7,r3,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r3) */
241 rlwinm r6,r6,0,2,0 /* clear IPROT */
244 /* Invalidate TLB1 */
249 /* The mapping only needs to be cache-coherent on SMP */
251 #define M_IF_SMP MAS2_M
256 /* 6. Setup KERNELBASE mapping in TLB1[0] */
257 lis r6,0x1000 /* Set MAS0(TLBSEL) = TLB1(1), ESEL = 0 */
259 lis r6,(MAS1_VALID|MAS1_IPROT)@h
260 ori r6,r6,(MAS1_TSIZE(BOOK3E_PAGESZ_64M))@l
262 lis r6,MAS2_VAL(PAGE_OFFSET, BOOK3E_PAGESZ_64M, M_IF_SMP)@h
263 ori r6,r6,MAS2_VAL(PAGE_OFFSET, BOOK3E_PAGESZ_64M, M_IF_SMP)@l
268 /* 7. Jump to KERNELBASE mapping */
269 lis r6,(KERNELBASE & ~0xfff)@h
270 ori r6,r6,(KERNELBASE & ~0xfff)@l
272 ori r7,r7,MSR_KERNEL@l
273 bl 1f /* Find our address */
279 rfi /* start execution out of TLB1[0] entry */
281 /* 8. Clear out the temp mapping */
282 2: lis r7,0x1000 /* Set MAS0(TLBSEL) = 1 */
283 rlwimi r7,r5,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r5) */
287 rlwinm r8,r8,0,2,0 /* clear IPROT */
290 /* Invalidate TLB1 */
295 /* Establish the interrupt vector offsets */
296 SET_IVOR(0, CriticalInput);
297 SET_IVOR(1, MachineCheck);
298 SET_IVOR(2, DataStorage);
299 SET_IVOR(3, InstructionStorage);
300 SET_IVOR(4, ExternalInput);
301 SET_IVOR(5, Alignment);
302 SET_IVOR(6, Program);
303 SET_IVOR(7, FloatingPointUnavailable);
304 SET_IVOR(8, SystemCall);
305 SET_IVOR(9, AuxillaryProcessorUnavailable);
306 SET_IVOR(10, Decrementer);
307 SET_IVOR(11, FixedIntervalTimer);
308 SET_IVOR(12, WatchdogTimer);
309 SET_IVOR(13, DataTLBError);
310 SET_IVOR(14, InstructionTLBError);
311 SET_IVOR(15, DebugCrit);
313 /* Establish the interrupt vector base */
314 lis r4,interrupt_base@h /* IVPR only uses the high 16-bits */
317 /* Setup the defaults for TLB entries */
318 li r2,(MAS4_TSIZED(BOOK3E_PAGESZ_4K))@l
320 oris r2,r2,MAS4_TLBSELD(1)@h
327 oris r2,r2,HID0_DOZE@h
331 #if !defined(CONFIG_BDI_SWITCH)
333 * The Abatron BDI JTAG debugger does not tolerate others
334 * mucking with the debug registers.
339 /* clear any residual debug events */
345 /* Check to see if we're the second processor, and jump
346 * to the secondary_start code if so
350 bne __secondary_start
354 * This is where the main kernel code starts.
359 ori r2,r2,init_task@l
361 /* ptr to current thread */
362 addi r4,r2,THREAD /* init task's THREAD */
366 lis r1,init_thread_union@h
367 ori r1,r1,init_thread_union@l
369 stwu r0,THREAD_SIZE-STACK_FRAME_OVERHEAD(r1)
373 #ifdef CONFIG_RELOCATABLE
374 lis r3,kernstart_addr@ha
375 la r3,kernstart_addr@l(r3)
376 #ifdef CONFIG_PHYS_64BIT
385 * Decide what sort of machine this is and initialize the MMU.
395 /* Setup PTE pointers for the Abatron bdiGDB */
396 lis r6, swapper_pg_dir@h
397 ori r6, r6, swapper_pg_dir@l
398 lis r5, abatron_pteptrs@h
399 ori r5, r5, abatron_pteptrs@l
401 ori r4, r4, KERNELBASE@l
402 stw r5, 0(r4) /* Save abatron_pteptrs at a fixed location */
406 lis r4,start_kernel@h
407 ori r4,r4,start_kernel@l
409 ori r3,r3,MSR_KERNEL@l
412 rfi /* change context and jump to start_kernel */
414 /* Macros to hide the PTE size differences
416 * FIND_PTE -- walks the page tables given EA & pgdir pointer
418 * r11 -- PGDIR pointer
420 * label 2: is the bailout case
422 * if we find the pte (fall through):
423 * r11 is low pte word
424 * r12 is pointer to the pte
426 #ifdef CONFIG_PTE_64BIT
428 rlwinm r12, r10, 13, 19, 29; /* Compute pgdir/pmd offset */ \
429 lwzx r11, r12, r11; /* Get pgd/pmd entry */ \
430 rlwinm. r12, r11, 0, 0, 20; /* Extract pt base address */ \
431 beq 2f; /* Bail if no table */ \
432 rlwimi r12, r10, 23, 20, 28; /* Compute pte address */ \
433 lwz r11, 4(r12); /* Get pte entry */
436 rlwimi r11, r10, 12, 20, 29; /* Create L1 (pgdir/pmd) address */ \
437 lwz r11, 0(r11); /* Get L1 entry */ \
438 rlwinm. r12, r11, 0, 0, 19; /* Extract L2 (pte) base address */ \
439 beq 2f; /* Bail if no table */ \
440 rlwimi r12, r10, 22, 20, 29; /* Compute PTE address */ \
441 lwz r11, 0(r12); /* Get Linux PTE */
445 * Interrupt vector entry code
447 * The Book E MMUs are always on so we don't need to handle
448 * interrupts in real mode as with previous PPC processors. In
449 * this case we handle interrupts in the kernel virtual address
452 * Interrupt vectors are dynamically placed relative to the
453 * interrupt prefix as determined by the address of interrupt_base.
454 * The interrupt vectors offsets are programmed using the labels
455 * for each interrupt vector entry.
457 * Interrupt vectors must be aligned on a 16 byte boundary.
458 * We align on a 32 byte cache line boundary for good measure.
462 /* Critical Input Interrupt */
463 CRITICAL_EXCEPTION(0x0100, CriticalInput, unknown_exception)
465 /* Machine Check Interrupt */
467 /* no RFMCI, MCSRRs on E200 */
468 CRITICAL_EXCEPTION(0x0200, MachineCheck, machine_check_exception)
470 MCHECK_EXCEPTION(0x0200, MachineCheck, machine_check_exception)
473 /* Data Storage Interrupt */
474 START_EXCEPTION(DataStorage)
475 NORMAL_EXCEPTION_PROLOG
476 mfspr r5,SPRN_ESR /* Grab the ESR, save it, pass arg3 */
478 mfspr r4,SPRN_DEAR /* Grab the DEAR, save it, pass arg2 */
479 andis. r10,r5,(ESR_ILK|ESR_DLK)@h
481 EXC_XFER_EE_LITE(0x0300, handle_page_fault)
483 addi r3,r1,STACK_FRAME_OVERHEAD
484 EXC_XFER_EE_LITE(0x0300, CacheLockingException)
486 /* Instruction Storage Interrupt */
487 INSTRUCTION_STORAGE_EXCEPTION
489 /* External Input Interrupt */
490 EXCEPTION(0x0500, ExternalInput, do_IRQ, EXC_XFER_LITE)
492 /* Alignment Interrupt */
495 /* Program Interrupt */
498 /* Floating Point Unavailable Interrupt */
499 #ifdef CONFIG_PPC_FPU
500 FP_UNAVAILABLE_EXCEPTION
503 /* E200 treats 'normal' floating point instructions as FP Unavail exception */
504 EXCEPTION(0x0800, FloatingPointUnavailable, program_check_exception, EXC_XFER_EE)
506 EXCEPTION(0x0800, FloatingPointUnavailable, unknown_exception, EXC_XFER_EE)
510 /* System Call Interrupt */
511 START_EXCEPTION(SystemCall)
512 NORMAL_EXCEPTION_PROLOG
513 EXC_XFER_EE_LITE(0x0c00, DoSyscall)
515 /* Auxillary Processor Unavailable Interrupt */
516 EXCEPTION(0x2900, AuxillaryProcessorUnavailable, unknown_exception, EXC_XFER_EE)
518 /* Decrementer Interrupt */
519 DECREMENTER_EXCEPTION
521 /* Fixed Internal Timer Interrupt */
522 /* TODO: Add FIT support */
523 EXCEPTION(0x3100, FixedIntervalTimer, unknown_exception, EXC_XFER_EE)
525 /* Watchdog Timer Interrupt */
526 #ifdef CONFIG_BOOKE_WDT
527 CRITICAL_EXCEPTION(0x3200, WatchdogTimer, WatchdogException)
529 CRITICAL_EXCEPTION(0x3200, WatchdogTimer, unknown_exception)
532 /* Data TLB Error Interrupt */
533 START_EXCEPTION(DataTLBError)
534 mtspr SPRN_SPRG0, r10 /* Save some working registers */
535 mtspr SPRN_SPRG1, r11
536 mtspr SPRN_SPRG4W, r12
537 mtspr SPRN_SPRG5W, r13
539 mtspr SPRN_SPRG7W, r11
540 mfspr r10, SPRN_DEAR /* Get faulting address */
542 /* If we are faulting a kernel address, we have to use the
543 * kernel page tables.
545 lis r11, PAGE_OFFSET@h
548 lis r11, swapper_pg_dir@h
549 ori r11, r11, swapper_pg_dir@l
551 mfspr r12,SPRN_MAS1 /* Set TID to 0 */
552 rlwinm r12,r12,0,16,1
557 /* Get the PGD for the current thread */
563 /* Mask of required permission bits. Note that while we
564 * do copy ESR:ST to _PAGE_RW position as trying to write
565 * to an RO page is pretty common, we don't do it with
566 * _PAGE_DIRTY. We could do it, but it's a fairly rare
567 * event so I'd rather take the overhead when it happens
568 * rather than adding an instruction here. We should measure
569 * whether the whole thing is worth it in the first place
570 * as we could avoid loading SPRN_ESR completely in the first
573 * TODO: Is it worth doing that mfspr & rlwimi in the first
574 * place or can we save a couple of instructions here ?
577 li r13,_PAGE_PRESENT|_PAGE_ACCESSED
578 rlwimi r13,r12,11,29,29
581 andc. r13,r13,r11 /* Check permission */
583 #ifdef CONFIG_PTE_64BIT
585 subf r10,r11,r12 /* create false data dep */
586 lwzx r13,r11,r10 /* Get upper pte bits */
588 lwz r13,0(r12) /* Get upper pte bits */
592 bne 2f /* Bail if permission/valid mismach */
594 /* Jump to common tlb load */
597 /* The bailout. Restore registers to pre-exception conditions
598 * and call the heavyweights to help us out.
600 mfspr r11, SPRN_SPRG7R
602 mfspr r13, SPRN_SPRG5R
603 mfspr r12, SPRN_SPRG4R
604 mfspr r11, SPRN_SPRG1
605 mfspr r10, SPRN_SPRG0
608 /* Instruction TLB Error Interrupt */
610 * Nearly the same as above, except we get our
611 * information from different registers and bailout
612 * to a different point.
614 START_EXCEPTION(InstructionTLBError)
615 mtspr SPRN_SPRG0, r10 /* Save some working registers */
616 mtspr SPRN_SPRG1, r11
617 mtspr SPRN_SPRG4W, r12
618 mtspr SPRN_SPRG5W, r13
620 mtspr SPRN_SPRG7W, r11
621 mfspr r10, SPRN_SRR0 /* Get faulting address */
623 /* If we are faulting a kernel address, we have to use the
624 * kernel page tables.
626 lis r11, PAGE_OFFSET@h
629 lis r11, swapper_pg_dir@h
630 ori r11, r11, swapper_pg_dir@l
632 mfspr r12,SPRN_MAS1 /* Set TID to 0 */
633 rlwinm r12,r12,0,16,1
638 /* Get the PGD for the current thread */
644 /* Make up the required permissions */
645 li r13,_PAGE_PRESENT | _PAGE_ACCESSED | _PAGE_HWEXEC
648 andc. r13,r13,r11 /* Check permission */
650 #ifdef CONFIG_PTE_64BIT
652 subf r10,r11,r12 /* create false data dep */
653 lwzx r13,r11,r10 /* Get upper pte bits */
655 lwz r13,0(r12) /* Get upper pte bits */
659 bne 2f /* Bail if permission mismach */
661 /* Jump to common TLB load point */
665 /* The bailout. Restore registers to pre-exception conditions
666 * and call the heavyweights to help us out.
668 mfspr r11, SPRN_SPRG7R
670 mfspr r13, SPRN_SPRG5R
671 mfspr r12, SPRN_SPRG4R
672 mfspr r11, SPRN_SPRG1
673 mfspr r10, SPRN_SPRG0
677 /* SPE Unavailable */
678 START_EXCEPTION(SPEUnavailable)
679 NORMAL_EXCEPTION_PROLOG
681 addi r3,r1,STACK_FRAME_OVERHEAD
682 EXC_XFER_EE_LITE(0x2010, KernelSPE)
684 EXCEPTION(0x2020, SPEUnavailable, unknown_exception, EXC_XFER_EE)
685 #endif /* CONFIG_SPE */
687 /* SPE Floating Point Data */
689 EXCEPTION(0x2030, SPEFloatingPointData, SPEFloatingPointException, EXC_XFER_EE);
691 /* SPE Floating Point Round */
692 EXCEPTION(0x2050, SPEFloatingPointRound, SPEFloatingPointRoundException, EXC_XFER_EE)
694 EXCEPTION(0x2040, SPEFloatingPointData, unknown_exception, EXC_XFER_EE)
695 EXCEPTION(0x2050, SPEFloatingPointRound, unknown_exception, EXC_XFER_EE)
696 #endif /* CONFIG_SPE */
698 /* Performance Monitor */
699 EXCEPTION(0x2060, PerformanceMonitor, performance_monitor_exception, EXC_XFER_STD)
701 EXCEPTION(0x2070, Doorbell, doorbell_exception, EXC_XFER_STD)
703 CRITICAL_EXCEPTION(0x2080, CriticalDoorbell, unknown_exception)
705 /* Debug Interrupt */
706 DEBUG_DEBUG_EXCEPTION
714 * Both the instruction and data TLB miss get to this
715 * point to load the TLB.
716 * r10 - available to use
717 * r11 - TLB (info from Linux PTE)
718 * r12 - available to use
719 * r13 - upper bits of PTE (if PTE_64BIT) or available to use
720 * CR5 - results of addr >= PAGE_OFFSET
721 * MAS0, MAS1 - loaded with proper value when we get here
722 * MAS2, MAS3 - will need additional info from Linux PTE
723 * Upon exit, we reload everything and RFI.
727 * We set execute, because we don't have the granularity to
728 * properly set this at the page level (Linux problem).
729 * Many of these bits are software only. Bits we don't set
730 * here we (properly should) assume have the appropriate value.
734 #ifdef CONFIG_PTE_64BIT
735 rlwimi r12, r11, 26, 24, 31 /* extract ...WIMGE from pte */
737 rlwimi r12, r11, 26, 27, 31 /* extract WIMGE from pte */
744 li r10, (_PAGE_HWEXEC | _PAGE_PRESENT)
745 rlwimi r10, r11, 31, 29, 29 /* extract _PAGE_DIRTY into SW */
747 andi. r10, r11, _PAGE_USER /* Test for _PAGE_USER */
752 #ifdef CONFIG_PTE_64BIT
753 rlwimi r12, r13, 24, 0, 7 /* grab RPN[32:39] */
754 rlwimi r12, r11, 24, 8, 19 /* grab RPN[40:51] */
756 BEGIN_MMU_FTR_SECTION
757 srwi r10, r13, 8 /* grab RPN[8:31] */
759 END_MMU_FTR_SECTION_IFSET(MMU_FTR_BIG_PHYS)
761 rlwimi r11, r12, 0, 20, 31 /* Extract RPN from PTE and merge with perms */
765 /* Round robin TLB1 entries assignment */
768 /* Extract TLB1CFG(NENTRY) */
769 mfspr r11, SPRN_TLB1CFG
770 andi. r11, r11, 0xfff
772 /* Extract MAS0(NV) */
773 andi. r13, r12, 0xfff
778 /* check if we need to wrap */
781 /* wrap back to first free tlbcam entry */
782 lis r13, tlbcam_index@ha
783 lwz r13, tlbcam_index@l(r13)
784 rlwimi r12, r13, 0, 20, 31
787 #endif /* CONFIG_E200 */
791 /* Done...restore registers and get out of here. */
792 mfspr r11, SPRN_SPRG7R
794 mfspr r13, SPRN_SPRG5R
795 mfspr r12, SPRN_SPRG4R
796 mfspr r11, SPRN_SPRG1
797 mfspr r10, SPRN_SPRG0
798 rfi /* Force context change */
801 /* Note that the SPE support is closely modeled after the AltiVec
802 * support. Changes to one are likely to be applicable to the
806 * Disable SPE for the task which had SPE previously,
807 * and save its SPE registers in its thread_struct.
808 * Enables SPE for use in the kernel on return.
809 * On SMP we know the SPE units are free, since we give it up every
814 mtmsr r5 /* enable use of SPE now */
817 * For SMP, we don't do lazy SPE switching because it just gets too
818 * horrendously complex, especially when a task switches from one CPU
819 * to another. Instead we call giveup_spe in switch_to.
822 lis r3,last_task_used_spe@ha
823 lwz r4,last_task_used_spe@l(r3)
826 addi r4,r4,THREAD /* want THREAD of last_task_used_spe */
827 SAVE_32EVRS(0,r10,r4)
828 evxor evr10, evr10, evr10 /* clear out evr10 */
829 evmwumiaa evr10, evr10, evr10 /* evr10 <- ACC = 0 * 0 + ACC */
831 evstddx evr10, r4, r5 /* save off accumulator */
833 lwz r4,_MSR-STACK_FRAME_OVERHEAD(r5)
835 andc r4,r4,r10 /* disable SPE for previous task */
836 stw r4,_MSR-STACK_FRAME_OVERHEAD(r5)
838 #endif /* !CONFIG_SMP */
839 /* enable use of SPE after return */
841 mfspr r5,SPRN_SPRG3 /* current task's THREAD (phys) */
844 stw r4,THREAD_USED_SPE(r5)
847 REST_32EVRS(0,r10,r5)
850 stw r4,last_task_used_spe@l(r3)
851 #endif /* !CONFIG_SMP */
852 /* restore registers and return */
853 2: REST_4GPRS(3, r11)
868 * SPE unavailable trap from kernel - print a message, but let
869 * the task use SPE in the kernel until it returns to user mode.
874 stw r3,_MSR(r1) /* enable use of SPE after return */
877 mr r4,r2 /* current */
881 87: .string "SPE used in kernel (task=%p, pc=%x) \n"
884 #endif /* CONFIG_SPE */
890 /* Adjust or setup IVORs for e200 */
891 _GLOBAL(__setup_e200_ivors)
894 li r3,SPEUnavailable@l
896 li r3,SPEFloatingPointData@l
898 li r3,SPEFloatingPointRound@l
903 /* Adjust or setup IVORs for e500v1/v2 */
904 _GLOBAL(__setup_e500_ivors)
907 li r3,SPEUnavailable@l
909 li r3,SPEFloatingPointData@l
911 li r3,SPEFloatingPointRound@l
913 li r3,PerformanceMonitor@l
918 /* Adjust or setup IVORs for e500mc */
919 _GLOBAL(__setup_e500mc_ivors)
922 li r3,PerformanceMonitor@l
926 li r3,CriticalDoorbell@l
932 * extern void loadcam_entry(unsigned int index)
934 * Load TLBCAM[index] entry in to the L2 CAM MMU
936 _GLOBAL(loadcam_entry)
939 mulli r5,r3,TLBCAM_SIZE
954 * extern void giveup_altivec(struct task_struct *prev)
956 * The e500 core does not have an AltiVec unit.
958 _GLOBAL(giveup_altivec)
963 * extern void giveup_spe(struct task_struct *prev)
969 mtmsr r5 /* enable use of SPE now */
972 beqlr- /* if no previous owner, done */
973 addi r3,r3,THREAD /* want THREAD of task */
976 SAVE_32EVRS(0, r4, r3)
977 evxor evr6, evr6, evr6 /* clear out evr6 */
978 evmwumiaa evr6, evr6, evr6 /* evr6 <- ACC = 0 * 0 + ACC */
980 evstddx evr6, r4, r3 /* save off accumulator */
981 mfspr r6,SPRN_SPEFSCR
982 stw r6,THREAD_SPEFSCR(r3) /* save spefscr register value */
984 lwz r4,_MSR-STACK_FRAME_OVERHEAD(r5)
986 andc r4,r4,r3 /* disable SPE for previous task */
987 stw r4,_MSR-STACK_FRAME_OVERHEAD(r5)
991 lis r4,last_task_used_spe@ha
992 stw r5,last_task_used_spe@l(r4)
993 #endif /* !CONFIG_SMP */
995 #endif /* CONFIG_SPE */
998 * extern void giveup_fpu(struct task_struct *prev)
1000 * Not all FSL Book-E cores have an FPU
1002 #ifndef CONFIG_PPC_FPU
1008 * extern void abort(void)
1010 * At present, this routine just applies a system reset.
1014 mtspr SPRN_DBCR0,r13 /* disable all debug events */
1017 ori r13,r13,MSR_DE@l /* Enable Debug Events */
1020 mfspr r13,SPRN_DBCR0
1021 lis r13,(DBCR0_IDM|DBCR0_RST_CHIP)@h
1022 mtspr SPRN_DBCR0,r13
1025 _GLOBAL(set_context)
1027 #ifdef CONFIG_BDI_SWITCH
1028 /* Context switch the PTE pointer for the Abatron BDI2000.
1029 * The PGDIR is the second parameter.
1031 lis r5, abatron_pteptrs@h
1032 ori r5, r5, abatron_pteptrs@l
1036 isync /* Force context change */
1039 _GLOBAL(flush_dcache_L1)
1040 mfspr r3,SPRN_L1CFG0
1042 rlwinm r5,r3,9,3 /* Extract cache block size */
1043 twlgti r5,1 /* Only 32 and 64 byte cache blocks
1044 * are currently defined.
1047 subfic r6,r5,2 /* r6 = log2(1KiB / cache block size) -
1048 * log2(number of ways)
1050 slw r5,r4,r5 /* r5 = cache block size */
1052 rlwinm r7,r3,0,0xff /* Extract number of KiB in the cache */
1053 mulli r7,r7,13 /* An 8-way cache will require 13
1058 /* save off HID0 and set DCFA */
1060 ori r9,r8,HID0_DCFA@l
1067 1: lwz r3,0(r4) /* Load... */
1075 1: dcbf 0,r4 /* ...and flush. */
1086 /* When we get here, r24 needs to hold the CPU # */
1087 .globl __secondary_start
1089 lis r3,__secondary_hold_acknowledge@h
1090 ori r3,r3,__secondary_hold_acknowledge@l
1094 mr r4,r24 /* Why? */
1097 lis r3,tlbcam_index@ha
1098 lwz r3,tlbcam_index@l(r3)
1100 li r26,0 /* r26 safe? */
1102 /* Load each CAM entry */
1108 /* get current_thread_info and current */
1109 lis r1,secondary_ti@ha
1110 lwz r1,secondary_ti@l(r1)
1114 addi r1,r1,THREAD_SIZE-STACK_FRAME_OVERHEAD
1118 /* ptr to current thread */
1119 addi r4,r2,THREAD /* address of our thread_struct */
1122 /* Setup the defaults for TLB entries */
1123 li r4,(MAS4_TSIZED(BOOK3E_PAGESZ_4K))@l
1126 /* Jump to start_secondary */
1128 ori r4,r4,MSR_KERNEL@l
1129 lis r3,start_secondary@h
1130 ori r3,r3,start_secondary@l
1137 .globl __secondary_hold_acknowledge
1138 __secondary_hold_acknowledge:
1143 * We put a few things here that have to be page-aligned. This stuff
1144 * goes at the beginning of the data segment, which is page-aligned.
1150 .globl empty_zero_page
1153 .globl swapper_pg_dir
1155 .space PGD_TABLE_SIZE
1158 * Room for two PTE pointers, usually the kernel and current user pointers
1159 * to their respective root page table.