2 * probe.c - PCI detection and setup code
5 #include <linux/kernel.h>
6 #include <linux/delay.h>
7 #include <linux/init.h>
9 #include <linux/slab.h>
10 #include <linux/module.h>
11 #include <linux/cpumask.h>
14 #define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
15 #define CARDBUS_RESERVE_BUSNR 3
16 #define PCI_CFG_SPACE_SIZE 256
17 #define PCI_CFG_SPACE_EXP_SIZE 4096
19 /* Ugh. Need to stop exporting this to modules. */
20 LIST_HEAD(pci_root_buses);
21 EXPORT_SYMBOL(pci_root_buses);
23 LIST_HEAD(pci_devices);
25 #ifdef HAVE_PCI_LEGACY
27 * pci_create_legacy_files - create legacy I/O port and memory files
28 * @b: bus to create files under
30 * Some platforms allow access to legacy I/O port and ISA memory space on
31 * a per-bus basis. This routine creates the files and ties them into
32 * their associated read, write and mmap files from pci-sysfs.c
34 static void pci_create_legacy_files(struct pci_bus *b)
36 b->legacy_io = kzalloc(sizeof(struct bin_attribute) * 2,
39 b->legacy_io->attr.name = "legacy_io";
40 b->legacy_io->size = 0xffff;
41 b->legacy_io->attr.mode = S_IRUSR | S_IWUSR;
42 b->legacy_io->attr.owner = THIS_MODULE;
43 b->legacy_io->read = pci_read_legacy_io;
44 b->legacy_io->write = pci_write_legacy_io;
45 class_device_create_bin_file(&b->class_dev, b->legacy_io);
47 /* Allocated above after the legacy_io struct */
48 b->legacy_mem = b->legacy_io + 1;
49 b->legacy_mem->attr.name = "legacy_mem";
50 b->legacy_mem->size = 1024*1024;
51 b->legacy_mem->attr.mode = S_IRUSR | S_IWUSR;
52 b->legacy_mem->attr.owner = THIS_MODULE;
53 b->legacy_mem->mmap = pci_mmap_legacy_mem;
54 class_device_create_bin_file(&b->class_dev, b->legacy_mem);
58 void pci_remove_legacy_files(struct pci_bus *b)
61 class_device_remove_bin_file(&b->class_dev, b->legacy_io);
62 class_device_remove_bin_file(&b->class_dev, b->legacy_mem);
63 kfree(b->legacy_io); /* both are allocated here */
66 #else /* !HAVE_PCI_LEGACY */
67 static inline void pci_create_legacy_files(struct pci_bus *bus) { return; }
68 void pci_remove_legacy_files(struct pci_bus *bus) { return; }
69 #endif /* HAVE_PCI_LEGACY */
72 * PCI Bus Class Devices
74 static ssize_t pci_bus_show_cpuaffinity(struct class_device *class_dev,
80 cpumask = pcibus_to_cpumask(to_pci_bus(class_dev));
81 ret = cpumask_scnprintf(buf, PAGE_SIZE, cpumask);
86 CLASS_DEVICE_ATTR(cpuaffinity, S_IRUGO, pci_bus_show_cpuaffinity, NULL);
91 static void release_pcibus_dev(struct class_device *class_dev)
93 struct pci_bus *pci_bus = to_pci_bus(class_dev);
96 put_device(pci_bus->bridge);
100 static struct class pcibus_class = {
102 .release = &release_pcibus_dev,
105 static int __init pcibus_class_init(void)
107 return class_register(&pcibus_class);
109 postcore_initcall(pcibus_class_init);
112 * Translate the low bits of the PCI base
113 * to the resource type
115 static inline unsigned int pci_calc_resource_flags(unsigned int flags)
117 if (flags & PCI_BASE_ADDRESS_SPACE_IO)
118 return IORESOURCE_IO;
120 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
121 return IORESOURCE_MEM | IORESOURCE_PREFETCH;
123 return IORESOURCE_MEM;
127 * Find the extent of a PCI decode..
129 static u32 pci_size(u32 base, u32 maxbase, u32 mask)
131 u32 size = mask & maxbase; /* Find the significant bits */
135 /* Get the lowest of them to find the decode size, and
136 from that the extent. */
137 size = (size & ~(size-1)) - 1;
139 /* base == maxbase can be valid only if the BAR has
140 already been programmed with all 1s. */
141 if (base == maxbase && ((base | size) & mask) != mask)
147 static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
149 unsigned int pos, reg, next;
151 struct resource *res;
153 for(pos=0; pos<howmany; pos = next) {
155 res = &dev->resource[pos];
156 res->name = pci_name(dev);
157 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
158 pci_read_config_dword(dev, reg, &l);
159 pci_write_config_dword(dev, reg, ~0);
160 pci_read_config_dword(dev, reg, &sz);
161 pci_write_config_dword(dev, reg, l);
162 if (!sz || sz == 0xffffffff)
166 if ((l & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_MEMORY) {
167 sz = pci_size(l, sz, (u32)PCI_BASE_ADDRESS_MEM_MASK);
170 res->start = l & PCI_BASE_ADDRESS_MEM_MASK;
171 res->flags |= l & ~PCI_BASE_ADDRESS_MEM_MASK;
173 sz = pci_size(l, sz, PCI_BASE_ADDRESS_IO_MASK & 0xffff);
176 res->start = l & PCI_BASE_ADDRESS_IO_MASK;
177 res->flags |= l & ~PCI_BASE_ADDRESS_IO_MASK;
179 res->end = res->start + (unsigned long) sz;
180 res->flags |= pci_calc_resource_flags(l);
181 if ((l & (PCI_BASE_ADDRESS_SPACE | PCI_BASE_ADDRESS_MEM_TYPE_MASK))
182 == (PCI_BASE_ADDRESS_SPACE_MEMORY | PCI_BASE_ADDRESS_MEM_TYPE_64)) {
184 pci_read_config_dword(dev, reg+4, &lhi);
185 pci_write_config_dword(dev, reg+4, ~0);
186 pci_read_config_dword(dev, reg+4, &szhi);
187 pci_write_config_dword(dev, reg+4, lhi);
188 szhi = pci_size(lhi, szhi, 0xffffffff);
190 #if BITS_PER_LONG == 64
191 res->start |= ((unsigned long) lhi) << 32;
192 res->end = res->start + sz;
194 /* This BAR needs > 4GB? Wow. */
195 res->end |= (unsigned long)szhi<<32;
199 printk(KERN_ERR "PCI: Unable to handle 64-bit BAR for device %s\n", pci_name(dev));
203 /* 64-bit wide address, treat as disabled */
204 pci_write_config_dword(dev, reg, l & ~(u32)PCI_BASE_ADDRESS_MEM_MASK);
205 pci_write_config_dword(dev, reg+4, 0);
213 dev->rom_base_reg = rom;
214 res = &dev->resource[PCI_ROM_RESOURCE];
215 res->name = pci_name(dev);
216 pci_read_config_dword(dev, rom, &l);
217 pci_write_config_dword(dev, rom, ~PCI_ROM_ADDRESS_ENABLE);
218 pci_read_config_dword(dev, rom, &sz);
219 pci_write_config_dword(dev, rom, l);
222 if (sz && sz != 0xffffffff) {
223 sz = pci_size(l, sz, (u32)PCI_ROM_ADDRESS_MASK);
225 res->flags = (l & IORESOURCE_ROM_ENABLE) |
226 IORESOURCE_MEM | IORESOURCE_PREFETCH |
227 IORESOURCE_READONLY | IORESOURCE_CACHEABLE;
228 res->start = l & PCI_ROM_ADDRESS_MASK;
229 res->end = res->start + (unsigned long) sz;
235 void __devinit pci_read_bridge_bases(struct pci_bus *child)
237 struct pci_dev *dev = child->self;
238 u8 io_base_lo, io_limit_lo;
239 u16 mem_base_lo, mem_limit_lo;
240 unsigned long base, limit;
241 struct resource *res;
244 if (!dev) /* It's a host bus, nothing to read */
247 if (dev->transparent) {
248 printk(KERN_INFO "PCI: Transparent bridge - %s\n", pci_name(dev));
249 for(i = 3; i < PCI_BUS_NUM_RESOURCES; i++)
250 child->resource[i] = child->parent->resource[i - 3];
254 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
256 res = child->resource[0];
257 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
258 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
259 base = (io_base_lo & PCI_IO_RANGE_MASK) << 8;
260 limit = (io_limit_lo & PCI_IO_RANGE_MASK) << 8;
262 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
263 u16 io_base_hi, io_limit_hi;
264 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
265 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
266 base |= (io_base_hi << 16);
267 limit |= (io_limit_hi << 16);
271 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
275 res->end = limit + 0xfff;
278 res = child->resource[1];
279 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
280 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
281 base = (mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
282 limit = (mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
284 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
286 res->end = limit + 0xfffff;
289 res = child->resource[2];
290 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
291 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
292 base = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
293 limit = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
295 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
296 u32 mem_base_hi, mem_limit_hi;
297 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
298 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
301 * Some bridges set the base > limit by default, and some
302 * (broken) BIOSes do not initialize them. If we find
303 * this, just assume they are not being used.
305 if (mem_base_hi <= mem_limit_hi) {
306 #if BITS_PER_LONG == 64
307 base |= ((long) mem_base_hi) << 32;
308 limit |= ((long) mem_limit_hi) << 32;
310 if (mem_base_hi || mem_limit_hi) {
311 printk(KERN_ERR "PCI: Unable to handle 64-bit address space for bridge %s\n", pci_name(dev));
318 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM | IORESOURCE_PREFETCH;
320 res->end = limit + 0xfffff;
324 static struct pci_bus * __devinit pci_alloc_bus(void)
328 b = kzalloc(sizeof(*b), GFP_KERNEL);
330 INIT_LIST_HEAD(&b->node);
331 INIT_LIST_HEAD(&b->children);
332 INIT_LIST_HEAD(&b->devices);
337 static struct pci_bus * __devinit
338 pci_alloc_child_bus(struct pci_bus *parent, struct pci_dev *bridge, int busnr)
340 struct pci_bus *child;
344 * Allocate a new bus, and inherit stuff from the parent..
346 child = pci_alloc_bus();
350 child->self = bridge;
351 child->parent = parent;
352 child->ops = parent->ops;
353 child->sysdata = parent->sysdata;
354 child->bus_flags = parent->bus_flags;
355 child->bridge = get_device(&bridge->dev);
357 child->class_dev.class = &pcibus_class;
358 sprintf(child->class_dev.class_id, "%04x:%02x", pci_domain_nr(child), busnr);
359 class_device_register(&child->class_dev);
360 class_device_create_file(&child->class_dev, &class_device_attr_cpuaffinity);
363 * Set up the primary, secondary and subordinate
366 child->number = child->secondary = busnr;
367 child->primary = parent->secondary;
368 child->subordinate = 0xff;
370 /* Set up default resource pointers and names.. */
371 for (i = 0; i < 4; i++) {
372 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
373 child->resource[i]->name = child->name;
375 bridge->subordinate = child;
380 struct pci_bus * __devinit pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
382 struct pci_bus *child;
384 child = pci_alloc_child_bus(parent, dev, busnr);
386 down_write(&pci_bus_sem);
387 list_add_tail(&child->node, &parent->children);
388 up_write(&pci_bus_sem);
393 static void pci_enable_crs(struct pci_dev *dev)
396 int rpcap = pci_find_capability(dev, PCI_CAP_ID_EXP);
400 pci_read_config_word(dev, rpcap + PCI_CAP_FLAGS, &cap);
401 if (((cap & PCI_EXP_FLAGS_TYPE) >> 4) != PCI_EXP_TYPE_ROOT_PORT)
404 pci_read_config_word(dev, rpcap + PCI_EXP_RTCTL, &rpctl);
405 rpctl |= PCI_EXP_RTCTL_CRSSVE;
406 pci_write_config_word(dev, rpcap + PCI_EXP_RTCTL, rpctl);
409 static void __devinit pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
411 struct pci_bus *parent = child->parent;
413 /* Attempts to fix that up are really dangerous unless
414 we're going to re-assign all bus numbers. */
415 if (!pcibios_assign_all_busses())
418 while (parent->parent && parent->subordinate < max) {
419 parent->subordinate = max;
420 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
421 parent = parent->parent;
425 unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus);
428 * If it's a bridge, configure it and scan the bus behind it.
429 * For CardBus bridges, we don't scan behind as the devices will
430 * be handled by the bridge driver itself.
432 * We need to process bridges in two passes -- first we scan those
433 * already configured by the BIOS and after we are done with all of
434 * them, we proceed to assigning numbers to the remaining buses in
435 * order to avoid overlaps between old and new bus numbers.
437 int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev * dev, int max, int pass)
439 struct pci_bus *child;
440 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
444 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
446 pr_debug("PCI: Scanning behind PCI bridge %s, config %06x, pass %d\n",
447 pci_name(dev), buses & 0xffffff, pass);
449 /* Disable MasterAbortMode during probing to avoid reporting
450 of bus errors (in some architectures) */
451 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
452 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
453 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
457 if ((buses & 0xffff00) && !pcibios_assign_all_busses() && !is_cardbus) {
458 unsigned int cmax, busnr;
460 * Bus already configured by firmware, process it in the first
461 * pass and just note the configuration.
465 busnr = (buses >> 8) & 0xFF;
468 * If we already got to this bus through a different bridge,
469 * ignore it. This can happen with the i450NX chipset.
471 if (pci_find_bus(pci_domain_nr(bus), busnr)) {
472 printk(KERN_INFO "PCI: Bus %04x:%02x already known\n",
473 pci_domain_nr(bus), busnr);
477 child = pci_add_new_bus(bus, dev, busnr);
480 child->primary = buses & 0xFF;
481 child->subordinate = (buses >> 16) & 0xFF;
482 child->bridge_ctl = bctl;
484 cmax = pci_scan_child_bus(child);
487 if (child->subordinate > max)
488 max = child->subordinate;
491 * We need to assign a number to this bus which we always
492 * do in the second pass.
495 if (pcibios_assign_all_busses())
496 /* Temporarily disable forwarding of the
497 configuration cycles on all bridges in
498 this bus segment to avoid possible
499 conflicts in the second pass between two
500 bridges programmed with overlapping
502 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
508 pci_write_config_word(dev, PCI_STATUS, 0xffff);
510 /* Prevent assigning a bus number that already exists.
511 * This can happen when a bridge is hot-plugged */
512 if (pci_find_bus(pci_domain_nr(bus), max+1))
514 child = pci_add_new_bus(bus, dev, ++max);
515 buses = (buses & 0xff000000)
516 | ((unsigned int)(child->primary) << 0)
517 | ((unsigned int)(child->secondary) << 8)
518 | ((unsigned int)(child->subordinate) << 16);
521 * yenta.c forces a secondary latency timer of 176.
522 * Copy that behaviour here.
525 buses &= ~0xff000000;
526 buses |= CARDBUS_LATENCY_TIMER << 24;
530 * We need to blast all three values with a single write.
532 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
535 child->bridge_ctl = bctl | PCI_BRIDGE_CTL_NO_ISA;
537 * Adjust subordinate busnr in parent buses.
538 * We do this before scanning for children because
539 * some devices may not be detected if the bios
542 pci_fixup_parent_subordinate_busnr(child, max);
543 /* Now we can scan all subordinate buses... */
544 max = pci_scan_child_bus(child);
546 * now fix it up again since we have found
547 * the real value of max.
549 pci_fixup_parent_subordinate_busnr(child, max);
552 * For CardBus bridges, we leave 4 bus numbers
553 * as cards with a PCI-to-PCI bridge can be
556 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
557 struct pci_bus *parent = bus;
558 if (pci_find_bus(pci_domain_nr(bus),
561 while (parent->parent) {
562 if ((!pcibios_assign_all_busses()) &&
563 (parent->subordinate > max) &&
564 (parent->subordinate <= max+i)) {
567 parent = parent->parent;
571 * Often, there are two cardbus bridges
572 * -- try to leave one valid bus number
580 pci_fixup_parent_subordinate_busnr(child, max);
583 * Set the subordinate bus number to its real value.
585 child->subordinate = max;
586 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
589 sprintf(child->name, (is_cardbus ? "PCI CardBus #%02x" : "PCI Bus #%02x"), child->number);
591 while (bus->parent) {
592 if ((child->subordinate > bus->subordinate) ||
593 (child->number > bus->subordinate) ||
594 (child->number < bus->number) ||
595 (child->subordinate < bus->number)) {
596 printk(KERN_WARNING "PCI: Bus #%02x (-#%02x) is "
597 "hidden behind%s bridge #%02x (-#%02x)%s\n",
598 child->number, child->subordinate,
599 bus->self->transparent ? " transparent" : " ",
600 bus->number, bus->subordinate,
601 pcibios_assign_all_busses() ? " " :
602 " (try 'pci=assign-busses')");
603 printk(KERN_WARNING "Please report the result to "
604 "linux-kernel to fix this permanently\n");
610 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
616 * Read interrupt line and base address registers.
617 * The architecture-dependent code can tweak these, of course.
619 static void pci_read_irq(struct pci_dev *dev)
623 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
626 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
631 * pci_setup_device - fill in class and map information of a device
632 * @dev: the device structure to fill
634 * Initialize the device structure with information about the device's
635 * vendor,class,memory and IO-space addresses,IRQ lines etc.
636 * Called at initialisation of the PCI subsystem and by CardBus services.
637 * Returns 0 on success and -1 if unknown type of device (not normal, bridge
640 static int pci_setup_device(struct pci_dev * dev)
644 sprintf(pci_name(dev), "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
645 dev->bus->number, PCI_SLOT(dev->devfn), PCI_FUNC(dev->devfn));
647 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
648 class >>= 8; /* upper 3 bytes */
652 pr_debug("PCI: Found %s [%04x/%04x] %06x %02x\n", pci_name(dev),
653 dev->vendor, dev->device, class, dev->hdr_type);
655 /* "Unknown power state" */
656 dev->current_state = PCI_UNKNOWN;
658 /* Early fixups, before probing the BARs */
659 pci_fixup_device(pci_fixup_early, dev);
660 class = dev->class >> 8;
662 switch (dev->hdr_type) { /* header type */
663 case PCI_HEADER_TYPE_NORMAL: /* standard header */
664 if (class == PCI_CLASS_BRIDGE_PCI)
667 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
668 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
669 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
672 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
673 if (class != PCI_CLASS_BRIDGE_PCI)
675 /* The PCI-to-PCI bridge spec requires that subtractive
676 decoding (i.e. transparent) bridge must have programming
677 interface code of 0x01. */
679 dev->transparent = ((dev->class & 0xff) == 1);
680 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
683 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
684 if (class != PCI_CLASS_BRIDGE_CARDBUS)
687 pci_read_bases(dev, 1, 0);
688 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
689 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
692 default: /* unknown header */
693 printk(KERN_ERR "PCI: device %s has unknown header type %02x, ignoring.\n",
694 pci_name(dev), dev->hdr_type);
698 printk(KERN_ERR "PCI: %s: class %x doesn't match header type %02x. Ignoring class.\n",
699 pci_name(dev), class, dev->hdr_type);
700 dev->class = PCI_CLASS_NOT_DEFINED;
703 /* We found a fine healthy device, go go go... */
708 * pci_release_dev - free a pci device structure when all users of it are finished.
709 * @dev: device that's been disconnected
711 * Will be called only by the device core when all users of this pci device are
714 static void pci_release_dev(struct device *dev)
716 struct pci_dev *pci_dev;
718 pci_dev = to_pci_dev(dev);
723 * pci_cfg_space_size - get the configuration space size of the PCI device.
726 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
727 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
728 * access it. Maybe we don't have a way to generate extended config space
729 * accesses, or the device is behind a reverse Express bridge. So we try
730 * reading the dword at 0x100 which must either be 0 or a valid extended
733 int pci_cfg_space_size(struct pci_dev *dev)
738 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
740 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
744 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
745 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
749 if (pci_read_config_dword(dev, 256, &status) != PCIBIOS_SUCCESSFUL)
751 if (status == 0xffffffff)
754 return PCI_CFG_SPACE_EXP_SIZE;
757 return PCI_CFG_SPACE_SIZE;
760 static void pci_release_bus_bridge_dev(struct device *dev)
766 * Read the config data for a PCI device, sanity-check it
767 * and fill in the dev structure...
769 static struct pci_dev * __devinit
770 pci_scan_device(struct pci_bus *bus, int devfn)
777 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
780 /* some broken boards return 0 or ~0 if a slot is empty: */
781 if (l == 0xffffffff || l == 0x00000000 ||
782 l == 0x0000ffff || l == 0xffff0000)
785 /* Configuration request Retry Status */
786 while (l == 0xffff0001) {
789 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
791 /* Card hasn't responded in 60 seconds? Must be stuck. */
792 if (delay > 60 * 1000) {
793 printk(KERN_WARNING "Device %04x:%02x:%02x.%d not "
794 "responding\n", pci_domain_nr(bus),
795 bus->number, PCI_SLOT(devfn),
801 if (pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type))
804 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
809 dev->sysdata = bus->sysdata;
810 dev->dev.parent = bus->bridge;
811 dev->dev.bus = &pci_bus_type;
813 dev->hdr_type = hdr_type & 0x7f;
814 dev->multifunction = !!(hdr_type & 0x80);
815 dev->vendor = l & 0xffff;
816 dev->device = (l >> 16) & 0xffff;
817 dev->cfg_size = pci_cfg_space_size(dev);
818 dev->error_state = pci_channel_io_normal;
820 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
821 set this higher, assuming the system even supports it. */
822 dev->dma_mask = 0xffffffff;
823 if (pci_setup_device(dev) < 0) {
831 void __devinit pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
833 device_initialize(&dev->dev);
834 dev->dev.release = pci_release_dev;
837 dev->dev.dma_mask = &dev->dma_mask;
838 dev->dev.coherent_dma_mask = 0xffffffffull;
840 /* Fix up broken headers */
841 pci_fixup_device(pci_fixup_header, dev);
844 * Add the device to our list of discovered devices
845 * and the bus list for fixup functions, etc.
847 INIT_LIST_HEAD(&dev->global_list);
848 down_write(&pci_bus_sem);
849 list_add_tail(&dev->bus_list, &bus->devices);
850 up_write(&pci_bus_sem);
853 struct pci_dev * __devinit
854 pci_scan_single_device(struct pci_bus *bus, int devfn)
858 dev = pci_scan_device(bus, devfn);
862 pci_device_add(dev, bus);
863 pci_scan_msi_device(dev);
869 * pci_scan_slot - scan a PCI slot on a bus for devices.
870 * @bus: PCI bus to scan
871 * @devfn: slot number to scan (must have zero function.)
873 * Scan a PCI slot on the specified PCI bus for devices, adding
874 * discovered devices to the @bus->devices list. New devices
875 * will have an empty dev->global_list head.
877 int __devinit pci_scan_slot(struct pci_bus *bus, int devfn)
882 scan_all_fns = pcibios_scan_all_fns(bus, devfn);
884 for (func = 0; func < 8; func++, devfn++) {
887 dev = pci_scan_single_device(bus, devfn);
892 * If this is a single function device,
893 * don't scan past the first function.
895 if (!dev->multifunction) {
897 dev->multifunction = 1;
903 if (func == 0 && !scan_all_fns)
910 unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus)
912 unsigned int devfn, pass, max = bus->secondary;
915 pr_debug("PCI: Scanning bus %04x:%02x\n", pci_domain_nr(bus), bus->number);
917 /* Go find them, Rover! */
918 for (devfn = 0; devfn < 0x100; devfn += 8)
919 pci_scan_slot(bus, devfn);
922 * After performing arch-dependent fixup of the bus, look behind
923 * all PCI-to-PCI bridges on this bus.
925 pr_debug("PCI: Fixups for bus %04x:%02x\n", pci_domain_nr(bus), bus->number);
926 pcibios_fixup_bus(bus);
927 for (pass=0; pass < 2; pass++)
928 list_for_each_entry(dev, &bus->devices, bus_list) {
929 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
930 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
931 max = pci_scan_bridge(bus, dev, max, pass);
935 * We've scanned the bus and so we know all about what's on
936 * the other side of any bridges that may be on this bus plus
939 * Return how far we've got finding sub-buses.
941 pr_debug("PCI: Bus scan for %04x:%02x returning with max=%02x\n",
942 pci_domain_nr(bus), bus->number, max);
946 unsigned int __devinit pci_do_scan_bus(struct pci_bus *bus)
950 max = pci_scan_child_bus(bus);
953 * Make the discovered devices available.
955 pci_bus_add_devices(bus);
960 struct pci_bus * __devinit pci_create_bus(struct device *parent,
961 int bus, struct pci_ops *ops, void *sysdata)
971 dev = kmalloc(sizeof(*dev), GFP_KERNEL);
977 b->sysdata = sysdata;
980 if (pci_find_bus(pci_domain_nr(b), bus)) {
981 /* If we already got to this bus through a different bridge, ignore it */
982 pr_debug("PCI: Bus %04x:%02x already known\n", pci_domain_nr(b), bus);
986 down_write(&pci_bus_sem);
987 list_add_tail(&b->node, &pci_root_buses);
988 up_write(&pci_bus_sem);
990 memset(dev, 0, sizeof(*dev));
991 dev->parent = parent;
992 dev->release = pci_release_bus_bridge_dev;
993 sprintf(dev->bus_id, "pci%04x:%02x", pci_domain_nr(b), bus);
994 error = device_register(dev);
997 b->bridge = get_device(dev);
999 b->class_dev.class = &pcibus_class;
1000 sprintf(b->class_dev.class_id, "%04x:%02x", pci_domain_nr(b), bus);
1001 error = class_device_register(&b->class_dev);
1003 goto class_dev_reg_err;
1004 error = class_device_create_file(&b->class_dev, &class_device_attr_cpuaffinity);
1006 goto class_dev_create_file_err;
1008 /* Create legacy_io and legacy_mem files for this bus */
1009 pci_create_legacy_files(b);
1011 error = sysfs_create_link(&b->class_dev.kobj, &b->bridge->kobj, "bridge");
1013 goto sys_create_link_err;
1015 b->number = b->secondary = bus;
1016 b->resource[0] = &ioport_resource;
1017 b->resource[1] = &iomem_resource;
1021 sys_create_link_err:
1022 class_device_remove_file(&b->class_dev, &class_device_attr_cpuaffinity);
1023 class_dev_create_file_err:
1024 class_device_unregister(&b->class_dev);
1026 device_unregister(dev);
1028 down_write(&pci_bus_sem);
1030 up_write(&pci_bus_sem);
1036 EXPORT_SYMBOL_GPL(pci_create_bus);
1038 struct pci_bus * __devinit pci_scan_bus_parented(struct device *parent,
1039 int bus, struct pci_ops *ops, void *sysdata)
1043 b = pci_create_bus(parent, bus, ops, sysdata);
1045 b->subordinate = pci_scan_child_bus(b);
1048 EXPORT_SYMBOL(pci_scan_bus_parented);
1050 #ifdef CONFIG_HOTPLUG
1051 EXPORT_SYMBOL(pci_add_new_bus);
1052 EXPORT_SYMBOL(pci_do_scan_bus);
1053 EXPORT_SYMBOL(pci_scan_slot);
1054 EXPORT_SYMBOL(pci_scan_bridge);
1055 EXPORT_SYMBOL(pci_scan_single_device);
1056 EXPORT_SYMBOL_GPL(pci_scan_child_bus);