2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
6 * Copyright (C) 1994 - 2000, 2001, 2003 Ralf Baechle
7 * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
8 * Copyright (C) 2001 MIPS Technologies, Inc.
9 * Copyright (C) 2002 Maciej W. Rozycki
11 #include <linux/config.h>
12 #include <linux/init.h>
15 #include <asm/asmmacro.h>
16 #include <asm/cacheops.h>
17 #include <asm/regdef.h>
18 #include <asm/fpregdef.h>
19 #include <asm/mipsregs.h>
20 #include <asm/stackframe.h>
23 #define PANIC_PIC(msg) \
36 NESTED(except_vec0_generic, 0, sp)
37 PANIC_PIC("Exception vector 0 called")
38 END(except_vec0_generic)
40 NESTED(except_vec1_generic, 0, sp)
41 PANIC_PIC("Exception vector 1 called")
42 END(except_vec1_generic)
45 * General exception vector for all other CPUs.
47 * Be careful when changing this, it has to be at most 128 bytes
48 * to fit into space reserved for the exception handler.
50 NESTED(except_vec3_generic, 0, sp)
53 #if R5432_CP0_INTERRUPT_WAR
61 PTR_L k0, exception_handlers(k1)
64 END(except_vec3_generic)
67 * General exception handler for CPUs with virtual coherency exception.
69 * Be careful when changing this, it has to be at most 256 (as a special
70 * exception) bytes to fit into space reserved for the exception handler.
72 NESTED(except_vec3_r4000, 0, sp)
82 beq k1, k0, handle_vced
84 beq k1, k0, handle_vcei
89 PTR_L k0, exception_handlers(k1)
93 * Big shit, we now may have two dirty primary cache lines for the same
94 * physical address. We can safely invalidate the line pointed to by
95 * c0_badvaddr because after return from this exception handler the
96 * load / store will be re-executed.
100 li k1, -4 # Is this ...
101 and k0, k1 # ... really needed?
103 cache Index_Store_Tag_D, (k0)
104 cache Hit_Writeback_Inv_SD, (k0)
105 #ifdef CONFIG_PROC_FS
106 PTR_LA k0, vced_count
114 MFC0 k0, CP0_BADVADDR
115 cache Hit_Writeback_Inv_SD, (k0) # also cleans pi
116 #ifdef CONFIG_PROC_FS
117 PTR_LA k0, vcei_count
124 END(except_vec3_r4000)
129 NESTED(handle_int, PT_SIZE, sp)
133 PTR_LA ra, ret_from_irq
141 * Special interrupt vector for MIPS64 ISA & embedded MIPS processors.
142 * This is a dedicated interrupt exception vector which reduces the
143 * interrupt processing overhead. The jump instruction will be replaced
144 * at the initialization time.
146 * Be careful when changing this, it has to be at most 128 bytes
147 * to fit into space reserved for the exception handler.
149 NESTED(except_vec4, 0, sp)
150 1: j 1b /* Dummy, will be replaced */
154 * EJTAG debug exception handler.
155 * The EJTAG debug exception entry point is 0xbfc00480, which
156 * normally is in the boot PROM, so the boot PROM must do a
157 * unconditional jump to this vector.
159 NESTED(except_vec_ejtag_debug, 0, sp)
160 j ejtag_debug_handler
161 END(except_vec_ejtag_debug)
166 * Vectored interrupt handler.
167 * This prototype is copied to ebase + n*IntCtl.VS and patched
168 * to invoke the handler
170 NESTED(except_vec_vi, 0, sp)
175 #ifdef CONFIG_MIPS_MT_SMTC
177 * To keep from blindly blocking *all* interrupts
178 * during service by SMTC kernel, we also want to
179 * pass the IM value to be cleared.
181 EXPORT(except_vec_vi_mori)
183 #endif /* CONFIG_MIPS_MT_SMTC */
184 EXPORT(except_vec_vi_lui)
185 lui v0, 0 /* Patched */
186 j except_vec_vi_handler
187 EXPORT(except_vec_vi_ori)
188 ori v0, 0 /* Patched */
191 EXPORT(except_vec_vi_end)
194 * Common Vectored Interrupt code
195 * Complete the register saves and invoke the handler which is passed in $v0
197 NESTED(except_vec_vi_handler, 0, sp)
200 #ifdef CONFIG_MIPS_MT_SMTC
202 * SMTC has an interesting problem that interrupts are level-triggered,
203 * and the CLI macro will clear EXL, potentially causing a duplicate
204 * interrupt service invocation. So we need to clear the associated
205 * IM bit of Status prior to doing CLI, and restore it after the
206 * service routine has been invoked - we must assume that the
207 * service routine will have cleared the state, and any active
208 * level represents a new or otherwised unserviced event...
212 mfc0 t2, CP0_TCCONTEXT
214 mtc0 t0, CP0_TCCONTEXT
218 #endif /* CONFIG_MIPS_MT_SMTC */
223 END(except_vec_vi_handler)
226 * EJTAG debug exception handler.
228 NESTED(ejtag_debug_handler, PT_SIZE, sp)
234 sll k0, k0, 30 # Check for SDBBP.
235 bgez k0, ejtag_return
237 PTR_LA k0, ejtag_debug_buffer
241 jal ejtag_exception_handler
243 PTR_LA k0, ejtag_debug_buffer
251 END(ejtag_debug_handler)
254 * This buffer is reserved for the use of the EJTAG debug
258 EXPORT(ejtag_debug_buffer)
265 * NMI debug exception handler for MIPS reference boards.
266 * The NMI debug exception entry point is 0xbfc00000, which
267 * normally is in the boot PROM, so the boot PROM must do a
268 * unconditional jump to this vector.
270 NESTED(except_vec_nmi, 0, sp)
276 NESTED(nmi_handler, PT_SIZE, sp)
281 jal nmi_exception_handler
288 .macro __build_clear_none
291 .macro __build_clear_sti
295 .macro __build_clear_cli
299 .macro __build_clear_fpe
307 .macro __build_clear_ade
308 MFC0 t0, CP0_BADVADDR
309 PTR_S t0, PT_BVADDR(sp)
313 .macro __BUILD_silent exception
316 /* Gas tries to parse the PRINT argument as a string containing
317 string escapes and emits bogus warnings if it believes to
318 recognize an unknown escape code. So make the arguments
319 start with an n and gas will believe \n is ok ... */
320 .macro __BUILD_verbose nexception
321 LONG_L a1, PT_EPC(sp)
323 PRINT("Got \nexception at %08lx\012")
326 PRINT("Got \nexception at %016lx\012")
330 .macro __BUILD_count exception
331 LONG_L t0,exception_count_\exception
333 LONG_S t0,exception_count_\exception
334 .comm exception_count\exception, 8, 8
337 .macro __BUILD_HANDLER exception handler clear verbose ext
339 NESTED(handle_\exception, PT_SIZE, sp)
342 FEXPORT(handle_\exception\ext)
345 __BUILD_\verbose \exception
349 END(handle_\exception)
352 .macro BUILD_HANDLER exception handler clear verbose
353 __BUILD_HANDLER \exception \handler \clear \verbose _int
356 BUILD_HANDLER adel ade ade silent /* #4 */
357 BUILD_HANDLER ades ade ade silent /* #5 */
358 BUILD_HANDLER ibe be cli silent /* #6 */
359 BUILD_HANDLER dbe be cli silent /* #7 */
360 BUILD_HANDLER bp bp sti silent /* #9 */
361 BUILD_HANDLER ri ri sti silent /* #10 */
362 BUILD_HANDLER cpu cpu sti silent /* #11 */
363 BUILD_HANDLER ov ov sti silent /* #12 */
364 BUILD_HANDLER tr tr sti silent /* #13 */
365 BUILD_HANDLER fpe fpe fpe silent /* #15 */
366 BUILD_HANDLER mdmx mdmx sti silent /* #22 */
367 BUILD_HANDLER watch watch sti verbose /* #23 */
368 BUILD_HANDLER mcheck mcheck cli verbose /* #24 */
369 BUILD_HANDLER mt mt sti verbose /* #25 */
370 BUILD_HANDLER dsp dsp sti silent /* #26 */
371 BUILD_HANDLER reserved reserved sti verbose /* others */
374 /* A temporary overflow handler used by check_daddi(). */
378 BUILD_HANDLER daddi_ov daddi_ov none silent /* #12 */