2 * drivers/pcmcia/m32r_cfc.c
4 * Device driver for the CFC functionality of M32R.
6 * Copyright (c) 2001, 2002, 2003, 2004
7 * Hiroyuki Kondo, Naoto Sugai, Hayato Fujiwara
10 #include <linux/module.h>
11 #include <linux/moduleparam.h>
12 #include <linux/init.h>
13 #include <linux/config.h>
14 #include <linux/types.h>
15 #include <linux/fcntl.h>
16 #include <linux/string.h>
17 #include <linux/kernel.h>
18 #include <linux/errno.h>
19 #include <linux/timer.h>
20 #include <linux/sched.h>
21 #include <linux/slab.h>
22 #include <linux/ioport.h>
23 #include <linux/delay.h>
24 #include <linux/workqueue.h>
25 #include <linux/interrupt.h>
26 #include <linux/device.h>
27 #include <linux/bitops.h>
30 #include <asm/system.h>
32 #include <pcmcia/cs_types.h>
33 #include <pcmcia/ss.h>
34 #include <pcmcia/cs.h>
36 #undef MAX_IO_WIN /* FIXME */
38 #undef MAX_WIN /* FIXME */
44 static int m32r_cfc_debug;
45 module_param(m32r_cfc_debug, int, 0644);
46 #define debug(lvl, fmt, arg...) do { \
47 if (m32r_cfc_debug > (lvl)) \
48 printk(KERN_DEBUG "m32r_cfc: " fmt , ## arg); \
51 #define debug(n, args...) do { } while (0)
54 /* Poll status interval -- 0 means default to interrupt */
55 static int poll_interval = 0;
57 typedef enum pcc_space { as_none = 0, as_comm, as_attr, as_io } pcc_as_t;
59 typedef struct pcc_socket {
61 struct pcmcia_socket socket;
65 u_long base; /* PCC register base */
66 u_char cs_irq1, cs_irq2, intr;
67 pccard_io_map io_map[MAX_IO_WIN];
68 pccard_mem_map mem_map[MAX_WIN];
71 pcc_as_t current_space;
74 struct proc_dir_entry *proc;
78 static int pcc_sockets = 0;
79 static pcc_socket_t socket[M32R_MAX_PCC] = {
83 /*====================================================================*/
85 static unsigned int pcc_get(u_short, unsigned int);
86 static void pcc_set(u_short, unsigned int , unsigned int );
88 static DEFINE_SPINLOCK(pcc_lock);
90 #if !defined(CONFIG_PLAT_USRV)
91 static inline u_long pcc_port2addr(unsigned long port, int size) {
95 if (size == 1) { /* byte access */
98 addr = CFC_IO_MAPBASE_BYTE - CFC_IOPORT_BASE + odd + port;
100 addr = CFC_IO_MAPBASE_WORD - CFC_IOPORT_BASE + port;
104 #else /* CONFIG_PLAT_USRV */
105 static inline u_long pcc_port2addr(unsigned long port, int size) {
107 u_long addr = ((port - CFC_IOPORT_BASE) & 0xf000) << 8;
109 if (size == 1) { /* byte access */
113 addr = (addr | CFC_IO_MAPBASE_BYTE) + odd + (port & 0xfff);
114 } else if (size == 2) /* word access */
115 addr = (addr | CFC_IO_MAPBASE_WORD) + (port & 0xfff);
119 #endif /* CONFIG_PLAT_USRV */
121 void pcc_ioread_byte(int sock, unsigned long port, void *buf, size_t size,
122 size_t nmemb, int flag)
125 unsigned char *bp = (unsigned char *)buf;
128 debug(3, "m32r_cfc: pcc_ioread_byte: sock=%d, port=%#lx, buf=%p, "
129 "size=%u, nmemb=%d, flag=%d\n",
130 sock, port, buf, size, nmemb, flag);
132 addr = pcc_port2addr(port, 1);
134 printk("m32r_cfc:ioread_byte null port :%#lx\n",port);
137 debug(3, "m32r_cfc: pcc_ioread_byte: addr=%#lx\n", addr);
139 spin_lock_irqsave(&pcc_lock, flags);
143 spin_unlock_irqrestore(&pcc_lock, flags);
146 void pcc_ioread_word(int sock, unsigned long port, void *buf, size_t size,
147 size_t nmemb, int flag)
150 unsigned short *bp = (unsigned short *)buf;
153 debug(3, "m32r_cfc: pcc_ioread_word: sock=%d, port=%#lx, "
154 "buf=%p, size=%u, nmemb=%d, flag=%d\n",
155 sock, port, buf, size, nmemb, flag);
158 printk("m32r_cfc: ioread_word :illigal size %u : %#lx\n", size,
161 printk("m32r_cfc: ioread_word :insw \n");
163 addr = pcc_port2addr(port, 2);
165 printk("m32r_cfc:ioread_word null port :%#lx\n",port);
168 debug(3, "m32r_cfc: pcc_ioread_word: addr=%#lx\n", addr);
170 spin_lock_irqsave(&pcc_lock, flags);
174 spin_unlock_irqrestore(&pcc_lock, flags);
177 void pcc_iowrite_byte(int sock, unsigned long port, void *buf, size_t size,
178 size_t nmemb, int flag)
181 unsigned char *bp = (unsigned char *)buf;
184 debug(3, "m32r_cfc: pcc_iowrite_byte: sock=%d, port=%#lx, "
185 "buf=%p, size=%u, nmemb=%d, flag=%d\n",
186 sock, port, buf, size, nmemb, flag);
189 addr = pcc_port2addr(port, 1);
191 printk("m32r_cfc:iowrite_byte null port:%#lx\n",port);
194 debug(3, "m32r_cfc: pcc_iowrite_byte: addr=%#lx\n", addr);
196 spin_lock_irqsave(&pcc_lock, flags);
199 spin_unlock_irqrestore(&pcc_lock, flags);
202 void pcc_iowrite_word(int sock, unsigned long port, void *buf, size_t size,
203 size_t nmemb, int flag)
206 unsigned short *bp = (unsigned short *)buf;
209 debug(3, "m32r_cfc: pcc_iowrite_word: sock=%d, port=%#lx, "
210 "buf=%p, size=%u, nmemb=%d, flag=%d\n",
211 sock, port, buf, size, nmemb, flag);
214 printk("m32r_cfc: iowrite_word :illigal size %u : %#lx\n",
217 printk("m32r_cfc: iowrite_word :outsw \n");
219 addr = pcc_port2addr(port, 2);
221 printk("m32r_cfc:iowrite_word null addr :%#lx\n",port);
226 printk("m32r_cfc:iowrite_word port addr (%#lx):%#lx\n", port,
231 debug(3, "m32r_cfc: pcc_iowrite_word: addr=%#lx\n", addr);
233 spin_lock_irqsave(&pcc_lock, flags);
236 spin_unlock_irqrestore(&pcc_lock, flags);
239 /*====================================================================*/
241 #define IS_REGISTERED 0x2000
242 #define IS_ALIVE 0x8000
244 typedef struct pcc_t {
249 static pcc_t pcc[] = {
250 #if !defined(CONFIG_PLAT_USRV)
251 { "m32r_cfc", 0 }, { "", 0 },
252 #else /* CONFIG_PLAT_USRV */
253 { "m32r_cfc", 0 }, { "m32r_cfc", 0 }, { "m32r_cfc", 0 },
254 { "m32r_cfc", 0 }, { "m32r_cfc", 0 }, { "", 0 },
255 #endif /* CONFIG_PLAT_USRV */
258 static irqreturn_t pcc_interrupt(int, void *, struct pt_regs *);
260 /*====================================================================*/
262 static struct timer_list poll_timer;
264 static unsigned int pcc_get(u_short sock, unsigned int reg)
266 unsigned int val = inw(reg);
267 debug(3, "m32r_cfc: pcc_get: reg(0x%08x)=0x%04x\n", reg, val);
272 static void pcc_set(u_short sock, unsigned int reg, unsigned int data)
275 debug(3, "m32r_cfc: pcc_set: reg(0x%08x)=0x%04x\n", reg, data);
278 /*======================================================================
280 See if a card is present, powered up, in IO mode, and already
281 bound to a (non PC Card) Linux driver. We leave these alone.
283 We make an exception for cards that seem to be serial devices.
285 ======================================================================*/
287 static int __init is_alive(u_short sock)
291 debug(3, "m32r_cfc: is_alive:\n");
294 stat = pcc_get(sock, (unsigned int)PLD_CFSTS);
297 printk("Card is detected at socket %d : stat = 0x%08x\n", sock, stat);
298 debug(3, "m32r_cfc: is_alive: sock stat is 0x%04x\n", stat);
303 static void add_pcc_socket(ulong base, int irq, ulong mapaddr, kio_addr_t ioaddr)
305 pcc_socket_t *t = &socket[pcc_sockets];
307 debug(3, "m32r_cfc: add_pcc_socket: base=%#lx, irq=%d, "
308 "mapaddr=%#lx, ioaddr=%08x\n",
309 base, irq, mapaddr, ioaddr);
313 t->mapaddr = mapaddr;
314 #if !defined(CONFIG_PLAT_USRV)
317 t->cs_irq1 = irq; // insert irq
318 t->cs_irq2 = irq + 1; // eject irq
319 #else /* CONFIG_PLAT_USRV */
322 t->cs_irq1 = 0; // insert irq
323 t->cs_irq2 = 0; // eject irq
324 #endif /* CONFIG_PLAT_USRV */
326 if (is_alive(pcc_sockets))
327 t->flags |= IS_ALIVE;
330 #if !defined(CONFIG_PLAT_USRV)
331 request_region((unsigned int)PLD_CFRSTCR, 0x20, "m32r_cfc");
332 #else /* CONFIG_PLAT_USRV */
334 unsigned int reg_base;
336 reg_base = (unsigned int)PLD_CFRSTCR;
337 reg_base |= pcc_sockets << 8;
338 request_region(reg_base, 0x20, "m32r_cfc");
340 #endif /* CONFIG_PLAT_USRV */
341 printk(KERN_INFO " %s ", pcc[pcc_sockets].name);
342 printk("pcc at 0x%08lx\n", t->base);
344 /* Update socket interrupt information, capabilities */
345 t->socket.features |= (SS_CAP_PCCARD | SS_CAP_STATIC_MAP);
346 t->socket.map_size = M32R_PCC_MAPSIZE;
347 t->socket.io_offset = ioaddr; /* use for io access offset */
348 t->socket.irq_mask = 0;
349 #if !defined(CONFIG_PLAT_USRV)
350 t->socket.pci_irq = PLD_IRQ_CFIREQ ; /* card interrupt */
351 #else /* CONFIG_PLAT_USRV */
352 t->socket.pci_irq = PLD_IRQ_CF0 + pcc_sockets;
353 #endif /* CONFIG_PLAT_USRV */
355 #ifndef CONFIG_PLAT_USRV
356 /* insert interrupt */
357 request_irq(irq, pcc_interrupt, 0, "m32r_cfc", pcc_interrupt);
358 /* eject interrupt */
359 request_irq(irq+1, pcc_interrupt, 0, "m32r_cfc", pcc_interrupt);
361 debug(3, "m32r_cfc: enable CFMSK, RDYSEL\n");
362 pcc_set(pcc_sockets, (unsigned int)PLD_CFIMASK, 0x01);
363 #endif /* CONFIG_PLAT_USRV */
364 #if defined(CONFIG_PLAT_M32700UT) || defined(CONFIG_PLAT_USRV) || defined(CONFIG_PLAT_OPSPUT)
365 pcc_set(pcc_sockets, (unsigned int)PLD_CFCR1, 0x0200);
373 /*====================================================================*/
375 static irqreturn_t pcc_interrupt(int irq, void *dev, struct pt_regs *regs)
381 debug(3, "m32r_cfc: pcc_interrupt: irq=%d, dev=%p, regs=%p\n",
383 for (i = 0; i < pcc_sockets; i++) {
384 if (socket[i].cs_irq1 != irq && socket[i].cs_irq2 != irq)
388 debug(3, "m32r_cfc: pcc_interrupt: socket %d irq 0x%02x ",
390 events |= SS_DETECT; /* insert or eject */
392 pcmcia_parse_events(&socket[i].socket, events);
394 debug(3, "m32r_cfc: pcc_interrupt: done\n");
396 return IRQ_RETVAL(handled);
397 } /* pcc_interrupt */
399 static void pcc_interrupt_wrapper(u_long data)
401 debug(3, "m32r_cfc: pcc_interrupt_wrapper:\n");
402 pcc_interrupt(0, NULL, NULL);
403 init_timer(&poll_timer);
404 poll_timer.expires = jiffies + poll_interval;
405 add_timer(&poll_timer);
408 /*====================================================================*/
410 static int _pcc_get_status(u_short sock, u_int *value)
414 debug(3, "m32r_cfc: _pcc_get_status:\n");
415 status = pcc_get(sock, (unsigned int)PLD_CFSTS);
416 *value = (status) ? SS_DETECT : 0;
417 debug(3, "m32r_cfc: _pcc_get_status: status=0x%08x\n", status);
419 #if defined(CONFIG_PLAT_M32700UT) || defined(CONFIG_PLAT_USRV) || defined(CONFIG_PLAT_OPSPUT)
421 /* enable CF power */
422 status = inw((unsigned int)PLD_CPCR);
423 if (!(status & PLD_CPCR_CF)) {
424 debug(3, "m32r_cfc: _pcc_get_status: "
425 "power on (CPCR=0x%08x)\n", status);
426 status |= PLD_CPCR_CF;
427 outw(status, (unsigned int)PLD_CPCR);
430 *value |= SS_POWERON;
432 pcc_set(sock, (unsigned int)PLD_CFBUFCR,0);/* enable buffer */
435 *value |= SS_READY; /* always ready */
438 /* disable CF power */
439 status = inw((unsigned int)PLD_CPCR);
440 status &= ~PLD_CPCR_CF;
441 outw(status, (unsigned int)PLD_CPCR);
443 debug(3, "m32r_cfc: _pcc_get_status: "
444 "power off (CPCR=0x%08x)\n", status);
446 #elif defined(CONFIG_PLAT_MAPPI2) || defined(CONFIG_PLAT_MAPPI3)
448 status = pcc_get(sock, (unsigned int)PLD_CPCR);
449 if (status == 0) { /* power off */
450 pcc_set(sock, (unsigned int)PLD_CPCR, 1);
451 pcc_set(sock, (unsigned int)PLD_CFBUFCR,0); /* force buffer off for ZA-36 */
454 *value |= SS_POWERON;
456 pcc_set(sock, (unsigned int)PLD_CFBUFCR,0);
458 pcc_set(sock, (unsigned int)PLD_CFRSTCR, 0x0101);
459 udelay(25); /* for IDE reset */
460 pcc_set(sock, (unsigned int)PLD_CFRSTCR, 0x0100);
461 mdelay(2); /* for IDE reset */
466 /* disable CF power */
467 pcc_set(sock, (unsigned int)PLD_CPCR, 0);
469 debug(3, "m32r_cfc: _pcc_get_status: "
470 "power off (CPCR=0x%08x)\n", status);
473 #error no platform configuration
475 debug(3, "m32r_cfc: _pcc_get_status: GetStatus(%d) = %#4.4x\n",
480 /*====================================================================*/
482 static int _pcc_get_socket(u_short sock, socket_state_t *state)
484 // pcc_socket_t *t = &socket[sock];
487 state->csc_mask = SS_DETECT;
488 state->csc_mask |= SS_READY;
490 state->Vcc = 33; /* 3.3V fixed */
493 debug(3, "m32r_cfc: GetSocket(%d) = flags %#3.3x, Vcc %d, Vpp %d, "
494 "io_irq %d, csc_mask %#2.2x\n", sock, state->flags,
495 state->Vcc, state->Vpp, state->io_irq, state->csc_mask);
499 /*====================================================================*/
501 static int _pcc_set_socket(u_short sock, socket_state_t *state)
503 debug(3, "m32r_cfc: SetSocket(%d, flags %#3.3x, Vcc %d, Vpp %d, "
504 "io_irq %d, csc_mask %#2.2x)\n", sock, state->flags,
505 state->Vcc, state->Vpp, state->io_irq, state->csc_mask);
507 #if defined(CONFIG_PLAT_M32700UT) || defined(CONFIG_PLAT_USRV) || defined(CONFIG_PLAT_OPSPUT) || defined(CONFIG_PLAT_MAPPI2) || defined(CONFIG_PLAT_MAPPI3)
509 if ((state->Vcc != 50) && (state->Vcc != 33))
511 /* accept 5V and 3.3V */
514 if (state->flags & SS_RESET) {
515 debug(3, ":RESET\n");
516 pcc_set(sock,(unsigned int)PLD_CFRSTCR,0x101);
518 pcc_set(sock,(unsigned int)PLD_CFRSTCR,0x100);
520 if (state->flags & SS_OUTPUT_ENA){
521 debug(3, ":OUTPUT_ENA\n");
523 pcc_set(sock,(unsigned int)PLD_CFBUFCR,0);
525 pcc_set(sock,(unsigned int)PLD_CFBUFCR,1);
529 if(state->flags & SS_IOCARD){
532 if (state->flags & SS_PWR_AUTO) {
533 debug(3, ":PWR_AUTO");
535 if (state->csc_mask & SS_DETECT)
536 debug(3, ":csc-SS_DETECT");
537 if (state->flags & SS_IOCARD) {
538 if (state->csc_mask & SS_STSCHG)
541 if (state->csc_mask & SS_BATDEAD)
542 debug(3, ":BATDEAD");
543 if (state->csc_mask & SS_BATWARN)
544 debug(3, ":BATWARN");
545 if (state->csc_mask & SS_READY)
553 /*====================================================================*/
555 static int _pcc_set_io_map(u_short sock, struct pccard_io_map *io)
559 debug(3, "m32r_cfc: SetIOMap(%d, %d, %#2.2x, %d ns, "
560 "%#lx-%#lx)\n", sock, io->map, io->flags,
561 io->speed, io->start, io->stop);
567 /*====================================================================*/
569 static int _pcc_set_mem_map(u_short sock, struct pccard_mem_map *mem)
572 u_char map = mem->map;
574 pcc_socket_t *t = &socket[sock];
576 debug(3, "m32r_cfc: SetMemMap(%d, %d, %#2.2x, %d ns, "
577 "%#lx, %#x)\n", sock, map, mem->flags,
578 mem->speed, mem->static_start, mem->card_start);
583 if ((map > MAX_WIN) || (mem->card_start > 0x3ffffff)){
590 if ((mem->flags & MAP_ACTIVE) == 0) {
591 t->current_space = as_none;
598 if (mem->flags & MAP_ATTRIB) {
599 t->current_space = as_attr;
601 t->current_space = as_comm;
607 addr = t->mapaddr + (mem->card_start & M32R_PCC_MAPMASK);
608 mem->static_start = addr + mem->card_start;
614 #if 0 /* driver model ordering issue */
615 /*======================================================================
617 Routines for accessing socket information and register dumps via
620 ======================================================================*/
622 static ssize_t show_info(struct class_device *class_dev, char *buf)
624 pcc_socket_t *s = container_of(class_dev, struct pcc_socket,
627 return sprintf(buf, "type: %s\nbase addr: 0x%08lx\n",
628 pcc[s->type].name, s->base);
631 static ssize_t show_exca(struct class_device *class_dev, char *buf)
638 static CLASS_DEVICE_ATTR(info, S_IRUGO, show_info, NULL);
639 static CLASS_DEVICE_ATTR(exca, S_IRUGO, show_exca, NULL);
642 /*====================================================================*/
644 /* this is horribly ugly... proper locking needs to be done here at
646 #define LOCKED(x) do { \
648 unsigned long flags; \
649 spin_lock_irqsave(&pcc_lock, flags); \
651 spin_unlock_irqrestore(&pcc_lock, flags); \
656 static int pcc_get_status(struct pcmcia_socket *s, u_int *value)
658 unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
660 if (socket[sock].flags & IS_ALIVE) {
661 debug(3, "m32r_cfc: pcc_get_status: sock(%d) -EINVAL\n", sock);
665 debug(3, "m32r_cfc: pcc_get_status: sock(%d)\n", sock);
666 LOCKED(_pcc_get_status(sock, value));
669 static int pcc_get_socket(struct pcmcia_socket *s, socket_state_t *state)
671 unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
673 if (socket[sock].flags & IS_ALIVE) {
674 debug(3, "m32r_cfc: pcc_get_socket: sock(%d) -EINVAL\n", sock);
677 debug(3, "m32r_cfc: pcc_get_socket: sock(%d)\n", sock);
678 LOCKED(_pcc_get_socket(sock, state));
681 static int pcc_set_socket(struct pcmcia_socket *s, socket_state_t *state)
683 unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
685 if (socket[sock].flags & IS_ALIVE) {
686 debug(3, "m32r_cfc: pcc_set_socket: sock(%d) -EINVAL\n", sock);
689 debug(3, "m32r_cfc: pcc_set_socket: sock(%d)\n", sock);
690 LOCKED(_pcc_set_socket(sock, state));
693 static int pcc_set_io_map(struct pcmcia_socket *s, struct pccard_io_map *io)
695 unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
697 if (socket[sock].flags & IS_ALIVE) {
698 debug(3, "m32r_cfc: pcc_set_io_map: sock(%d) -EINVAL\n", sock);
701 debug(3, "m32r_cfc: pcc_set_io_map: sock(%d)\n", sock);
702 LOCKED(_pcc_set_io_map(sock, io));
705 static int pcc_set_mem_map(struct pcmcia_socket *s, struct pccard_mem_map *mem)
707 unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
709 if (socket[sock].flags & IS_ALIVE) {
710 debug(3, "m32r_cfc: pcc_set_mem_map: sock(%d) -EINVAL\n", sock);
713 debug(3, "m32r_cfc: pcc_set_mem_map: sock(%d)\n", sock);
714 LOCKED(_pcc_set_mem_map(sock, mem));
717 static int pcc_init(struct pcmcia_socket *s)
719 debug(3, "m32r_cfc: pcc_init()\n");
723 static struct pccard_operations pcc_operations = {
725 .get_status = pcc_get_status,
726 .get_socket = pcc_get_socket,
727 .set_socket = pcc_set_socket,
728 .set_io_map = pcc_set_io_map,
729 .set_mem_map = pcc_set_mem_map,
732 /*====================================================================*/
734 static int m32r_pcc_suspend(struct device *dev, pm_message_t state, u32 level)
737 if (level == SUSPEND_SAVE_STATE)
738 ret = pcmcia_socket_dev_suspend(dev, state);
742 static int m32r_pcc_resume(struct device *dev, u32 level)
745 if (level == RESUME_RESTORE_STATE)
746 ret = pcmcia_socket_dev_resume(dev);
751 static struct device_driver pcc_driver = {
753 .bus = &platform_bus_type,
754 .suspend = m32r_pcc_suspend,
755 .resume = m32r_pcc_resume,
758 static struct platform_device pcc_device = {
763 /*====================================================================*/
765 static int __init init_m32r_pcc(void)
769 ret = driver_register(&pcc_driver);
773 ret = platform_device_register(&pcc_device);
775 driver_unregister(&pcc_driver);
779 #if defined(CONFIG_PLAT_MAPPI2) || defined(CONFIG_PLAT_MAPPI3)
780 pcc_set(0, (unsigned int)PLD_CFCR0, 0x0f0f);
781 pcc_set(0, (unsigned int)PLD_CFCR1, 0x0200);
786 #if !defined(CONFIG_PLAT_USRV)
787 add_pcc_socket(M32R_PCC0_BASE, PLD_IRQ_CFC_INSERT, CFC_ATTR_MAPBASE,
789 #else /* CONFIG_PLAT_USRV */
794 for (i = 0 ; i < M32R_MAX_PCC ; i++) {
795 base = (ulong)PLD_CFRSTCR;
796 base = base | (i << 8);
797 ioaddr = (i + 1) << 12;
798 mapaddr = CFC_ATTR_MAPBASE | (i << 20);
799 add_pcc_socket(base, 0, mapaddr, ioaddr);
802 #endif /* CONFIG_PLAT_USRV */
804 if (pcc_sockets == 0) {
805 printk("socket is not found.\n");
806 platform_device_unregister(&pcc_device);
807 driver_unregister(&pcc_driver);
811 /* Set up interrupt handler(s) */
813 for (i = 0 ; i < pcc_sockets ; i++) {
814 socket[i].socket.dev.dev = &pcc_device.dev;
815 socket[i].socket.ops = &pcc_operations;
816 socket[i].socket.resource_ops = &pccard_nonstatic_ops;
817 socket[i].socket.owner = THIS_MODULE;
818 socket[i].number = i;
819 ret = pcmcia_register_socket(&socket[i].socket);
821 socket[i].flags |= IS_REGISTERED;
823 #if 0 /* driver model ordering issue */
824 class_device_create_file(&socket[i].socket.dev,
825 &class_device_attr_info);
826 class_device_create_file(&socket[i].socket.dev,
827 &class_device_attr_exca);
831 /* Finally, schedule a polling interrupt */
832 if (poll_interval != 0) {
833 poll_timer.function = pcc_interrupt_wrapper;
835 init_timer(&poll_timer);
836 poll_timer.expires = jiffies + poll_interval;
837 add_timer(&poll_timer);
841 } /* init_m32r_pcc */
843 static void __exit exit_m32r_pcc(void)
847 for (i = 0; i < pcc_sockets; i++)
848 if (socket[i].flags & IS_REGISTERED)
849 pcmcia_unregister_socket(&socket[i].socket);
851 platform_device_unregister(&pcc_device);
852 if (poll_interval != 0)
853 del_timer_sync(&poll_timer);
855 driver_unregister(&pcc_driver);
856 } /* exit_m32r_pcc */
858 module_init(init_m32r_pcc);
859 module_exit(exit_m32r_pcc);
860 MODULE_LICENSE("Dual MPL/GPL");
861 /*====================================================================*/