2 * Driver for DBRI sound chip found on Sparcs.
3 * Copyright (C) 2004, 2005 Martin Habets (mhabets@users.sourceforge.net)
5 * Converted to ring buffered version by Krzysztof Helt (krzysztof.h1@wp.pl)
7 * Based entirely upon drivers/sbus/audio/dbri.c which is:
8 * Copyright (C) 1997 Rudolf Koenig (rfkoenig@immd4.informatik.uni-erlangen.de)
9 * Copyright (C) 1998, 1999 Brent Baccala (baccala@freesoft.org)
11 * This is the low level driver for the DBRI & MMCODEC duo used for ISDN & AUDIO
12 * on Sun SPARCStation 10, 20, LX and Voyager models.
14 * - DBRI: AT&T T5900FX Dual Basic Rates ISDN Interface. It is a 32 channel
15 * data time multiplexer with ISDN support (aka T7259)
16 * Interfaces: SBus,ISDN NT & TE, CHI, 4 bits parallel.
17 * CHI: (spelled ki) Concentration Highway Interface (AT&T or Intel bus ?).
19 * - "STP 4000SBus Dual Basic Rate ISDN (DBRI) Transceiver" from
20 * Sparc Technology Business (courtesy of Sun Support)
21 * - Data sheet of the T7903, a newer but very similar ISA bus equivalent
22 * available from the Lucent (formerly AT&T microelectronics) home
24 * - http://www.freesoft.org/Linux/DBRI/
25 * - MMCODEC: Crystal Semiconductor CS4215 16 bit Multimedia Audio Codec
26 * Interfaces: CHI, Audio In & Out, 2 bits parallel
27 * Documentation: from the Crystal Semiconductor home page.
29 * The DBRI is a 32 pipe machine, each pipe can transfer some bits between
30 * memory and a serial device (long pipes, no. 0-15) or between two serial
31 * devices (short pipes, no. 16-31), or simply send a fixed data to a serial
32 * device (short pipes).
33 * A timeslot defines the bit-offset and no. of bits read from a serial device.
34 * The timeslots are linked to 6 circular lists, one for each direction for
35 * each serial device (NT,TE,CHI). A timeslot is associated to 1 or 2 pipes
36 * (the second one is a monitor/tee pipe, valid only for serial input).
38 * The mmcodec is connected via the CHI bus and needs the data & some
39 * parameters (volume, output selection) time multiplexed in 8 byte
40 * chunks. It also has a control mode, which serves for audio format setting.
42 * Looking at the CS4215 data sheet it is easy to set up 2 or 4 codecs on
43 * the same CHI bus, so I thought perhaps it is possible to use the on-board
44 * & the speakerbox codec simultaneously, giving 2 (not very independent :-)
45 * audio devices. But the SUN HW group decided against it, at least on my
46 * LX the speakerbox connector has at least 1 pin missing and 1 wrongly
49 * I've tried to stick to the following function naming conventions:
51 * cs4215_* CS4215 codec specific stuff
52 * dbri_* DBRI high-level stuff
53 * other DBRI low-level stuff
56 #include <linux/interrupt.h>
57 #include <linux/delay.h>
58 #include <linux/irq.h>
61 #include <sound/core.h>
62 #include <sound/pcm.h>
63 #include <sound/pcm_params.h>
64 #include <sound/info.h>
65 #include <sound/control.h>
66 #include <sound/initval.h>
70 #include <asm/atomic.h>
72 MODULE_AUTHOR("Rudolf Koenig, Brent Baccala and Martin Habets");
73 MODULE_DESCRIPTION("Sun DBRI");
74 MODULE_LICENSE("GPL");
75 MODULE_SUPPORTED_DEVICE("{{Sun,DBRI}}");
77 static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX; /* Index 0-MAX */
78 static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR; /* ID for this card */
79 /* Enable this card */
80 static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
82 module_param_array(index, int, NULL, 0444);
83 MODULE_PARM_DESC(index, "Index value for Sun DBRI soundcard.");
84 module_param_array(id, charp, NULL, 0444);
85 MODULE_PARM_DESC(id, "ID string for Sun DBRI soundcard.");
86 module_param_array(enable, bool, NULL, 0444);
87 MODULE_PARM_DESC(enable, "Enable Sun DBRI soundcard.");
98 static int dbri_debug;
99 module_param(dbri_debug, int, 0644);
100 MODULE_PARM_DESC(dbri_debug, "Debug value for Sun DBRI soundcard.");
103 static char *cmds[] = {
104 "WAIT", "PAUSE", "JUMP", "IIQ", "REX", "SDP", "CDP", "DTS",
105 "SSP", "CHI", "NT", "TE", "CDEC", "TEST", "CDM", "RESRV"
108 #define dprintk(a, x...) if (dbri_debug & a) printk(KERN_DEBUG x)
111 #define dprintk(a, x...) do { } while (0)
113 #endif /* DBRI_DEBUG */
115 #define DBRI_CMD(cmd, intr, value) ((cmd << 28) | \
119 /***************************************************************************
120 CS4215 specific definitions and structures
121 ****************************************************************************/
124 __u8 data[4]; /* Data mode: Time slots 5-8 */
125 __u8 ctrl[4]; /* Ctrl mode: Time slots 1-4 */
127 __u8 offset; /* Bit offset from frame sync to time slot 1 */
128 volatile __u32 status;
129 volatile __u32 version;
130 __u8 precision; /* In bits, either 8 or 16 */
131 __u8 channels; /* 1 or 2 */
138 /* Time Slot 1, Status register */
139 #define CS4215_CLB (1<<2) /* Control Latch Bit */
140 #define CS4215_OLB (1<<3) /* 1: line: 2.0V, speaker 4V */
141 /* 0: line: 2.8V, speaker 8V */
142 #define CS4215_MLB (1<<4) /* 1: Microphone: 20dB gain disabled */
143 #define CS4215_RSRVD_1 (1<<5)
145 /* Time Slot 2, Data Format Register */
146 #define CS4215_DFR_LINEAR16 0
147 #define CS4215_DFR_ULAW 1
148 #define CS4215_DFR_ALAW 2
149 #define CS4215_DFR_LINEAR8 3
150 #define CS4215_DFR_STEREO (1<<2)
156 { 8000, (1 << 4), (0 << 3) },
157 { 16000, (1 << 4), (1 << 3) },
158 { 27429, (1 << 4), (2 << 3) }, /* Actually 24428.57 */
159 { 32000, (1 << 4), (3 << 3) },
160 /* { NA, (1 << 4), (4 << 3) }, */
161 /* { NA, (1 << 4), (5 << 3) }, */
162 { 48000, (1 << 4), (6 << 3) },
163 { 9600, (1 << 4), (7 << 3) },
164 { 5512, (2 << 4), (0 << 3) }, /* Actually 5512.5 */
165 { 11025, (2 << 4), (1 << 3) },
166 { 18900, (2 << 4), (2 << 3) },
167 { 22050, (2 << 4), (3 << 3) },
168 { 37800, (2 << 4), (4 << 3) },
169 { 44100, (2 << 4), (5 << 3) },
170 { 33075, (2 << 4), (6 << 3) },
171 { 6615, (2 << 4), (7 << 3) },
175 #define CS4215_HPF (1<<7) /* High Pass Filter, 1: Enabled */
177 #define CS4215_12_MASK 0xfcbf /* Mask off reserved bits in slot 1 & 2 */
179 /* Time Slot 3, Serial Port Control register */
180 #define CS4215_XEN (1<<0) /* 0: Enable serial output */
181 #define CS4215_XCLK (1<<1) /* 1: Master mode: Generate SCLK */
182 #define CS4215_BSEL_64 (0<<2) /* Bitrate: 64 bits per frame */
183 #define CS4215_BSEL_128 (1<<2)
184 #define CS4215_BSEL_256 (2<<2)
185 #define CS4215_MCK_MAST (0<<4) /* Master clock */
186 #define CS4215_MCK_XTL1 (1<<4) /* 24.576 MHz clock source */
187 #define CS4215_MCK_XTL2 (2<<4) /* 16.9344 MHz clock source */
188 #define CS4215_MCK_CLK1 (3<<4) /* Clockin, 256 x Fs */
189 #define CS4215_MCK_CLK2 (4<<4) /* Clockin, see DFR */
191 /* Time Slot 4, Test Register */
192 #define CS4215_DAD (1<<0) /* 0:Digital-Dig loop, 1:Dig-Analog-Dig loop */
193 #define CS4215_ENL (1<<1) /* Enable Loopback Testing */
195 /* Time Slot 5, Parallel Port Register */
196 /* Read only here and the same as the in data mode */
198 /* Time Slot 6, Reserved */
200 /* Time Slot 7, Version Register */
201 #define CS4215_VERSION_MASK 0xf /* Known versions 0/C, 1/D, 2/E */
203 /* Time Slot 8, Reserved */
208 /* Time Slot 1-2: Left Channel Data, 2-3: Right Channel Data */
210 /* Time Slot 5, Output Setting */
211 #define CS4215_LO(v) v /* Left Output Attenuation 0x3f: -94.5 dB */
212 #define CS4215_LE (1<<6) /* Line Out Enable */
213 #define CS4215_HE (1<<7) /* Headphone Enable */
215 /* Time Slot 6, Output Setting */
216 #define CS4215_RO(v) v /* Right Output Attenuation 0x3f: -94.5 dB */
217 #define CS4215_SE (1<<6) /* Speaker Enable */
218 #define CS4215_ADI (1<<7) /* A/D Data Invalid: Busy in calibration */
220 /* Time Slot 7, Input Setting */
221 #define CS4215_LG(v) v /* Left Gain Setting 0xf: 22.5 dB */
222 #define CS4215_IS (1<<4) /* Input Select: 1=Microphone, 0=Line */
223 #define CS4215_OVR (1<<5) /* 1: Over range condition occurred */
224 #define CS4215_PIO0 (1<<6) /* Parallel I/O 0 */
225 #define CS4215_PIO1 (1<<7)
227 /* Time Slot 8, Input Setting */
228 #define CS4215_RG(v) v /* Right Gain Setting 0xf: 22.5 dB */
229 #define CS4215_MA(v) (v<<4) /* Monitor Path Attenuation 0xf: mute */
231 /***************************************************************************
232 DBRI specific definitions and structures
233 ****************************************************************************/
235 /* DBRI main registers */
236 #define REG0 0x00 /* Status and Control */
237 #define REG1 0x04 /* Mode and Interrupt */
238 #define REG2 0x08 /* Parallel IO */
239 #define REG3 0x0c /* Test */
240 #define REG8 0x20 /* Command Queue Pointer */
241 #define REG9 0x24 /* Interrupt Queue Pointer */
243 #define DBRI_NO_CMDS 64
244 #define DBRI_INT_BLK 64
245 #define DBRI_NO_DESCS 64
246 #define DBRI_NO_PIPES 32
247 #define DBRI_MAX_PIPE (DBRI_NO_PIPES - 1)
251 #define DBRI_NO_STREAMS 2
253 /* One transmit/receive descriptor */
254 /* When ba != 0 descriptor is used */
256 volatile __u32 word1;
257 __u32 ba; /* Transmit/Receive Buffer Address */
258 __u32 nda; /* Next Descriptor Address */
259 volatile __u32 word4;
262 /* This structure is in a DMA region where it can accessed by both
263 * the CPU and the DBRI
266 s32 cmd[DBRI_NO_CMDS]; /* Place for commands */
267 volatile s32 intr[DBRI_INT_BLK]; /* Interrupt field */
268 struct dbri_mem desc[DBRI_NO_DESCS]; /* Xmit/receive descriptors */
271 #define dbri_dma_off(member, elem) \
272 ((u32)(unsigned long) \
273 (&(((struct dbri_dma *)0)->member[elem])))
275 enum in_or_out { PIPEinput, PIPEoutput };
278 u32 sdp; /* SDP command word */
279 int nextpipe; /* Next pipe in linked list */
280 int length; /* Length of timeslot (bits) */
281 int first_desc; /* Index of first descriptor */
282 int desc; /* Index of active descriptor */
283 volatile __u32 *recv_fixed_ptr; /* Ptr to receive fixed data */
286 /* Per stream (playback or record) information */
287 struct dbri_streaminfo {
288 struct snd_pcm_substream *substream;
289 u32 dvma_buffer; /* Device view of ALSA DMA buffer */
290 int size; /* Size of DMA buffer */
291 size_t offset; /* offset in user buffer */
292 int pipe; /* Data pipe used */
293 int left_gain; /* mixer elements */
297 /* This structure holds the information for both chips (DBRI & CS4215) */
299 int regs_size, irq; /* Needed for unload */
300 struct sbus_dev *sdev; /* SBUS device info */
303 struct dbri_dma *dma; /* Pointer to our DMA block */
304 u32 dma_dvma; /* DBRI visible DMA address */
306 void __iomem *regs; /* dbri HW regs */
307 int dbri_irqp; /* intr queue pointer */
309 struct dbri_pipe pipes[DBRI_NO_PIPES]; /* DBRI's 32 data pipes */
310 int next_desc[DBRI_NO_DESCS]; /* Index of next desc, or -1 */
311 spinlock_t cmdlock; /* Protects cmd queue accesses */
312 s32 *cmdptr; /* Pointer to the last queued cmd */
316 struct cs4215 mm; /* mmcodec special info */
317 /* per stream (playback/record) info */
318 struct dbri_streaminfo stream_info[DBRI_NO_STREAMS];
321 #define DBRI_MAX_VOLUME 63 /* Output volume */
322 #define DBRI_MAX_GAIN 15 /* Input gain */
324 /* DBRI Reg0 - Status Control Register - defines. (Page 17) */
325 #define D_P (1<<15) /* Program command & queue pointer valid */
326 #define D_G (1<<14) /* Allow 4-Word SBus Burst */
327 #define D_S (1<<13) /* Allow 16-Word SBus Burst */
328 #define D_E (1<<12) /* Allow 8-Word SBus Burst */
329 #define D_X (1<<7) /* Sanity Timer Disable */
330 #define D_T (1<<6) /* Permit activation of the TE interface */
331 #define D_N (1<<5) /* Permit activation of the NT interface */
332 #define D_C (1<<4) /* Permit activation of the CHI interface */
333 #define D_F (1<<3) /* Force Sanity Timer Time-Out */
334 #define D_D (1<<2) /* Disable Master Mode */
335 #define D_H (1<<1) /* Halt for Analysis */
336 #define D_R (1<<0) /* Soft Reset */
338 /* DBRI Reg1 - Mode and Interrupt Register - defines. (Page 18) */
339 #define D_LITTLE_END (1<<8) /* Byte Order */
340 #define D_BIG_END (0<<8) /* Byte Order */
341 #define D_MRR (1<<4) /* Multiple Error Ack on SBus (read only) */
342 #define D_MLE (1<<3) /* Multiple Late Error on SBus (read only) */
343 #define D_LBG (1<<2) /* Lost Bus Grant on SBus (read only) */
344 #define D_MBE (1<<1) /* Burst Error on SBus (read only) */
345 #define D_IR (1<<0) /* Interrupt Indicator (read only) */
347 /* DBRI Reg2 - Parallel IO Register - defines. (Page 18) */
348 #define D_ENPIO3 (1<<7) /* Enable Pin 3 */
349 #define D_ENPIO2 (1<<6) /* Enable Pin 2 */
350 #define D_ENPIO1 (1<<5) /* Enable Pin 1 */
351 #define D_ENPIO0 (1<<4) /* Enable Pin 0 */
352 #define D_ENPIO (0xf0) /* Enable all the pins */
353 #define D_PIO3 (1<<3) /* Pin 3: 1: Data mode, 0: Ctrl mode */
354 #define D_PIO2 (1<<2) /* Pin 2: 1: Onboard PDN */
355 #define D_PIO1 (1<<1) /* Pin 1: 0: Reset */
356 #define D_PIO0 (1<<0) /* Pin 0: 1: Speakerbox PDN */
358 /* DBRI Commands (Page 20) */
359 #define D_WAIT 0x0 /* Stop execution */
360 #define D_PAUSE 0x1 /* Flush long pipes */
361 #define D_JUMP 0x2 /* New command queue */
362 #define D_IIQ 0x3 /* Initialize Interrupt Queue */
363 #define D_REX 0x4 /* Report command execution via interrupt */
364 #define D_SDP 0x5 /* Setup Data Pipe */
365 #define D_CDP 0x6 /* Continue Data Pipe (reread NULL Pointer) */
366 #define D_DTS 0x7 /* Define Time Slot */
367 #define D_SSP 0x8 /* Set short Data Pipe */
368 #define D_CHI 0x9 /* Set CHI Global Mode */
369 #define D_NT 0xa /* NT Command */
370 #define D_TE 0xb /* TE Command */
371 #define D_CDEC 0xc /* Codec setup */
372 #define D_TEST 0xd /* No comment */
373 #define D_CDM 0xe /* CHI Data mode command */
375 /* Special bits for some commands */
376 #define D_PIPE(v) ((v)<<0) /* Pipe No.: 0-15 long, 16-21 short */
378 /* Setup Data Pipe */
380 #define D_SDP_2SAME (1<<18) /* Report 2nd time in a row value received */
381 #define D_SDP_CHANGE (2<<18) /* Report any changes */
382 #define D_SDP_EVERY (3<<18) /* Report any changes */
383 #define D_SDP_EOL (1<<17) /* EOL interrupt enable */
384 #define D_SDP_IDLE (1<<16) /* HDLC idle interrupt enable */
387 #define D_SDP_MEM (0<<13) /* To/from memory */
388 #define D_SDP_HDLC (2<<13)
389 #define D_SDP_HDLC_D (3<<13) /* D Channel (prio control) */
390 #define D_SDP_SER (4<<13) /* Serial to serial */
391 #define D_SDP_FIXED (6<<13) /* Short only */
392 #define D_SDP_MODE(v) ((v)&(7<<13))
394 #define D_SDP_TO_SER (1<<12) /* Direction */
395 #define D_SDP_FROM_SER (0<<12) /* Direction */
396 #define D_SDP_MSB (1<<11) /* Bit order within Byte */
397 #define D_SDP_LSB (0<<11) /* Bit order within Byte */
398 #define D_SDP_P (1<<10) /* Pointer Valid */
399 #define D_SDP_A (1<<8) /* Abort */
400 #define D_SDP_C (1<<7) /* Clear */
402 /* Define Time Slot */
403 #define D_DTS_VI (1<<17) /* Valid Input Time-Slot Descriptor */
404 #define D_DTS_VO (1<<16) /* Valid Output Time-Slot Descriptor */
405 #define D_DTS_INS (1<<15) /* Insert Time Slot */
406 #define D_DTS_DEL (0<<15) /* Delete Time Slot */
407 #define D_DTS_PRVIN(v) ((v)<<10) /* Previous In Pipe */
408 #define D_DTS_PRVOUT(v) ((v)<<5) /* Previous Out Pipe */
410 /* Time Slot defines */
411 #define D_TS_LEN(v) ((v)<<24) /* Number of bits in this time slot */
412 #define D_TS_CYCLE(v) ((v)<<14) /* Bit Count at start of TS */
413 #define D_TS_DI (1<<13) /* Data Invert */
414 #define D_TS_1CHANNEL (0<<10) /* Single Channel / Normal mode */
415 #define D_TS_MONITOR (2<<10) /* Monitor pipe */
416 #define D_TS_NONCONTIG (3<<10) /* Non contiguous mode */
417 #define D_TS_ANCHOR (7<<10) /* Starting short pipes */
418 #define D_TS_MON(v) ((v)<<5) /* Monitor Pipe */
419 #define D_TS_NEXT(v) ((v)<<0) /* Pipe no.: 0-15 long, 16-21 short */
421 /* Concentration Highway Interface Modes */
422 #define D_CHI_CHICM(v) ((v)<<16) /* Clock mode */
423 #define D_CHI_IR (1<<15) /* Immediate Interrupt Report */
424 #define D_CHI_EN (1<<14) /* CHIL Interrupt enabled */
425 #define D_CHI_OD (1<<13) /* Open Drain Enable */
426 #define D_CHI_FE (1<<12) /* Sample CHIFS on Rising Frame Edge */
427 #define D_CHI_FD (1<<11) /* Frame Drive */
428 #define D_CHI_BPF(v) ((v)<<0) /* Bits per Frame */
430 /* NT: These are here for completeness */
431 #define D_NT_FBIT (1<<17) /* Frame Bit */
432 #define D_NT_NBF (1<<16) /* Number of bad frames to loose framing */
433 #define D_NT_IRM_IMM (1<<15) /* Interrupt Report & Mask: Immediate */
434 #define D_NT_IRM_EN (1<<14) /* Interrupt Report & Mask: Enable */
435 #define D_NT_ISNT (1<<13) /* Configure interface as NT */
436 #define D_NT_FT (1<<12) /* Fixed Timing */
437 #define D_NT_EZ (1<<11) /* Echo Channel is Zeros */
438 #define D_NT_IFA (1<<10) /* Inhibit Final Activation */
439 #define D_NT_ACT (1<<9) /* Activate Interface */
440 #define D_NT_MFE (1<<8) /* Multiframe Enable */
441 #define D_NT_RLB(v) ((v)<<5) /* Remote Loopback */
442 #define D_NT_LLB(v) ((v)<<2) /* Local Loopback */
443 #define D_NT_FACT (1<<1) /* Force Activation */
444 #define D_NT_ABV (1<<0) /* Activate Bipolar Violation */
447 #define D_CDEC_CK(v) ((v)<<24) /* Clock Select */
448 #define D_CDEC_FED(v) ((v)<<12) /* FSCOD Falling Edge Delay */
449 #define D_CDEC_RED(v) ((v)<<0) /* FSCOD Rising Edge Delay */
452 #define D_TEST_RAM(v) ((v)<<16) /* RAM Pointer */
453 #define D_TEST_SIZE(v) ((v)<<11) /* */
454 #define D_TEST_ROMONOFF 0x5 /* Toggle ROM opcode monitor on/off */
455 #define D_TEST_PROC 0x6 /* Microprocessor test */
456 #define D_TEST_SER 0x7 /* Serial-Controller test */
457 #define D_TEST_RAMREAD 0x8 /* Copy from Ram to system memory */
458 #define D_TEST_RAMWRITE 0x9 /* Copy into Ram from system memory */
459 #define D_TEST_RAMBIST 0xa /* RAM Built-In Self Test */
460 #define D_TEST_MCBIST 0xb /* Microcontroller Built-In Self Test */
461 #define D_TEST_DUMP 0xe /* ROM Dump */
464 #define D_CDM_THI (1 << 8) /* Transmit Data on CHIDR Pin */
465 #define D_CDM_RHI (1 << 7) /* Receive Data on CHIDX Pin */
466 #define D_CDM_RCE (1 << 6) /* Receive on Rising Edge of CHICK */
467 #define D_CDM_XCE (1 << 2) /* Transmit Data on Rising Edge of CHICK */
468 #define D_CDM_XEN (1 << 1) /* Transmit Highway Enable */
469 #define D_CDM_REN (1 << 0) /* Receive Highway Enable */
472 #define D_INTR_BRDY 1 /* Buffer Ready for processing */
473 #define D_INTR_MINT 2 /* Marked Interrupt in RD/TD */
474 #define D_INTR_IBEG 3 /* Flag to idle transition detected (HDLC) */
475 #define D_INTR_IEND 4 /* Idle to flag transition detected (HDLC) */
476 #define D_INTR_EOL 5 /* End of List */
477 #define D_INTR_CMDI 6 /* Command has bean read */
478 #define D_INTR_XCMP 8 /* Transmission of frame complete */
479 #define D_INTR_SBRI 9 /* BRI status change info */
480 #define D_INTR_FXDT 10 /* Fixed data change */
481 #define D_INTR_CHIL 11 /* CHI lost frame sync (channel 36 only) */
482 #define D_INTR_COLL 11 /* Unrecoverable D-Channel collision */
483 #define D_INTR_DBYT 12 /* Dropped by frame slip */
484 #define D_INTR_RBYT 13 /* Repeated by frame slip */
485 #define D_INTR_LINT 14 /* Lost Interrupt */
486 #define D_INTR_UNDR 15 /* DMA underrun */
490 #define D_INTR_CHI 36
491 #define D_INTR_CMD 38
493 #define D_INTR_GETCHAN(v) (((v) >> 24) & 0x3f)
494 #define D_INTR_GETCODE(v) (((v) >> 20) & 0xf)
495 #define D_INTR_GETCMD(v) (((v) >> 16) & 0xf)
496 #define D_INTR_GETVAL(v) ((v) & 0xffff)
497 #define D_INTR_GETRVAL(v) ((v) & 0xfffff)
499 #define D_P_0 0 /* TE receive anchor */
500 #define D_P_1 1 /* TE transmit anchor */
501 #define D_P_2 2 /* NT transmit anchor */
502 #define D_P_3 3 /* NT receive anchor */
503 #define D_P_4 4 /* CHI send data */
504 #define D_P_5 5 /* CHI receive data */
505 #define D_P_6 6 /* */
506 #define D_P_7 7 /* */
507 #define D_P_8 8 /* */
508 #define D_P_9 9 /* */
509 #define D_P_10 10 /* */
510 #define D_P_11 11 /* */
511 #define D_P_12 12 /* */
512 #define D_P_13 13 /* */
513 #define D_P_14 14 /* */
514 #define D_P_15 15 /* */
515 #define D_P_16 16 /* CHI anchor pipe */
516 #define D_P_17 17 /* CHI send */
517 #define D_P_18 18 /* CHI receive */
518 #define D_P_19 19 /* CHI receive */
519 #define D_P_20 20 /* CHI receive */
520 #define D_P_21 21 /* */
521 #define D_P_22 22 /* */
522 #define D_P_23 23 /* */
523 #define D_P_24 24 /* */
524 #define D_P_25 25 /* */
525 #define D_P_26 26 /* */
526 #define D_P_27 27 /* */
527 #define D_P_28 28 /* */
528 #define D_P_29 29 /* */
529 #define D_P_30 30 /* */
530 #define D_P_31 31 /* */
532 /* Transmit descriptor defines */
533 #define DBRI_TD_F (1 << 31) /* End of Frame */
534 #define DBRI_TD_D (1 << 30) /* Do not append CRC */
535 #define DBRI_TD_CNT(v) ((v) << 16) /* Number of valid bytes in the buffer */
536 #define DBRI_TD_B (1 << 15) /* Final interrupt */
537 #define DBRI_TD_M (1 << 14) /* Marker interrupt */
538 #define DBRI_TD_I (1 << 13) /* Transmit Idle Characters */
539 #define DBRI_TD_FCNT(v) (v) /* Flag Count */
540 #define DBRI_TD_UNR (1 << 3) /* Underrun: transmitter is out of data */
541 #define DBRI_TD_ABT (1 << 2) /* Abort: frame aborted */
542 #define DBRI_TD_TBC (1 << 0) /* Transmit buffer Complete */
543 #define DBRI_TD_STATUS(v) ((v) & 0xff) /* Transmit status */
544 /* Maximum buffer size per TD: almost 8KB */
545 #define DBRI_TD_MAXCNT ((1 << 13) - 4)
547 /* Receive descriptor defines */
548 #define DBRI_RD_F (1 << 31) /* End of Frame */
549 #define DBRI_RD_C (1 << 30) /* Completed buffer */
550 #define DBRI_RD_B (1 << 15) /* Final interrupt */
551 #define DBRI_RD_M (1 << 14) /* Marker interrupt */
552 #define DBRI_RD_BCNT(v) (v) /* Buffer size */
553 #define DBRI_RD_CRC (1 << 7) /* 0: CRC is correct */
554 #define DBRI_RD_BBC (1 << 6) /* 1: Bad Byte received */
555 #define DBRI_RD_ABT (1 << 5) /* Abort: frame aborted */
556 #define DBRI_RD_OVRN (1 << 3) /* Overrun: data lost */
557 #define DBRI_RD_STATUS(v) ((v) & 0xff) /* Receive status */
558 #define DBRI_RD_CNT(v) (((v) >> 16) & 0x1fff) /* Valid bytes in the buffer */
560 /* stream_info[] access */
561 /* Translate the ALSA direction into the array index */
562 #define DBRI_STREAMNO(substream) \
563 (substream->stream == \
564 SNDRV_PCM_STREAM_PLAYBACK ? DBRI_PLAY: DBRI_REC)
566 /* Return a pointer to dbri_streaminfo */
567 #define DBRI_STREAM(dbri, substream) \
568 &dbri->stream_info[DBRI_STREAMNO(substream)]
571 * Short data pipes transmit LSB first. The CS4215 receives MSB first. Grrr.
572 * So we have to reverse the bits. Note: not all bit lengths are supported
574 static __u32 reverse_bytes(__u32 b, int len)
578 b = ((b & 0xffff0000) >> 16) | ((b & 0x0000ffff) << 16);
580 b = ((b & 0xff00ff00) >> 8) | ((b & 0x00ff00ff) << 8);
582 b = ((b & 0xf0f0f0f0) >> 4) | ((b & 0x0f0f0f0f) << 4);
584 b = ((b & 0xcccccccc) >> 2) | ((b & 0x33333333) << 2);
586 b = ((b & 0xaaaaaaaa) >> 1) | ((b & 0x55555555) << 1);
591 printk(KERN_ERR "DBRI reverse_bytes: unsupported length\n");
598 ****************************************************************************
599 ************** DBRI initialization and command synchronization *************
600 ****************************************************************************
602 Commands are sent to the DBRI by building a list of them in memory,
603 then writing the address of the first list item to DBRI register 8.
604 The list is terminated with a WAIT command, which generates a
605 CPU interrupt to signal completion.
607 Since the DBRI can run in parallel with the CPU, several means of
608 synchronization present themselves. The method implemented here uses
609 the dbri_cmdwait() to wait for execution of batch of sent commands.
611 A circular command buffer is used here. A new command is being added
612 while another can be executed. The scheme works by adding two WAIT commands
613 after each sent batch of commands. When the next batch is prepared it is
614 added after the WAIT commands then the WAITs are replaced with single JUMP
615 command to the new batch. The the DBRI is forced to reread the last WAIT
616 command (replaced by the JUMP by then). If the DBRI is still executing
617 previous commands the request to reread the WAIT command is ignored.
619 Every time a routine wants to write commands to the DBRI, it must
620 first call dbri_cmdlock() and get pointer to a free space in
621 dbri->dma->cmd buffer. After this, the commands can be written to
622 the buffer, and dbri_cmdsend() is called with the final pointer value
623 to send them to the DBRI.
629 * Wait for the current command string to execute
631 static void dbri_cmdwait(struct snd_dbri *dbri)
633 int maxloops = MAXLOOPS;
636 /* Delay if previous commands are still being processed */
637 spin_lock_irqsave(&dbri->lock, flags);
638 while ((--maxloops) > 0 && (sbus_readl(dbri->regs + REG0) & D_P)) {
639 spin_unlock_irqrestore(&dbri->lock, flags);
640 msleep_interruptible(1);
641 spin_lock_irqsave(&dbri->lock, flags);
643 spin_unlock_irqrestore(&dbri->lock, flags);
646 printk(KERN_ERR "DBRI: Chip never completed command buffer\n");
648 dprintk(D_CMD, "Chip completed command buffer (%d)\n",
649 MAXLOOPS - maxloops - 1);
652 * Lock the command queue and return pointer to space for len cmd words
653 * It locks the cmdlock spinlock.
655 static s32 *dbri_cmdlock(struct snd_dbri *dbri, int len)
657 /* Space for 2 WAIT cmds (replaced later by 1 JUMP cmd) */
659 spin_lock(&dbri->cmdlock);
660 if (dbri->cmdptr - dbri->dma->cmd + len < DBRI_NO_CMDS - 2)
661 return dbri->cmdptr + 2;
662 else if (len < sbus_readl(dbri->regs + REG8) - dbri->dma_dvma)
663 return dbri->dma->cmd;
665 printk(KERN_ERR "DBRI: no space for commands.");
671 * Send prepared cmd string. It works by writing a JUMP cmd into
672 * the last WAIT cmd and force DBRI to reread the cmd.
673 * The JUMP cmd points to the new cmd string.
674 * It also releases the cmdlock spinlock.
676 * Lock must be held before calling this.
678 static void dbri_cmdsend(struct snd_dbri *dbri, s32 *cmd, int len)
681 static int wait_id = 0;
684 wait_id &= 0xffff; /* restrict it to a 16 bit counter. */
685 *(cmd) = DBRI_CMD(D_WAIT, 1, wait_id);
686 *(cmd+1) = DBRI_CMD(D_WAIT, 1, wait_id);
688 /* Replace the last command with JUMP */
689 addr = dbri->dma_dvma + (cmd - len - dbri->dma->cmd) * sizeof(s32);
690 *(dbri->cmdptr+1) = addr;
691 *(dbri->cmdptr) = DBRI_CMD(D_JUMP, 0, 0);
694 if (cmd > dbri->cmdptr) {
697 for (ptr = dbri->cmdptr; ptr < cmd+2; ptr++)
698 dprintk(D_CMD, "cmd: %lx:%08x\n",
699 (unsigned long)ptr, *ptr);
701 s32 *ptr = dbri->cmdptr;
703 dprintk(D_CMD, "cmd: %lx:%08x\n", (unsigned long)ptr, *ptr);
705 dprintk(D_CMD, "cmd: %lx:%08x\n", (unsigned long)ptr, *ptr);
706 for (ptr = dbri->dma->cmd; ptr < cmd+2; ptr++)
707 dprintk(D_CMD, "cmd: %lx:%08x\n",
708 (unsigned long)ptr, *ptr);
712 /* Reread the last command */
713 tmp = sbus_readl(dbri->regs + REG0);
715 sbus_writel(tmp, dbri->regs + REG0);
718 spin_unlock(&dbri->cmdlock);
721 /* Lock must be held when calling this */
722 static void dbri_reset(struct snd_dbri *dbri)
727 dprintk(D_GEN, "reset 0:%x 2:%x 8:%x 9:%x\n",
728 sbus_readl(dbri->regs + REG0),
729 sbus_readl(dbri->regs + REG2),
730 sbus_readl(dbri->regs + REG8), sbus_readl(dbri->regs + REG9));
732 sbus_writel(D_R, dbri->regs + REG0); /* Soft Reset */
733 for (i = 0; (sbus_readl(dbri->regs + REG0) & D_R) && i < 64; i++)
736 /* A brute approach - DBRI falls back to working burst size by itself
737 * On SS20 D_S does not work, so do not try so high. */
738 tmp = sbus_readl(dbri->regs + REG0);
741 sbus_writel(tmp, dbri->regs + REG0);
744 /* Lock must not be held before calling this */
745 static void __devinit dbri_initialize(struct snd_dbri *dbri)
752 spin_lock_irqsave(&dbri->lock, flags);
756 /* Initialize pipes */
757 for (n = 0; n < DBRI_NO_PIPES; n++)
758 dbri->pipes[n].desc = dbri->pipes[n].first_desc = -1;
760 spin_lock_init(&dbri->cmdlock);
762 * Initialize the interrupt ring buffer.
764 dma_addr = dbri->dma_dvma + dbri_dma_off(intr, 0);
765 dbri->dma->intr[0] = dma_addr;
768 * Set up the interrupt queue
770 spin_lock(&dbri->cmdlock);
771 cmd = dbri->cmdptr = dbri->dma->cmd;
772 *(cmd++) = DBRI_CMD(D_IIQ, 0, 0);
774 *(cmd++) = DBRI_CMD(D_PAUSE, 0, 0);
776 *(cmd++) = DBRI_CMD(D_WAIT, 1, 0);
777 *(cmd++) = DBRI_CMD(D_WAIT, 1, 0);
778 dma_addr = dbri->dma_dvma + dbri_dma_off(cmd, 0);
779 sbus_writel(dma_addr, dbri->regs + REG8);
780 spin_unlock(&dbri->cmdlock);
782 spin_unlock_irqrestore(&dbri->lock, flags);
787 ****************************************************************************
788 ************************** DBRI data pipe management ***********************
789 ****************************************************************************
791 While DBRI control functions use the command and interrupt buffers, the
792 main data path takes the form of data pipes, which can be short (command
793 and interrupt driven), or long (attached to DMA buffers). These functions
794 provide a rudimentary means of setting up and managing the DBRI's pipes,
795 but the calling functions have to make sure they respect the pipes' linked
796 list ordering, among other things. The transmit and receive functions
797 here interface closely with the transmit and receive interrupt code.
800 static inline int pipe_active(struct snd_dbri *dbri, int pipe)
802 return ((pipe >= 0) && (dbri->pipes[pipe].desc != -1));
805 /* reset_pipe(dbri, pipe)
807 * Called on an in-use pipe to clear anything being transmitted or received
808 * Lock must be held before calling this.
810 static void reset_pipe(struct snd_dbri *dbri, int pipe)
816 if (pipe < 0 || pipe > DBRI_MAX_PIPE) {
817 printk(KERN_ERR "DBRI: reset_pipe called with "
818 "illegal pipe number\n");
822 sdp = dbri->pipes[pipe].sdp;
824 printk(KERN_ERR "DBRI: reset_pipe called "
825 "on uninitialized pipe\n");
829 cmd = dbri_cmdlock(dbri, 3);
830 *(cmd++) = DBRI_CMD(D_SDP, 0, sdp | D_SDP_C | D_SDP_P);
832 *(cmd++) = DBRI_CMD(D_PAUSE, 0, 0);
833 dbri_cmdsend(dbri, cmd, 3);
835 desc = dbri->pipes[pipe].first_desc;
838 dbri->dma->desc[desc].ba = 0;
839 dbri->dma->desc[desc].nda = 0;
840 desc = dbri->next_desc[desc];
841 } while (desc != -1 && desc != dbri->pipes[pipe].first_desc);
843 dbri->pipes[pipe].desc = -1;
844 dbri->pipes[pipe].first_desc = -1;
848 * Lock must be held before calling this.
850 static void setup_pipe(struct snd_dbri *dbri, int pipe, int sdp)
852 if (pipe < 0 || pipe > DBRI_MAX_PIPE) {
853 printk(KERN_ERR "DBRI: setup_pipe called "
854 "with illegal pipe number\n");
858 if ((sdp & 0xf800) != sdp) {
859 printk(KERN_ERR "DBRI: setup_pipe called "
860 "with strange SDP value\n");
864 /* If this is a fixed receive pipe, arrange for an interrupt
865 * every time its data changes
867 if (D_SDP_MODE(sdp) == D_SDP_FIXED && !(sdp & D_SDP_TO_SER))
871 dbri->pipes[pipe].sdp = sdp;
872 dbri->pipes[pipe].desc = -1;
873 dbri->pipes[pipe].first_desc = -1;
875 reset_pipe(dbri, pipe);
879 * Lock must be held before calling this.
881 static void link_time_slot(struct snd_dbri *dbri, int pipe,
882 int prevpipe, int nextpipe,
883 int length, int cycle)
888 if (pipe < 0 || pipe > DBRI_MAX_PIPE
889 || prevpipe < 0 || prevpipe > DBRI_MAX_PIPE
890 || nextpipe < 0 || nextpipe > DBRI_MAX_PIPE) {
892 "DBRI: link_time_slot called with illegal pipe number\n");
896 if (dbri->pipes[pipe].sdp == 0
897 || dbri->pipes[prevpipe].sdp == 0
898 || dbri->pipes[nextpipe].sdp == 0) {
899 printk(KERN_ERR "DBRI: link_time_slot called "
900 "on uninitialized pipe\n");
904 dbri->pipes[prevpipe].nextpipe = pipe;
905 dbri->pipes[pipe].nextpipe = nextpipe;
906 dbri->pipes[pipe].length = length;
908 cmd = dbri_cmdlock(dbri, 4);
910 if (dbri->pipes[pipe].sdp & D_SDP_TO_SER) {
911 /* Deal with CHI special case:
912 * "If transmission on edges 0 or 1 is desired, then cycle n
913 * (where n = # of bit times per frame...) must be used."
914 * - DBRI data sheet, page 11
916 if (prevpipe == 16 && cycle == 0)
917 cycle = dbri->chi_bpf;
919 val = D_DTS_VO | D_DTS_INS | D_DTS_PRVOUT(prevpipe) | pipe;
920 *(cmd++) = DBRI_CMD(D_DTS, 0, val);
923 D_TS_LEN(length) | D_TS_CYCLE(cycle) | D_TS_NEXT(nextpipe);
925 val = D_DTS_VI | D_DTS_INS | D_DTS_PRVIN(prevpipe) | pipe;
926 *(cmd++) = DBRI_CMD(D_DTS, 0, val);
928 D_TS_LEN(length) | D_TS_CYCLE(cycle) | D_TS_NEXT(nextpipe);
931 *(cmd++) = DBRI_CMD(D_PAUSE, 0, 0);
933 dbri_cmdsend(dbri, cmd, 4);
938 * Lock must be held before calling this.
940 static void unlink_time_slot(struct snd_dbri *dbri, int pipe,
941 enum in_or_out direction, int prevpipe,
947 if (pipe < 0 || pipe > DBRI_MAX_PIPE
948 || prevpipe < 0 || prevpipe > DBRI_MAX_PIPE
949 || nextpipe < 0 || nextpipe > DBRI_MAX_PIPE) {
951 "DBRI: unlink_time_slot called with illegal pipe number\n");
955 cmd = dbri_cmdlock(dbri, 4);
957 if (direction == PIPEinput) {
958 val = D_DTS_VI | D_DTS_DEL | D_DTS_PRVIN(prevpipe) | pipe;
959 *(cmd++) = DBRI_CMD(D_DTS, 0, val);
960 *(cmd++) = D_TS_NEXT(nextpipe);
963 val = D_DTS_VO | D_DTS_DEL | D_DTS_PRVOUT(prevpipe) | pipe;
964 *(cmd++) = DBRI_CMD(D_DTS, 0, val);
966 *(cmd++) = D_TS_NEXT(nextpipe);
968 *(cmd++) = DBRI_CMD(D_PAUSE, 0, 0);
970 dbri_cmdsend(dbri, cmd, 4);
974 /* xmit_fixed() / recv_fixed()
976 * Transmit/receive data on a "fixed" pipe - i.e, one whose contents are not
977 * expected to change much, and which we don't need to buffer.
978 * The DBRI only interrupts us when the data changes (receive pipes),
979 * or only changes the data when this function is called (transmit pipes).
980 * Only short pipes (numbers 16-31) can be used in fixed data mode.
982 * These function operate on a 32-bit field, no matter how large
983 * the actual time slot is. The interrupt handler takes care of bit
984 * ordering and alignment. An 8-bit time slot will always end up
985 * in the low-order 8 bits, filled either MSB-first or LSB-first,
986 * depending on the settings passed to setup_pipe().
988 * Lock must not be held before calling it.
990 static void xmit_fixed(struct snd_dbri *dbri, int pipe, unsigned int data)
995 if (pipe < 16 || pipe > DBRI_MAX_PIPE) {
996 printk(KERN_ERR "DBRI: xmit_fixed: Illegal pipe number\n");
1000 if (D_SDP_MODE(dbri->pipes[pipe].sdp) == 0) {
1001 printk(KERN_ERR "DBRI: xmit_fixed: "
1002 "Uninitialized pipe %d\n", pipe);
1006 if (D_SDP_MODE(dbri->pipes[pipe].sdp) != D_SDP_FIXED) {
1007 printk(KERN_ERR "DBRI: xmit_fixed: Non-fixed pipe %d\n", pipe);
1011 if (!(dbri->pipes[pipe].sdp & D_SDP_TO_SER)) {
1012 printk(KERN_ERR "DBRI: xmit_fixed: Called on receive pipe %d\n",
1017 /* DBRI short pipes always transmit LSB first */
1019 if (dbri->pipes[pipe].sdp & D_SDP_MSB)
1020 data = reverse_bytes(data, dbri->pipes[pipe].length);
1022 cmd = dbri_cmdlock(dbri, 3);
1024 *(cmd++) = DBRI_CMD(D_SSP, 0, pipe);
1026 *(cmd++) = DBRI_CMD(D_PAUSE, 0, 0);
1028 spin_lock_irqsave(&dbri->lock, flags);
1029 dbri_cmdsend(dbri, cmd, 3);
1030 spin_unlock_irqrestore(&dbri->lock, flags);
1035 static void recv_fixed(struct snd_dbri *dbri, int pipe, volatile __u32 *ptr)
1037 if (pipe < 16 || pipe > DBRI_MAX_PIPE) {
1038 printk(KERN_ERR "DBRI: recv_fixed called with "
1039 "illegal pipe number\n");
1043 if (D_SDP_MODE(dbri->pipes[pipe].sdp) != D_SDP_FIXED) {
1044 printk(KERN_ERR "DBRI: recv_fixed called on "
1045 "non-fixed pipe %d\n", pipe);
1049 if (dbri->pipes[pipe].sdp & D_SDP_TO_SER) {
1050 printk(KERN_ERR "DBRI: recv_fixed called on "
1051 "transmit pipe %d\n", pipe);
1055 dbri->pipes[pipe].recv_fixed_ptr = ptr;
1060 * Setup transmit/receive data on a "long" pipe - i.e, one associated
1061 * with a DMA buffer.
1063 * Only pipe numbers 0-15 can be used in this mode.
1065 * This function takes a stream number pointing to a data buffer,
1066 * and work by building chains of descriptors which identify the
1067 * data buffers. Buffers too large for a single descriptor will
1068 * be spread across multiple descriptors.
1070 * All descriptors create a ring buffer.
1072 * Lock must be held before calling this.
1074 static int setup_descs(struct snd_dbri *dbri, int streamno, unsigned int period)
1076 struct dbri_streaminfo *info = &dbri->stream_info[streamno];
1080 int first_desc = -1;
1083 if (info->pipe < 0 || info->pipe > 15) {
1084 printk(KERN_ERR "DBRI: setup_descs: Illegal pipe number\n");
1088 if (dbri->pipes[info->pipe].sdp == 0) {
1089 printk(KERN_ERR "DBRI: setup_descs: Uninitialized pipe %d\n",
1094 dvma_buffer = info->dvma_buffer;
1097 if (streamno == DBRI_PLAY) {
1098 if (!(dbri->pipes[info->pipe].sdp & D_SDP_TO_SER)) {
1099 printk(KERN_ERR "DBRI: setup_descs: "
1100 "Called on receive pipe %d\n", info->pipe);
1104 if (dbri->pipes[info->pipe].sdp & D_SDP_TO_SER) {
1106 "DBRI: setup_descs: Called on transmit pipe %d\n",
1110 /* Should be able to queue multiple buffers
1111 * to receive on a pipe
1113 if (pipe_active(dbri, info->pipe)) {
1114 printk(KERN_ERR "DBRI: recv_on_pipe: "
1115 "Called on active pipe %d\n", info->pipe);
1119 /* Make sure buffer size is multiple of four */
1123 /* Free descriptors if pipe has any */
1124 desc = dbri->pipes[info->pipe].first_desc;
1127 dbri->dma->desc[desc].ba = 0;
1128 dbri->dma->desc[desc].nda = 0;
1129 desc = dbri->next_desc[desc];
1130 } while (desc != -1 &&
1131 desc != dbri->pipes[info->pipe].first_desc);
1133 dbri->pipes[info->pipe].desc = -1;
1134 dbri->pipes[info->pipe].first_desc = -1;
1140 for (; desc < DBRI_NO_DESCS; desc++) {
1141 if (!dbri->dma->desc[desc].ba)
1145 if (desc == DBRI_NO_DESCS) {
1146 printk(KERN_ERR "DBRI: setup_descs: No descriptors\n");
1150 if (len > DBRI_TD_MAXCNT)
1151 mylen = DBRI_TD_MAXCNT; /* 8KB - 4 */
1158 dbri->next_desc[desc] = -1;
1159 dbri->dma->desc[desc].ba = dvma_buffer;
1160 dbri->dma->desc[desc].nda = 0;
1162 if (streamno == DBRI_PLAY) {
1163 dbri->dma->desc[desc].word1 = DBRI_TD_CNT(mylen);
1164 dbri->dma->desc[desc].word4 = 0;
1165 dbri->dma->desc[desc].word1 |= DBRI_TD_F | DBRI_TD_B;
1167 dbri->dma->desc[desc].word1 = 0;
1168 dbri->dma->desc[desc].word4 =
1169 DBRI_RD_B | DBRI_RD_BCNT(mylen);
1172 if (first_desc == -1)
1175 dbri->next_desc[last_desc] = desc;
1176 dbri->dma->desc[last_desc].nda =
1177 dbri->dma_dvma + dbri_dma_off(desc, desc);
1181 dvma_buffer += mylen;
1185 if (first_desc == -1 || last_desc == -1) {
1186 printk(KERN_ERR "DBRI: setup_descs: "
1187 " Not enough descriptors available\n");
1191 dbri->dma->desc[last_desc].nda =
1192 dbri->dma_dvma + dbri_dma_off(desc, first_desc);
1193 dbri->next_desc[last_desc] = first_desc;
1194 dbri->pipes[info->pipe].first_desc = first_desc;
1195 dbri->pipes[info->pipe].desc = first_desc;
1198 for (desc = first_desc; desc != -1;) {
1199 dprintk(D_DESC, "DESC %d: %08x %08x %08x %08x\n",
1201 dbri->dma->desc[desc].word1,
1202 dbri->dma->desc[desc].ba,
1203 dbri->dma->desc[desc].nda, dbri->dma->desc[desc].word4);
1204 desc = dbri->next_desc[desc];
1205 if (desc == first_desc)
1213 ****************************************************************************
1214 ************************** DBRI - CHI interface ****************************
1215 ****************************************************************************
1217 The CHI is a four-wire (clock, frame sync, data in, data out) time-division
1218 multiplexed serial interface which the DBRI can operate in either master
1219 (give clock/frame sync) or slave (take clock/frame sync) mode.
1223 enum master_or_slave { CHImaster, CHIslave };
1226 * Lock must not be held before calling it.
1228 static void reset_chi(struct snd_dbri *dbri,
1229 enum master_or_slave master_or_slave,
1235 /* Set CHI Anchor: Pipe 16 */
1237 cmd = dbri_cmdlock(dbri, 4);
1238 val = D_DTS_VO | D_DTS_VI | D_DTS_INS
1239 | D_DTS_PRVIN(16) | D_PIPE(16) | D_DTS_PRVOUT(16);
1240 *(cmd++) = DBRI_CMD(D_DTS, 0, val);
1241 *(cmd++) = D_TS_ANCHOR | D_TS_NEXT(16);
1242 *(cmd++) = D_TS_ANCHOR | D_TS_NEXT(16);
1243 *(cmd++) = DBRI_CMD(D_PAUSE, 0, 0);
1244 dbri_cmdsend(dbri, cmd, 4);
1246 dbri->pipes[16].sdp = 1;
1247 dbri->pipes[16].nextpipe = 16;
1249 cmd = dbri_cmdlock(dbri, 4);
1251 if (master_or_slave == CHIslave) {
1252 /* Setup DBRI for CHI Slave - receive clock, frame sync (FS)
1254 * CHICM = 0 (slave mode, 8 kHz frame rate)
1255 * IR = give immediate CHI status interrupt
1256 * EN = give CHI status interrupt upon change
1258 *(cmd++) = DBRI_CMD(D_CHI, 0, D_CHI_CHICM(0));
1260 /* Setup DBRI for CHI Master - generate clock, FS
1262 * BPF = bits per 8 kHz frame
1263 * 12.288 MHz / CHICM_divisor = clock rate
1264 * FD = 1 - drive CHIFS on rising edge of CHICK
1266 int clockrate = bits_per_frame * 8;
1267 int divisor = 12288 / clockrate;
1269 if (divisor > 255 || divisor * clockrate != 12288)
1270 printk(KERN_ERR "DBRI: illegal bits_per_frame "
1273 *(cmd++) = DBRI_CMD(D_CHI, 0, D_CHI_CHICM(divisor) | D_CHI_FD
1274 | D_CHI_BPF(bits_per_frame));
1277 dbri->chi_bpf = bits_per_frame;
1281 * RCE = 0 - receive on falling edge of CHICK
1282 * XCE = 1 - transmit on rising edge of CHICK
1283 * XEN = 1 - enable transmitter
1284 * REN = 1 - enable receiver
1287 *(cmd++) = DBRI_CMD(D_PAUSE, 0, 0);
1288 *(cmd++) = DBRI_CMD(D_CDM, 0, D_CDM_XCE | D_CDM_XEN | D_CDM_REN);
1289 *(cmd++) = DBRI_CMD(D_PAUSE, 0, 0);
1291 dbri_cmdsend(dbri, cmd, 4);
1295 ****************************************************************************
1296 *********************** CS4215 audio codec management **********************
1297 ****************************************************************************
1299 In the standard SPARC audio configuration, the CS4215 codec is attached
1300 to the DBRI via the CHI interface and few of the DBRI's PIO pins.
1302 * Lock must not be held before calling it.
1305 static __devinit void cs4215_setup_pipes(struct snd_dbri *dbri)
1307 unsigned long flags;
1309 spin_lock_irqsave(&dbri->lock, flags);
1312 * Pipe 4: Send timeslots 1-4 (audio data)
1313 * Pipe 20: Send timeslots 5-8 (part of ctrl data)
1314 * Pipe 6: Receive timeslots 1-4 (audio data)
1315 * Pipe 21: Receive timeslots 6-7. We can only receive 20 bits via
1316 * interrupt, and the rest of the data (slot 5 and 8) is
1317 * not relevant for us (only for doublechecking).
1320 * Pipe 17: Send timeslots 1-4 (slots 5-8 are read only)
1321 * Pipe 18: Receive timeslot 1 (clb).
1322 * Pipe 19: Receive timeslot 7 (version).
1325 setup_pipe(dbri, 4, D_SDP_MEM | D_SDP_TO_SER | D_SDP_MSB);
1326 setup_pipe(dbri, 20, D_SDP_FIXED | D_SDP_TO_SER | D_SDP_MSB);
1327 setup_pipe(dbri, 6, D_SDP_MEM | D_SDP_FROM_SER | D_SDP_MSB);
1328 setup_pipe(dbri, 21, D_SDP_FIXED | D_SDP_FROM_SER | D_SDP_MSB);
1330 setup_pipe(dbri, 17, D_SDP_FIXED | D_SDP_TO_SER | D_SDP_MSB);
1331 setup_pipe(dbri, 18, D_SDP_FIXED | D_SDP_FROM_SER | D_SDP_MSB);
1332 setup_pipe(dbri, 19, D_SDP_FIXED | D_SDP_FROM_SER | D_SDP_MSB);
1333 spin_unlock_irqrestore(&dbri->lock, flags);
1338 static __devinit int cs4215_init_data(struct cs4215 *mm)
1341 * No action, memory resetting only.
1343 * Data Time Slot 5-8
1344 * Speaker,Line and Headphone enable. Gain set to the half.
1347 mm->data[0] = CS4215_LO(0x20) | CS4215_HE | CS4215_LE;
1348 mm->data[1] = CS4215_RO(0x20) | CS4215_SE;
1349 mm->data[2] = CS4215_LG(0x8) | CS4215_IS | CS4215_PIO0 | CS4215_PIO1;
1350 mm->data[3] = CS4215_RG(0x8) | CS4215_MA(0xf);
1353 * Control Time Slot 1-4
1354 * 0: Default I/O voltage scale
1355 * 1: 8 bit ulaw, 8kHz, mono, high pass filter disabled
1356 * 2: Serial enable, CHI master, 128 bits per frame, clock 1
1359 mm->ctrl[0] = CS4215_RSRVD_1 | CS4215_MLB;
1360 mm->ctrl[1] = CS4215_DFR_ULAW | CS4215_FREQ[0].csval;
1361 mm->ctrl[2] = CS4215_XCLK | CS4215_BSEL_128 | CS4215_FREQ[0].xtal;
1366 mm->precision = 8; /* For ULAW */
1372 static void cs4215_setdata(struct snd_dbri *dbri, int muted)
1375 dbri->mm.data[0] |= 63;
1376 dbri->mm.data[1] |= 63;
1377 dbri->mm.data[2] &= ~15;
1378 dbri->mm.data[3] &= ~15;
1380 /* Start by setting the playback attenuation. */
1381 struct dbri_streaminfo *info = &dbri->stream_info[DBRI_PLAY];
1382 int left_gain = info->left_gain & 0x3f;
1383 int right_gain = info->right_gain & 0x3f;
1385 dbri->mm.data[0] &= ~0x3f; /* Reset the volume bits */
1386 dbri->mm.data[1] &= ~0x3f;
1387 dbri->mm.data[0] |= (DBRI_MAX_VOLUME - left_gain);
1388 dbri->mm.data[1] |= (DBRI_MAX_VOLUME - right_gain);
1390 /* Now set the recording gain. */
1391 info = &dbri->stream_info[DBRI_REC];
1392 left_gain = info->left_gain & 0xf;
1393 right_gain = info->right_gain & 0xf;
1394 dbri->mm.data[2] |= CS4215_LG(left_gain);
1395 dbri->mm.data[3] |= CS4215_RG(right_gain);
1398 xmit_fixed(dbri, 20, *(int *)dbri->mm.data);
1402 * Set the CS4215 to data mode.
1404 static void cs4215_open(struct snd_dbri *dbri)
1408 unsigned long flags;
1410 dprintk(D_MM, "cs4215_open: %d channels, %d bits\n",
1411 dbri->mm.channels, dbri->mm.precision);
1413 /* Temporarily mute outputs, and wait 1/8000 sec (125 us)
1414 * to make sure this takes. This avoids clicking noises.
1417 cs4215_setdata(dbri, 1);
1422 * Pipe 4: Send timeslots 1-4 (audio data)
1423 * Pipe 20: Send timeslots 5-8 (part of ctrl data)
1424 * Pipe 6: Receive timeslots 1-4 (audio data)
1425 * Pipe 21: Receive timeslots 6-7. We can only receive 20 bits via
1426 * interrupt, and the rest of the data (slot 5 and 8) is
1427 * not relevant for us (only for doublechecking).
1429 * Just like in control mode, the time slots are all offset by eight
1430 * bits. The CS4215, it seems, observes TSIN (the delayed signal)
1431 * even if it's the CHI master. Don't ask me...
1433 spin_lock_irqsave(&dbri->lock, flags);
1434 tmp = sbus_readl(dbri->regs + REG0);
1435 tmp &= ~(D_C); /* Disable CHI */
1436 sbus_writel(tmp, dbri->regs + REG0);
1438 /* Switch CS4215 to data mode - set PIO3 to 1 */
1439 sbus_writel(D_ENPIO | D_PIO1 | D_PIO3 |
1440 (dbri->mm.onboard ? D_PIO0 : D_PIO2), dbri->regs + REG2);
1442 reset_chi(dbri, CHIslave, 128);
1444 /* Note: this next doesn't work for 8-bit stereo, because the two
1445 * channels would be on timeslots 1 and 3, with 2 and 4 idle.
1446 * (See CS4215 datasheet Fig 15)
1448 * DBRI non-contiguous mode would be required to make this work.
1450 data_width = dbri->mm.channels * dbri->mm.precision;
1452 link_time_slot(dbri, 4, 16, 16, data_width, dbri->mm.offset);
1453 link_time_slot(dbri, 20, 4, 16, 32, dbri->mm.offset + 32);
1454 link_time_slot(dbri, 6, 16, 16, data_width, dbri->mm.offset);
1455 link_time_slot(dbri, 21, 6, 16, 16, dbri->mm.offset + 40);
1457 /* FIXME: enable CHI after _setdata? */
1458 tmp = sbus_readl(dbri->regs + REG0);
1459 tmp |= D_C; /* Enable CHI */
1460 sbus_writel(tmp, dbri->regs + REG0);
1461 spin_unlock_irqrestore(&dbri->lock, flags);
1463 cs4215_setdata(dbri, 0);
1467 * Send the control information (i.e. audio format)
1469 static int cs4215_setctrl(struct snd_dbri *dbri)
1473 unsigned long flags;
1475 /* FIXME - let the CPU do something useful during these delays */
1477 /* Temporarily mute outputs, and wait 1/8000 sec (125 us)
1478 * to make sure this takes. This avoids clicking noises.
1480 cs4215_setdata(dbri, 1);
1484 * Enable Control mode: Set DBRI's PIO3 (4215's D/~C) to 0, then wait
1485 * 12 cycles <= 12/(5512.5*64) sec = 34.01 usec
1487 val = D_ENPIO | D_PIO1 | (dbri->mm.onboard ? D_PIO0 : D_PIO2);
1488 sbus_writel(val, dbri->regs + REG2);
1489 dprintk(D_MM, "cs4215_setctrl: reg2=0x%x\n", val);
1492 /* In Control mode, the CS4215 is a slave device, so the DBRI must
1493 * operate as CHI master, supplying clocking and frame synchronization.
1495 * In Data mode, however, the CS4215 must be CHI master to insure
1496 * that its data stream is synchronous with its codec.
1498 * The upshot of all this? We start by putting the DBRI into master
1499 * mode, program the CS4215 in Control mode, then switch the CS4215
1500 * into Data mode and put the DBRI into slave mode. Various timing
1501 * requirements must be observed along the way.
1503 * Oh, and one more thing, on a SPARCStation 20 (and maybe
1504 * others?), the addressing of the CS4215's time slots is
1505 * offset by eight bits, so we add eight to all the "cycle"
1506 * values in the Define Time Slot (DTS) commands. This is
1507 * done in hardware by a TI 248 that delays the DBRI->4215
1508 * frame sync signal by eight clock cycles. Anybody know why?
1510 spin_lock_irqsave(&dbri->lock, flags);
1511 tmp = sbus_readl(dbri->regs + REG0);
1512 tmp &= ~D_C; /* Disable CHI */
1513 sbus_writel(tmp, dbri->regs + REG0);
1515 reset_chi(dbri, CHImaster, 128);
1519 * Pipe 17: Send timeslots 1-4 (slots 5-8 are read only)
1520 * Pipe 18: Receive timeslot 1 (clb).
1521 * Pipe 19: Receive timeslot 7 (version).
1524 link_time_slot(dbri, 17, 16, 16, 32, dbri->mm.offset);
1525 link_time_slot(dbri, 18, 16, 16, 8, dbri->mm.offset);
1526 link_time_slot(dbri, 19, 18, 16, 8, dbri->mm.offset + 48);
1527 spin_unlock_irqrestore(&dbri->lock, flags);
1529 /* Wait for the chip to echo back CLB (Control Latch Bit) as zero */
1530 dbri->mm.ctrl[0] &= ~CS4215_CLB;
1531 xmit_fixed(dbri, 17, *(int *)dbri->mm.ctrl);
1533 spin_lock_irqsave(&dbri->lock, flags);
1534 tmp = sbus_readl(dbri->regs + REG0);
1535 tmp |= D_C; /* Enable CHI */
1536 sbus_writel(tmp, dbri->regs + REG0);
1537 spin_unlock_irqrestore(&dbri->lock, flags);
1539 for (i = 10; ((dbri->mm.status & 0xe4) != 0x20); --i)
1540 msleep_interruptible(1);
1543 dprintk(D_MM, "CS4215 didn't respond to CLB (0x%02x)\n",
1548 /* Disable changes to our copy of the version number, as we are about
1549 * to leave control mode.
1551 recv_fixed(dbri, 19, NULL);
1553 /* Terminate CS4215 control mode - data sheet says
1554 * "Set CLB=1 and send two more frames of valid control info"
1556 dbri->mm.ctrl[0] |= CS4215_CLB;
1557 xmit_fixed(dbri, 17, *(int *)dbri->mm.ctrl);
1559 /* Two frames of control info @ 8kHz frame rate = 250 us delay */
1562 cs4215_setdata(dbri, 0);
1568 * Setup the codec with the sampling rate, audio format and number of
1570 * As part of the process we resend the settings for the data
1571 * timeslots as well.
1573 static int cs4215_prepare(struct snd_dbri *dbri, unsigned int rate,
1574 snd_pcm_format_t format, unsigned int channels)
1579 /* Lookup index for this rate */
1580 for (freq_idx = 0; CS4215_FREQ[freq_idx].freq != 0; freq_idx++) {
1581 if (CS4215_FREQ[freq_idx].freq == rate)
1584 if (CS4215_FREQ[freq_idx].freq != rate) {
1585 printk(KERN_WARNING "DBRI: Unsupported rate %d Hz\n", rate);
1590 case SNDRV_PCM_FORMAT_MU_LAW:
1591 dbri->mm.ctrl[1] = CS4215_DFR_ULAW;
1592 dbri->mm.precision = 8;
1594 case SNDRV_PCM_FORMAT_A_LAW:
1595 dbri->mm.ctrl[1] = CS4215_DFR_ALAW;
1596 dbri->mm.precision = 8;
1598 case SNDRV_PCM_FORMAT_U8:
1599 dbri->mm.ctrl[1] = CS4215_DFR_LINEAR8;
1600 dbri->mm.precision = 8;
1602 case SNDRV_PCM_FORMAT_S16_BE:
1603 dbri->mm.ctrl[1] = CS4215_DFR_LINEAR16;
1604 dbri->mm.precision = 16;
1607 printk(KERN_WARNING "DBRI: Unsupported format %d\n", format);
1611 /* Add rate parameters */
1612 dbri->mm.ctrl[1] |= CS4215_FREQ[freq_idx].csval;
1613 dbri->mm.ctrl[2] = CS4215_XCLK |
1614 CS4215_BSEL_128 | CS4215_FREQ[freq_idx].xtal;
1616 dbri->mm.channels = channels;
1618 dbri->mm.ctrl[1] |= CS4215_DFR_STEREO;
1620 ret = cs4215_setctrl(dbri);
1622 cs4215_open(dbri); /* set codec to data mode */
1630 static __devinit int cs4215_init(struct snd_dbri *dbri)
1632 u32 reg2 = sbus_readl(dbri->regs + REG2);
1633 dprintk(D_MM, "cs4215_init: reg2=0x%x\n", reg2);
1635 /* Look for the cs4215 chips */
1636 if (reg2 & D_PIO2) {
1637 dprintk(D_MM, "Onboard CS4215 detected\n");
1638 dbri->mm.onboard = 1;
1640 if (reg2 & D_PIO0) {
1641 dprintk(D_MM, "Speakerbox detected\n");
1642 dbri->mm.onboard = 0;
1644 if (reg2 & D_PIO2) {
1645 printk(KERN_INFO "DBRI: Using speakerbox / "
1646 "ignoring onboard mmcodec.\n");
1647 sbus_writel(D_ENPIO2, dbri->regs + REG2);
1651 if (!(reg2 & (D_PIO0 | D_PIO2))) {
1652 printk(KERN_ERR "DBRI: no mmcodec found.\n");
1656 cs4215_setup_pipes(dbri);
1657 cs4215_init_data(&dbri->mm);
1659 /* Enable capture of the status & version timeslots. */
1660 recv_fixed(dbri, 18, &dbri->mm.status);
1661 recv_fixed(dbri, 19, &dbri->mm.version);
1663 dbri->mm.offset = dbri->mm.onboard ? 0 : 8;
1664 if (cs4215_setctrl(dbri) == -1 || dbri->mm.version == 0xff) {
1665 dprintk(D_MM, "CS4215 failed probe at offset %d\n",
1669 dprintk(D_MM, "Found CS4215 at offset %d\n", dbri->mm.offset);
1675 ****************************************************************************
1676 *************************** DBRI interrupt handler *************************
1677 ****************************************************************************
1679 The DBRI communicates with the CPU mainly via a circular interrupt
1680 buffer. When an interrupt is signaled, the CPU walks through the
1681 buffer and calls dbri_process_one_interrupt() for each interrupt word.
1682 Complicated interrupts are handled by dedicated functions (which
1683 appear first in this file). Any pending interrupts can be serviced by
1684 calling dbri_process_interrupt_buffer(), which works even if the CPU's
1685 interrupts are disabled.
1691 * Starts transmitting the current TD's for recording/playing.
1692 * For playback, ALSA has filled the DMA memory with new data (we hope).
1694 static void xmit_descs(struct snd_dbri *dbri)
1696 struct dbri_streaminfo *info;
1698 unsigned long flags;
1702 return; /* Disabled */
1704 info = &dbri->stream_info[DBRI_REC];
1705 spin_lock_irqsave(&dbri->lock, flags);
1707 if (info->pipe >= 0) {
1708 first_td = dbri->pipes[info->pipe].first_desc;
1710 dprintk(D_DESC, "xmit_descs rec @ TD %d\n", first_td);
1712 /* Stream could be closed by the time we run. */
1713 if (first_td >= 0) {
1714 cmd = dbri_cmdlock(dbri, 2);
1715 *(cmd++) = DBRI_CMD(D_SDP, 0,
1716 dbri->pipes[info->pipe].sdp
1717 | D_SDP_P | D_SDP_EVERY | D_SDP_C);
1718 *(cmd++) = dbri->dma_dvma +
1719 dbri_dma_off(desc, first_td);
1720 dbri_cmdsend(dbri, cmd, 2);
1722 /* Reset our admin of the pipe. */
1723 dbri->pipes[info->pipe].desc = first_td;
1727 info = &dbri->stream_info[DBRI_PLAY];
1729 if (info->pipe >= 0) {
1730 first_td = dbri->pipes[info->pipe].first_desc;
1732 dprintk(D_DESC, "xmit_descs play @ TD %d\n", first_td);
1734 /* Stream could be closed by the time we run. */
1735 if (first_td >= 0) {
1736 cmd = dbri_cmdlock(dbri, 2);
1737 *(cmd++) = DBRI_CMD(D_SDP, 0,
1738 dbri->pipes[info->pipe].sdp
1739 | D_SDP_P | D_SDP_EVERY | D_SDP_C);
1740 *(cmd++) = dbri->dma_dvma +
1741 dbri_dma_off(desc, first_td);
1742 dbri_cmdsend(dbri, cmd, 2);
1744 /* Reset our admin of the pipe. */
1745 dbri->pipes[info->pipe].desc = first_td;
1749 spin_unlock_irqrestore(&dbri->lock, flags);
1752 /* transmission_complete_intr()
1754 * Called by main interrupt handler when DBRI signals transmission complete
1755 * on a pipe (interrupt triggered by the B bit in a transmit descriptor).
1757 * Walks through the pipe's list of transmit buffer descriptors and marks
1758 * them as available. Stops when the first descriptor is found without
1759 * TBC (Transmit Buffer Complete) set, or we've run through them all.
1761 * The DMA buffers are not released. They form a ring buffer and
1762 * they are filled by ALSA while others are transmitted by DMA.
1766 static void transmission_complete_intr(struct snd_dbri *dbri, int pipe)
1768 struct dbri_streaminfo *info = &dbri->stream_info[DBRI_PLAY];
1769 int td = dbri->pipes[pipe].desc;
1773 if (td >= DBRI_NO_DESCS) {
1774 printk(KERN_ERR "DBRI: invalid td on pipe %d\n", pipe);
1778 status = DBRI_TD_STATUS(dbri->dma->desc[td].word4);
1779 if (!(status & DBRI_TD_TBC))
1782 dprintk(D_INT, "TD %d, status 0x%02x\n", td, status);
1784 dbri->dma->desc[td].word4 = 0; /* Reset it for next time. */
1785 info->offset += DBRI_RD_CNT(dbri->dma->desc[td].word1);
1787 td = dbri->next_desc[td];
1788 dbri->pipes[pipe].desc = td;
1792 spin_unlock(&dbri->lock);
1793 snd_pcm_period_elapsed(info->substream);
1794 spin_lock(&dbri->lock);
1797 static void reception_complete_intr(struct snd_dbri *dbri, int pipe)
1799 struct dbri_streaminfo *info;
1800 int rd = dbri->pipes[pipe].desc;
1803 if (rd < 0 || rd >= DBRI_NO_DESCS) {
1804 printk(KERN_ERR "DBRI: invalid rd on pipe %d\n", pipe);
1808 dbri->pipes[pipe].desc = dbri->next_desc[rd];
1809 status = dbri->dma->desc[rd].word1;
1810 dbri->dma->desc[rd].word1 = 0; /* Reset it for next time. */
1812 info = &dbri->stream_info[DBRI_REC];
1813 info->offset += DBRI_RD_CNT(status);
1815 /* FIXME: Check status */
1817 dprintk(D_INT, "Recv RD %d, status 0x%02x, len %d\n",
1818 rd, DBRI_RD_STATUS(status), DBRI_RD_CNT(status));
1821 spin_unlock(&dbri->lock);
1822 snd_pcm_period_elapsed(info->substream);
1823 spin_lock(&dbri->lock);
1826 static void dbri_process_one_interrupt(struct snd_dbri *dbri, int x)
1828 int val = D_INTR_GETVAL(x);
1829 int channel = D_INTR_GETCHAN(x);
1830 int command = D_INTR_GETCMD(x);
1831 int code = D_INTR_GETCODE(x);
1833 int rval = D_INTR_GETRVAL(x);
1836 if (channel == D_INTR_CMD) {
1837 dprintk(D_CMD, "INTR: Command: %-5s Value:%d\n",
1838 cmds[command], val);
1840 dprintk(D_INT, "INTR: Chan:%d Code:%d Val:%#x\n",
1841 channel, code, rval);
1846 if (command != D_WAIT)
1847 printk(KERN_ERR "DBRI: Command read interrupt\n");
1850 reception_complete_intr(dbri, channel);
1854 transmission_complete_intr(dbri, channel);
1857 /* UNDR - Transmission underrun
1858 * resend SDP command with clear pipe bit (C) set
1861 /* FIXME: do something useful in case of underrun */
1862 printk(KERN_ERR "DBRI: Underrun error\n");
1866 int td = dbri->pipes[pipe].desc;
1868 dbri->dma->desc[td].word4 = 0;
1869 cmd = dbri_cmdlock(dbri, NoGetLock);
1870 *(cmd++) = DBRI_CMD(D_SDP, 0,
1871 dbri->pipes[pipe].sdp
1872 | D_SDP_P | D_SDP_C | D_SDP_2SAME);
1873 *(cmd++) = dbri->dma_dvma + dbri_dma_off(desc, td);
1874 dbri_cmdsend(dbri, cmd);
1879 /* FXDT - Fixed data change */
1880 if (dbri->pipes[channel].sdp & D_SDP_MSB)
1881 val = reverse_bytes(val, dbri->pipes[channel].length);
1883 if (dbri->pipes[channel].recv_fixed_ptr)
1884 *(dbri->pipes[channel].recv_fixed_ptr) = val;
1887 if (channel != D_INTR_CMD)
1889 "DBRI: Ignored Interrupt: %d (0x%x)\n", code, x);
1893 /* dbri_process_interrupt_buffer advances through the DBRI's interrupt
1894 * buffer until it finds a zero word (indicating nothing more to do
1895 * right now). Non-zero words require processing and are handed off
1896 * to dbri_process_one_interrupt AFTER advancing the pointer.
1898 static void dbri_process_interrupt_buffer(struct snd_dbri *dbri)
1902 while ((x = dbri->dma->intr[dbri->dbri_irqp]) != 0) {
1903 dbri->dma->intr[dbri->dbri_irqp] = 0;
1905 if (dbri->dbri_irqp == DBRI_INT_BLK)
1906 dbri->dbri_irqp = 1;
1908 dbri_process_one_interrupt(dbri, x);
1912 static irqreturn_t snd_dbri_interrupt(int irq, void *dev_id)
1914 struct snd_dbri *dbri = dev_id;
1915 static int errcnt = 0;
1920 spin_lock(&dbri->lock);
1923 * Read it, so the interrupt goes away.
1925 x = sbus_readl(dbri->regs + REG1);
1927 if (x & (D_MRR | D_MLE | D_LBG | D_MBE)) {
1932 "DBRI: Multiple Error Ack on SBus reg1=0x%x\n",
1936 "DBRI: Multiple Late Error on SBus reg1=0x%x\n",
1940 "DBRI: Lost Bus Grant on SBus reg1=0x%x\n", x);
1943 "DBRI: Burst Error on SBus reg1=0x%x\n", x);
1945 /* Some of these SBus errors cause the chip's SBus circuitry
1946 * to be disabled, so just re-enable and try to keep going.
1948 * The only one I've seen is MRR, which will be triggered
1949 * if you let a transmit pipe underrun, then try to CDP it.
1951 * If these things persist, we reset the chip.
1953 if ((++errcnt) % 10 == 0) {
1954 dprintk(D_INT, "Interrupt errors exceeded.\n");
1957 tmp = sbus_readl(dbri->regs + REG0);
1959 sbus_writel(tmp, dbri->regs + REG0);
1963 dbri_process_interrupt_buffer(dbri);
1965 spin_unlock(&dbri->lock);
1970 /****************************************************************************
1972 ****************************************************************************/
1973 static struct snd_pcm_hardware snd_dbri_pcm_hw = {
1974 .info = SNDRV_PCM_INFO_MMAP |
1975 SNDRV_PCM_INFO_INTERLEAVED |
1976 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1977 SNDRV_PCM_INFO_MMAP_VALID,
1978 .formats = SNDRV_PCM_FMTBIT_MU_LAW |
1979 SNDRV_PCM_FMTBIT_A_LAW |
1980 SNDRV_PCM_FMTBIT_U8 |
1981 SNDRV_PCM_FMTBIT_S16_BE,
1982 .rates = SNDRV_PCM_RATE_8000_48000 | SNDRV_PCM_RATE_5512,
1987 .buffer_bytes_max = 64 * 1024,
1988 .period_bytes_min = 1,
1989 .period_bytes_max = DBRI_TD_MAXCNT,
1991 .periods_max = 1024,
1994 static int snd_hw_rule_format(struct snd_pcm_hw_params *params,
1995 struct snd_pcm_hw_rule *rule)
1997 struct snd_interval *c = hw_param_interval(params,
1998 SNDRV_PCM_HW_PARAM_CHANNELS);
1999 struct snd_mask *f = hw_param_mask(params, SNDRV_PCM_HW_PARAM_FORMAT);
2000 struct snd_mask fmt;
2004 fmt.bits[0] &= SNDRV_PCM_FMTBIT_S16_BE;
2005 return snd_mask_refine(f, &fmt);
2010 static int snd_hw_rule_channels(struct snd_pcm_hw_params *params,
2011 struct snd_pcm_hw_rule *rule)
2013 struct snd_interval *c = hw_param_interval(params,
2014 SNDRV_PCM_HW_PARAM_CHANNELS);
2015 struct snd_mask *f = hw_param_mask(params, SNDRV_PCM_HW_PARAM_FORMAT);
2016 struct snd_interval ch;
2018 snd_interval_any(&ch);
2019 if (!(f->bits[0] & SNDRV_PCM_FMTBIT_S16_BE)) {
2023 return snd_interval_refine(c, &ch);
2028 static int snd_dbri_open(struct snd_pcm_substream *substream)
2030 struct snd_dbri *dbri = snd_pcm_substream_chip(substream);
2031 struct snd_pcm_runtime *runtime = substream->runtime;
2032 struct dbri_streaminfo *info = DBRI_STREAM(dbri, substream);
2033 unsigned long flags;
2035 dprintk(D_USR, "open audio output.\n");
2036 runtime->hw = snd_dbri_pcm_hw;
2038 spin_lock_irqsave(&dbri->lock, flags);
2039 info->substream = substream;
2041 info->dvma_buffer = 0;
2043 spin_unlock_irqrestore(&dbri->lock, flags);
2045 snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_CHANNELS,
2046 snd_hw_rule_format, NULL, SNDRV_PCM_HW_PARAM_FORMAT,
2048 snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_FORMAT,
2049 snd_hw_rule_channels, NULL,
2050 SNDRV_PCM_HW_PARAM_CHANNELS,
2058 static int snd_dbri_close(struct snd_pcm_substream *substream)
2060 struct snd_dbri *dbri = snd_pcm_substream_chip(substream);
2061 struct dbri_streaminfo *info = DBRI_STREAM(dbri, substream);
2063 dprintk(D_USR, "close audio output.\n");
2064 info->substream = NULL;
2070 static int snd_dbri_hw_params(struct snd_pcm_substream *substream,
2071 struct snd_pcm_hw_params *hw_params)
2073 struct snd_pcm_runtime *runtime = substream->runtime;
2074 struct snd_dbri *dbri = snd_pcm_substream_chip(substream);
2075 struct dbri_streaminfo *info = DBRI_STREAM(dbri, substream);
2079 /* set sampling rate, audio format and number of channels */
2080 ret = cs4215_prepare(dbri, params_rate(hw_params),
2081 params_format(hw_params),
2082 params_channels(hw_params));
2086 if ((ret = snd_pcm_lib_malloc_pages(substream,
2087 params_buffer_bytes(hw_params))) < 0) {
2088 printk(KERN_ERR "malloc_pages failed with %d\n", ret);
2092 /* hw_params can get called multiple times. Only map the DMA once.
2094 if (info->dvma_buffer == 0) {
2095 if (DBRI_STREAMNO(substream) == DBRI_PLAY)
2096 direction = SBUS_DMA_TODEVICE;
2098 direction = SBUS_DMA_FROMDEVICE;
2100 info->dvma_buffer = sbus_map_single(dbri->sdev,
2102 params_buffer_bytes(hw_params),
2106 direction = params_buffer_bytes(hw_params);
2107 dprintk(D_USR, "hw_params: %d bytes, dvma=%x\n",
2108 direction, info->dvma_buffer);
2112 static int snd_dbri_hw_free(struct snd_pcm_substream *substream)
2114 struct snd_dbri *dbri = snd_pcm_substream_chip(substream);
2115 struct dbri_streaminfo *info = DBRI_STREAM(dbri, substream);
2118 dprintk(D_USR, "hw_free.\n");
2120 /* hw_free can get called multiple times. Only unmap the DMA once.
2122 if (info->dvma_buffer) {
2123 if (DBRI_STREAMNO(substream) == DBRI_PLAY)
2124 direction = SBUS_DMA_TODEVICE;
2126 direction = SBUS_DMA_FROMDEVICE;
2128 sbus_unmap_single(dbri->sdev, info->dvma_buffer,
2129 substream->runtime->buffer_size, direction);
2130 info->dvma_buffer = 0;
2132 if (info->pipe != -1) {
2133 reset_pipe(dbri, info->pipe);
2137 return snd_pcm_lib_free_pages(substream);
2140 static int snd_dbri_prepare(struct snd_pcm_substream *substream)
2142 struct snd_dbri *dbri = snd_pcm_substream_chip(substream);
2143 struct dbri_streaminfo *info = DBRI_STREAM(dbri, substream);
2146 info->size = snd_pcm_lib_buffer_bytes(substream);
2147 if (DBRI_STREAMNO(substream) == DBRI_PLAY)
2148 info->pipe = 4; /* Send pipe */
2150 info->pipe = 6; /* Receive pipe */
2152 spin_lock_irq(&dbri->lock);
2155 /* Setup the all the transmit/receive descriptors to cover the
2158 ret = setup_descs(dbri, DBRI_STREAMNO(substream),
2159 snd_pcm_lib_period_bytes(substream));
2161 spin_unlock_irq(&dbri->lock);
2163 dprintk(D_USR, "prepare audio output. %d bytes\n", info->size);
2167 static int snd_dbri_trigger(struct snd_pcm_substream *substream, int cmd)
2169 struct snd_dbri *dbri = snd_pcm_substream_chip(substream);
2170 struct dbri_streaminfo *info = DBRI_STREAM(dbri, substream);
2174 case SNDRV_PCM_TRIGGER_START:
2175 dprintk(D_USR, "start audio, period is %d bytes\n",
2176 (int)snd_pcm_lib_period_bytes(substream));
2177 /* Re-submit the TDs. */
2180 case SNDRV_PCM_TRIGGER_STOP:
2181 dprintk(D_USR, "stop audio.\n");
2182 reset_pipe(dbri, info->pipe);
2191 static snd_pcm_uframes_t snd_dbri_pointer(struct snd_pcm_substream *substream)
2193 struct snd_dbri *dbri = snd_pcm_substream_chip(substream);
2194 struct dbri_streaminfo *info = DBRI_STREAM(dbri, substream);
2195 snd_pcm_uframes_t ret;
2197 ret = bytes_to_frames(substream->runtime, info->offset)
2198 % substream->runtime->buffer_size;
2199 dprintk(D_USR, "I/O pointer: %ld frames of %ld.\n",
2200 ret, substream->runtime->buffer_size);
2204 static struct snd_pcm_ops snd_dbri_ops = {
2205 .open = snd_dbri_open,
2206 .close = snd_dbri_close,
2207 .ioctl = snd_pcm_lib_ioctl,
2208 .hw_params = snd_dbri_hw_params,
2209 .hw_free = snd_dbri_hw_free,
2210 .prepare = snd_dbri_prepare,
2211 .trigger = snd_dbri_trigger,
2212 .pointer = snd_dbri_pointer,
2215 static int __devinit snd_dbri_pcm(struct snd_card *card)
2217 struct snd_pcm *pcm;
2220 if ((err = snd_pcm_new(card,
2221 /* ID */ "sun_dbri",
2223 /* playback count */ 1,
2224 /* capture count */ 1, &pcm)) < 0)
2226 snd_assert(pcm != NULL, return -EINVAL);
2228 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_dbri_ops);
2229 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_dbri_ops);
2231 pcm->private_data = card->private_data;
2232 pcm->info_flags = 0;
2233 strcpy(pcm->name, card->shortname);
2235 if ((err = snd_pcm_lib_preallocate_pages_for_all(pcm,
2236 SNDRV_DMA_TYPE_CONTINUOUS,
2237 snd_dma_continuous_data(GFP_KERNEL),
2238 64 * 1024, 64 * 1024)) < 0)
2244 /*****************************************************************************
2246 *****************************************************************************/
2248 static int snd_cs4215_info_volume(struct snd_kcontrol *kcontrol,
2249 struct snd_ctl_elem_info *uinfo)
2251 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
2253 uinfo->value.integer.min = 0;
2254 if (kcontrol->private_value == DBRI_PLAY)
2255 uinfo->value.integer.max = DBRI_MAX_VOLUME;
2257 uinfo->value.integer.max = DBRI_MAX_GAIN;
2261 static int snd_cs4215_get_volume(struct snd_kcontrol *kcontrol,
2262 struct snd_ctl_elem_value *ucontrol)
2264 struct snd_dbri *dbri = snd_kcontrol_chip(kcontrol);
2265 struct dbri_streaminfo *info;
2266 snd_assert(dbri != NULL, return -EINVAL);
2267 info = &dbri->stream_info[kcontrol->private_value];
2268 snd_assert(info != NULL, return -EINVAL);
2270 ucontrol->value.integer.value[0] = info->left_gain;
2271 ucontrol->value.integer.value[1] = info->right_gain;
2275 static int snd_cs4215_put_volume(struct snd_kcontrol *kcontrol,
2276 struct snd_ctl_elem_value *ucontrol)
2278 struct snd_dbri *dbri = snd_kcontrol_chip(kcontrol);
2279 struct dbri_streaminfo *info =
2280 &dbri->stream_info[kcontrol->private_value];
2281 unsigned int vol[2];
2284 vol[0] = ucontrol->value.integer.value[0];
2285 vol[1] = ucontrol->value.integer.value[1];
2286 if (kcontrol->private_value == DBRI_PLAY) {
2287 if (vol[0] > DBRI_MAX_VOLUME || vol[1] > DBRI_MAX_VOLUME)
2290 if (vol[0] > DBRI_MAX_GAIN || vol[1] > DBRI_MAX_GAIN)
2294 if (info->left_gain != vol[0]) {
2295 info->left_gain = vol[0];
2298 if (info->right_gain != vol[1]) {
2299 info->right_gain = vol[1];
2303 /* First mute outputs, and wait 1/8000 sec (125 us)
2304 * to make sure this takes. This avoids clicking noises.
2306 cs4215_setdata(dbri, 1);
2308 cs4215_setdata(dbri, 0);
2313 static int snd_cs4215_info_single(struct snd_kcontrol *kcontrol,
2314 struct snd_ctl_elem_info *uinfo)
2316 int mask = (kcontrol->private_value >> 16) & 0xff;
2318 uinfo->type = (mask == 1) ?
2319 SNDRV_CTL_ELEM_TYPE_BOOLEAN : SNDRV_CTL_ELEM_TYPE_INTEGER;
2321 uinfo->value.integer.min = 0;
2322 uinfo->value.integer.max = mask;
2326 static int snd_cs4215_get_single(struct snd_kcontrol *kcontrol,
2327 struct snd_ctl_elem_value *ucontrol)
2329 struct snd_dbri *dbri = snd_kcontrol_chip(kcontrol);
2330 int elem = kcontrol->private_value & 0xff;
2331 int shift = (kcontrol->private_value >> 8) & 0xff;
2332 int mask = (kcontrol->private_value >> 16) & 0xff;
2333 int invert = (kcontrol->private_value >> 24) & 1;
2334 snd_assert(dbri != NULL, return -EINVAL);
2337 ucontrol->value.integer.value[0] =
2338 (dbri->mm.data[elem] >> shift) & mask;
2340 ucontrol->value.integer.value[0] =
2341 (dbri->mm.ctrl[elem - 4] >> shift) & mask;
2344 ucontrol->value.integer.value[0] =
2345 mask - ucontrol->value.integer.value[0];
2349 static int snd_cs4215_put_single(struct snd_kcontrol *kcontrol,
2350 struct snd_ctl_elem_value *ucontrol)
2352 struct snd_dbri *dbri = snd_kcontrol_chip(kcontrol);
2353 int elem = kcontrol->private_value & 0xff;
2354 int shift = (kcontrol->private_value >> 8) & 0xff;
2355 int mask = (kcontrol->private_value >> 16) & 0xff;
2356 int invert = (kcontrol->private_value >> 24) & 1;
2359 snd_assert(dbri != NULL, return -EINVAL);
2361 val = (ucontrol->value.integer.value[0] & mask);
2367 dbri->mm.data[elem] = (dbri->mm.data[elem] &
2368 ~(mask << shift)) | val;
2369 changed = (val != dbri->mm.data[elem]);
2371 dbri->mm.ctrl[elem - 4] = (dbri->mm.ctrl[elem - 4] &
2372 ~(mask << shift)) | val;
2373 changed = (val != dbri->mm.ctrl[elem - 4]);
2376 dprintk(D_GEN, "put_single: mask=0x%x, changed=%d, "
2377 "mixer-value=%ld, mm-value=0x%x\n",
2378 mask, changed, ucontrol->value.integer.value[0],
2379 dbri->mm.data[elem & 3]);
2382 /* First mute outputs, and wait 1/8000 sec (125 us)
2383 * to make sure this takes. This avoids clicking noises.
2385 cs4215_setdata(dbri, 1);
2387 cs4215_setdata(dbri, 0);
2392 /* Entries 0-3 map to the 4 data timeslots, entries 4-7 map to the 4 control
2393 timeslots. Shift is the bit offset in the timeslot, mask defines the
2394 number of bits. invert is a boolean for use with attenuation.
2396 #define CS4215_SINGLE(xname, entry, shift, mask, invert) \
2397 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
2398 .info = snd_cs4215_info_single, \
2399 .get = snd_cs4215_get_single, .put = snd_cs4215_put_single, \
2400 .private_value = (entry) | ((shift) << 8) | ((mask) << 16) | \
2403 static struct snd_kcontrol_new dbri_controls[] __devinitdata = {
2405 .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
2406 .name = "Playback Volume",
2407 .info = snd_cs4215_info_volume,
2408 .get = snd_cs4215_get_volume,
2409 .put = snd_cs4215_put_volume,
2410 .private_value = DBRI_PLAY,
2412 CS4215_SINGLE("Headphone switch", 0, 7, 1, 0)
2413 CS4215_SINGLE("Line out switch", 0, 6, 1, 0)
2414 CS4215_SINGLE("Speaker switch", 1, 6, 1, 0)
2416 .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
2417 .name = "Capture Volume",
2418 .info = snd_cs4215_info_volume,
2419 .get = snd_cs4215_get_volume,
2420 .put = snd_cs4215_put_volume,
2421 .private_value = DBRI_REC,
2423 /* FIXME: mic/line switch */
2424 CS4215_SINGLE("Line in switch", 2, 4, 1, 0)
2425 CS4215_SINGLE("High Pass Filter switch", 5, 7, 1, 0)
2426 CS4215_SINGLE("Monitor Volume", 3, 4, 0xf, 1)
2427 CS4215_SINGLE("Mic boost", 4, 4, 1, 1)
2430 static int __devinit snd_dbri_mixer(struct snd_card *card)
2433 struct snd_dbri *dbri;
2435 snd_assert(card != NULL && card->private_data != NULL, return -EINVAL);
2436 dbri = card->private_data;
2438 strcpy(card->mixername, card->shortname);
2440 for (idx = 0; idx < ARRAY_SIZE(dbri_controls); idx++) {
2441 err = snd_ctl_add(card,
2442 snd_ctl_new1(&dbri_controls[idx], dbri));
2447 for (idx = DBRI_REC; idx < DBRI_NO_STREAMS; idx++) {
2448 dbri->stream_info[idx].left_gain = 0;
2449 dbri->stream_info[idx].right_gain = 0;
2455 /****************************************************************************
2457 ****************************************************************************/
2458 static void dbri_regs_read(struct snd_info_entry *entry,
2459 struct snd_info_buffer *buffer)
2461 struct snd_dbri *dbri = entry->private_data;
2463 snd_iprintf(buffer, "REG0: 0x%x\n", sbus_readl(dbri->regs + REG0));
2464 snd_iprintf(buffer, "REG2: 0x%x\n", sbus_readl(dbri->regs + REG2));
2465 snd_iprintf(buffer, "REG8: 0x%x\n", sbus_readl(dbri->regs + REG8));
2466 snd_iprintf(buffer, "REG9: 0x%x\n", sbus_readl(dbri->regs + REG9));
2470 static void dbri_debug_read(struct snd_info_entry *entry,
2471 struct snd_info_buffer *buffer)
2473 struct snd_dbri *dbri = entry->private_data;
2475 snd_iprintf(buffer, "debug=%d\n", dbri_debug);
2477 for (pipe = 0; pipe < 32; pipe++) {
2478 if (pipe_active(dbri, pipe)) {
2479 struct dbri_pipe *pptr = &dbri->pipes[pipe];
2481 "Pipe %d: %s SDP=0x%x desc=%d, "
2484 (pptr->sdp & D_SDP_TO_SER) ? "output" :
2486 pptr->sdp, pptr->desc,
2487 pptr->length, pptr->nextpipe);
2493 void __devinit snd_dbri_proc(struct snd_card *card)
2495 struct snd_dbri *dbri = card->private_data;
2496 struct snd_info_entry *entry;
2498 if (!snd_card_proc_new(card, "regs", &entry))
2499 snd_info_set_text_ops(entry, dbri, dbri_regs_read);
2502 if (!snd_card_proc_new(card, "debug", &entry)) {
2503 snd_info_set_text_ops(entry, dbri, dbri_debug_read);
2504 entry->mode = S_IFREG | S_IRUGO; /* Readable only. */
2510 ****************************************************************************
2511 **************************** Initialization ********************************
2512 ****************************************************************************
2514 static void snd_dbri_free(struct snd_dbri *dbri);
2516 static int __devinit snd_dbri_create(struct snd_card *card,
2517 struct sbus_dev *sdev,
2520 struct snd_dbri *dbri = card->private_data;
2523 spin_lock_init(&dbri->lock);
2527 dbri->dma = sbus_alloc_consistent(sdev, sizeof(struct dbri_dma),
2529 memset((void *)dbri->dma, 0, sizeof(struct dbri_dma));
2531 dprintk(D_GEN, "DMA Cmd Block 0x%p (0x%08x)\n",
2532 dbri->dma, dbri->dma_dvma);
2534 /* Map the registers into memory. */
2535 dbri->regs_size = sdev->reg_addrs[0].reg_size;
2536 dbri->regs = sbus_ioremap(&sdev->resource[0], 0,
2537 dbri->regs_size, "DBRI Registers");
2539 printk(KERN_ERR "DBRI: could not allocate registers\n");
2540 sbus_free_consistent(sdev, sizeof(struct dbri_dma),
2541 (void *)dbri->dma, dbri->dma_dvma);
2545 err = request_irq(dbri->irq, snd_dbri_interrupt, IRQF_SHARED,
2546 "DBRI audio", dbri);
2548 printk(KERN_ERR "DBRI: Can't get irq %d\n", dbri->irq);
2549 sbus_iounmap(dbri->regs, dbri->regs_size);
2550 sbus_free_consistent(sdev, sizeof(struct dbri_dma),
2551 (void *)dbri->dma, dbri->dma_dvma);
2555 /* Do low level initialization of the DBRI and CS4215 chips */
2556 dbri_initialize(dbri);
2557 err = cs4215_init(dbri);
2559 snd_dbri_free(dbri);
2566 static void snd_dbri_free(struct snd_dbri *dbri)
2568 dprintk(D_GEN, "snd_dbri_free\n");
2572 free_irq(dbri->irq, dbri);
2575 sbus_iounmap(dbri->regs, dbri->regs_size);
2578 sbus_free_consistent(dbri->sdev, sizeof(struct dbri_dma),
2579 (void *)dbri->dma, dbri->dma_dvma);
2582 static int __devinit dbri_probe(struct of_device *of_dev,
2583 const struct of_device_id *match)
2585 struct sbus_dev *sdev = to_sbus_device(&of_dev->dev);
2586 struct snd_dbri *dbri;
2588 struct resource *rp;
2589 struct snd_card *card;
2593 dprintk(D_GEN, "DBRI: Found %s in SBUS slot %d\n",
2594 sdev->prom_name, sdev->slot);
2596 if (dev >= SNDRV_CARDS)
2603 irq = sdev->irqs[0];
2605 printk(KERN_ERR "DBRI-%d: No IRQ.\n", dev);
2609 card = snd_card_new(index[dev], id[dev], THIS_MODULE,
2610 sizeof(struct snd_dbri));
2614 strcpy(card->driver, "DBRI");
2615 strcpy(card->shortname, "Sun DBRI");
2616 rp = &sdev->resource[0];
2617 sprintf(card->longname, "%s at 0x%02lx:0x%016Lx, irq %d",
2619 rp->flags & 0xffL, (unsigned long long)rp->start, irq);
2621 err = snd_dbri_create(card, sdev, irq, dev);
2623 snd_card_free(card);
2627 dbri = card->private_data;
2628 err = snd_dbri_pcm(card);
2632 err = snd_dbri_mixer(card);
2636 /* /proc file handling */
2637 snd_dbri_proc(card);
2638 dev_set_drvdata(&of_dev->dev, card);
2640 err = snd_card_register(card);
2644 printk(KERN_INFO "audio%d at %p (irq %d) is DBRI(%c)+CS4215(%d)\n",
2646 dbri->irq, sdev->prom_name[9], dbri->mm.version);
2652 snd_dbri_free(dbri);
2653 snd_card_free(card);
2657 static int __devexit dbri_remove(struct of_device *dev)
2659 struct snd_card *card = dev_get_drvdata(&dev->dev);
2661 snd_dbri_free(card->private_data);
2662 snd_card_free(card);
2664 dev_set_drvdata(&dev->dev, NULL);
2669 static struct of_device_id dbri_match[] = {
2671 .name = "SUNW,DBRIe",
2674 .name = "SUNW,DBRIf",
2679 MODULE_DEVICE_TABLE(of, dbri_match);
2681 static struct of_platform_driver dbri_sbus_driver = {
2683 .match_table = dbri_match,
2684 .probe = dbri_probe,
2685 .remove = __devexit_p(dbri_remove),
2688 /* Probe for the dbri chip and then attach the driver. */
2689 static int __init dbri_init(void)
2691 return of_register_driver(&dbri_sbus_driver, &sbus_bus_type);
2694 static void __exit dbri_exit(void)
2696 of_unregister_driver(&dbri_sbus_driver);
2699 module_init(dbri_init);
2700 module_exit(dbri_exit);