2 * linux/arch/arm/lib/copypage-xscale.S
4 * Copyright (C) 1995-2005 Russell King
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
10 * This handles the mini data cache, as found on SA11x0 and XScale
11 * processors. When we copy a user page page, we map it in such a way
12 * that accesses to this page will not touch the main data cache, but
13 * will be cached in the mini data cache. This prevents us thrashing
14 * the main data cache on page faults.
16 #include <linux/init.h>
20 #include <asm/pgtable.h>
21 #include <asm/tlbflush.h>
24 * 0xffff8000 to 0xffffffff is reserved for any ARM architecture
25 * specific hacks for copying pages efficiently.
27 #define COPYPAGE_MINICACHE 0xffff8000
29 #define minicache_pgprot __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | \
32 #define TOP_PTE(x) pte_offset_kernel(top_pmd, x)
34 static DEFINE_SPINLOCK(minicache_lock);
37 * XScale mini-dcache optimised copy_user_page
39 * We flush the destination cache lines just before we write the data into the
40 * corresponding address. Since the Dcache is read-allocate, this removes the
41 * Dcache aliasing issue. The writes will be forwarded to the write buffer,
42 * and merged as appropriate.
44 static void __attribute__((naked))
45 mc_copy_user_page(void *from, void *to)
48 * Strangely enough, best performance is achieved
49 * when prefetching destination as well. (NP)
52 "stmfd sp!, {r4, r5, lr} \n\
62 2: ldrd r2, [r0], #8 \n\
71 mcr p15, 0, ip, c7, c10, 1 @ clean D line\n\
73 mcr p15, 0, ip, c7, c6, 1 @ invalidate D line\n\
82 mcr p15, 0, ip, c7, c10, 1 @ clean D line\n\
84 mcr p15, 0, ip, c7, c6, 1 @ invalidate D line\n\
87 ldmfd sp!, {r4, r5, pc} "
89 : "r" (from), "r" (to), "I" (PAGE_SIZE / 64 - 1));
92 void xscale_mc_copy_user_page(void *kto, const void *kfrom, unsigned long vaddr)
94 spin_lock(&minicache_lock);
96 set_pte(TOP_PTE(COPYPAGE_MINICACHE), pfn_pte(__pa(kfrom) >> PAGE_SHIFT, minicache_pgprot));
97 flush_tlb_kernel_page(COPYPAGE_MINICACHE);
99 mc_copy_user_page((void *)COPYPAGE_MINICACHE, kto);
101 spin_unlock(&minicache_lock);
105 * XScale optimised clear_user_page
107 void __attribute__((naked))
108 xscale_mc_clear_user_page(void *kaddr, unsigned long vaddr)
115 strd r2, [r0], #8 \n\
116 strd r2, [r0], #8 \n\
117 strd r2, [r0], #8 \n\
118 strd r2, [r0], #8 \n\
119 mcr p15, 0, ip, c7, c10, 1 @ clean D line\n\
121 mcr p15, 0, ip, c7, c6, 1 @ invalidate D line\n\
125 : "I" (PAGE_SIZE / 32));
128 struct cpu_user_fns xscale_mc_user_fns __initdata = {
129 .cpu_clear_user_page = xscale_mc_clear_user_page,
130 .cpu_copy_user_page = xscale_mc_copy_user_page,